SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
The block diagram in Figure 6-65 shows the process of the AF and AE/AWB data paths through the H3A module.
Figure 6-65 RAWFE H3A Top-Level Block Diagram