SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
There are registers within the CTRL_MMR0 module address space dedicated to clock muxing and division for some device modules. Table 5-25 summarizes these registers. Related information can also be found in Section 5.4 Clocking.
| Register Name | Register Name | Register Name |
|---|---|---|
| CTRLMMR_OBSCLK0_CTRL | CTRLMMR_SPI6_CLKSEL | CTRLMMR_ATL_AWS1_SEL |
| CTRLMMR_OBSCLK1_CTRL | CTRLMMR_SPI7_CLKSEL | CTRLMMR_ATL_AWS2_SEL |
| CTRLMMR_CLKOUT_CTRL | CTRLMMR_USART0_CLK_CTRL | CTRLMMR_ATL_AWS3_SEL |
| CTRLMMR_GTC_CLKSEL | CTRLMMR_USART1_CLK_CTRL | CTRLMMR_ATL_CLKSEL |
| CTRLMMR_EFUSE_CLKSEL | CTRLMMR_USART2_CLK_CTRL | CTRLMMR_AUDIO_REFCLK0_CTRL |
| CTRLMMR_ICSSG0_CLKSEL | CTRLMMR_USART3_CLK_CTRL | CTRLMMR_AUDIO_REFCLK1_CTRL |
| CTRLMMR_ICSSG1_CLKSEL | CTRLMMR_USART4_CLK_CTRL | CTRLMMR_AUDIO_REFCLK2_CTRL |
| CTRLMMR_PCIE_REFCLK0_CLKSEL | CTRLMMR_USART5_CLK_CTRL | CTRLMMR_AUDIO_REFCLK3_CTRL |
| CTRLMMR_PCIE_REFCLK1_CLKSEL | CTRLMMR_USART6_CLK_CTRL | CTRLMMR_DPI0_CLK_CTRL |
| CTRLMMR_PCIE_REFCLK2_CLKSEL | CTRLMMR_USART7_CLK_CTRL | CTRLMMR_DPI1_CLK_CTRL |
| CTRLMMR_PCIE_REFCLK3_CLKSEL | CTRLMMR_USART8_CLK_CTRL | CTRLMMR_DPHY0_CLKSEL |
| CTRLMMR_PCIE0_CLKSEL | CTRLMMR_USART9_CLK_CTRL | CTRLMMR_DSS_DISPC0_CLKSEL1 |
| CTRLMMR_PCIE1_CLKSEL | CTRLMMR_MCASP0_CLKSEL | CTRLMMR_DSS_DISPC0_CLKSEL2 |
| CTRLMMR_PCIE2_CLKSEL | CTRLMMR_MCASP1_CLKSEL | CTRLMMR_DSS_DISPC0_CLKSEL3 |
| CTRLMMR_PCIE3_CLKSEL | CTRLMMR_MCASP2_CLKSEL | CTRLMMR_EDP_PHY0_CLKSEL |
| CTRLMMR_CPSW_CLKSEL | CTRLMMR_MCASP3_CLKSEL | CTRLMMR_EDP0_CLK_CTRL |
| CTRLMMR_NAVSS_CLKSEL | CTRLMMR_MCASP4_CLKSEL | CTRLMMR_WWD0_CLKSEL |
| CTRLMMR_EMMC0_CLKSEL | CTRLMMR_MCASP5_CLKSEL | CTRLMMR_WWD1_CLKSEL |
| CTRLMMR_EMMC1_CLKSEL | CTRLMMR_MCASP6_CLKSEL | CTRLMMR_WWD15_CLKSEL |
| CTRLMMR_EMMC2_CLKSEL | CTRLMMR_MCASP7_CLKSEL | CTRLMMR_WWD16_CLKSEL |
| CTRLMMR_UFS0_CLKSEL | CTRLMMR_MCASP8_CLKSEL | CTRLMMR_WWD24_CLKSEL |
| CTRLMMR_GPMC_CLKSEL | CTRLMMR_MCASP9_CLKSEL | CTRLMMR_WWD25_CLKSEL |
| CTRLMMR_USB0_CLKSEL | CTRLMMR_MCASP10_CLKSEL | CTRLMMR_WWD28_CLKSEL |
| CTRLMMR_USB1_CLKSEL | CTRLMMR_MCASP11_CLKSEL | CTRLMMR_WWD29_CLKSEL |
| CTRLMMR_TIMER0_CLKSEL | CTRLMMR_MCASP0_AHCLKSEL | CTRLMMR_WWD30_CLKSEL |
| CTRLMMR_TIMER1_CLKSEL | CTRLMMR_MCASP1_AHCLKSEL | CTRLMMR_WWD31_CLKSEL |
| CTRLMMR_TIMER2_CLKSEL | CTRLMMR_MCASP2_AHCLKSEL | CTRLMMR_SERDES0_CLKSEL |
| CTRLMMR_TIMER3_CLKSEL | CTRLMMR_MCASP3_AHCLKSEL | CTRLMMR_SERDES0_CLK1SEL |
| CTRLMMR_TIMER4_CLKSEL | CTRLMMR_MCASP4_AHCLKSEL | CTRLMMR_SERDES1_CLKSEL |
| CTRLMMR_TIMER5_CLKSEL | CTRLMMR_MCASP5_AHCLKSEL | CTRLMMR_SERDES1_CLK1SEL |
| CTRLMMR_TIMER6_CLKSEL | CTRLMMR_MCASP6_AHCLKSEL | CTRLMMR_SERDES2_CLKSEL |
| CTRLMMR_TIMER7_CLKSEL | CTRLMMR_MCASP7_AHCLKSEL | CTRLMMR_SERDES2_CLK1SEL |
| CTRLMMR_TIMER8_CLKSEL | CTRLMMR_MCASP8_AHCLKSEL | CTRLMMR_SERDES3_CLKSEL |
| CTRLMMR_TIMER9_CLKSEL | CTRLMMR_MCASP9_AHCLKSEL | CTRLMMR_SERDES3_CLK1SEL |
| CTRLMMR_TIMER10_CLKSEL | CTRLMMR_MCASP10_AHCLKSEL | CTRLMMR_MCAN0_CLKSEL |
| CTRLMMR_TIMER11_CLKSEL | CTRLMMR_MCASP11_AHCLKSEL | CTRLMMR_MCAN1_CLKSEL |
| CTRLMMR_TIMER12_CLKSEL | CTRLMMR_ASRC_RXSYNC0_SEL | CTRLMMR_MCAN2_CLKSEL |
| CTRLMMR_TIMER13_CLKSEL | CTRLMMR_ASRC_RXSYNC1_SEL | CTRLMMR_MCAN3_CLKSEL |
| CTRLMMR_TIMER14_CLKSEL | CTRLMMR_ASRC_RXSYNC2_SEL | CTRLMMR_MCAN4_CLKSEL |
| CTRLMMR_TIMER15_CLKSEL | CTRLMMR_ASRC_RXSYNC3_SEL | CTRLMMR_MCAN5_CLKSEL |
| CTRLMMR_TIMER16_CLKSEL | CTRLMMR_ASRC_TXSYNC0_SEL | CTRLMMR_MCAN6_CLKSEL |
| CTRLMMR_TIMER17_CLKSEL | CTRLMMR_ASRC_TXSYNC1_SEL | CTRLMMR_MCAN7_CLKSEL |
| CTRLMMR_TIMER18_CLKSEL | CTRLMMR_ASRC_TXSYNC2_SEL | CTRLMMR_MCAN8_CLKSEL |
| CTRLMMR_TIMER19_CLKSEL | CTRLMMR_ASRC_TXSYNC3_SEL | CTRLMMR_MCAN9_CLKSEL |
| CTRLMMR_SPI0_CLKSEL | CTRLMMR_ATL_BWS0_SEL | CTRLMMR_MCAN10_CLKSEL |
| CTRLMMR_SPI1_CLKSEL | CTRLMMR_ATL_BWS1_SEL | CTRLMMR_MCAN11_CLKSEL |
| CTRLMMR_SPI2_CLKSEL | CTRLMMR_ATL_BWS2_SEL | CTRLMMR_MCAN12_CLKSEL |
| CTRLMMR_SPI3_CLKSEL | CTRLMMR_ATL_BWS3_SEL | CTRLMMR_MCAN13_CLKSEL |
| CTRLMMR_SPI5_CLKSEL | CTRLMMR_ATL_AWS0_SEL |