SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
Table 12-44 describes the I3C I/O signals.
| Module Pin | Device Level Signal | I/O(1) | Description | Module Pin Reset Value |
|---|---|---|---|---|
| MCU_I3C[0-1] | ||||
| SCL | MCU_I3C[0-1]_SCL | I/O | I3C serial clock line. Emulated open-drain output buffer. | |
| SDA | MCU_I3C[0-1]_SDA | I/O | I3C serial data line. Emulated open-drain output buffer. | |
| SDAPULLEN | MCU_I3C[0-1]_SDAPULLEN | O | I3C data pull enable. (2) | |
| I3C0 | ||||
| SCL | I3C0_SCL | I/O | I3C serial clock line. Emulated open-drain output buffer. | |
| SDA | I3C0_SDA | I/O | I3C serial data line. Emulated open-drain output buffer. | |
| SDAPULLEN | I3C0_SDAPULLEN | O | I3C data pull enable. (2) | |