SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
The device clock tree provides the SerDeses with identical clock options but with independent selection control for each SerDes.
Table 12-283 describes the internal reference clock options for SERDES4.
| CTRLMMR_EDP_PHY0_CLKSEL | |
|---|---|
| [1:0] CLK_SEL | Internal Clock to SERDES Core |
| 0x0 | WKUP_HFOSC0_CLKOUT |
| 0x1 | HFOSC1_CLKOUT |
| 0x2 | MAIN_PLL3_HSDIV4_CLKOUT |
| 0x3 | MAIN_PLL2_HSDIV4_CLKOUT |