SPRUIU1D July 2020 – December 2024 DRA821U , DRA821U-Q1
This section describes module integration in the device, including information about clocks, resets, and hardware requests.
This section describes the INTR_AGGR integration in the main Navigator subsystem (NAVSS0). For MCU_NAVSS0_INTR_AGGR0 integration, please see MCU Navigator Subsystem (MCU_NAVSS).
Figure 10-201 shows the INTR_AGGR integration in the device.
Figure 10-201 NAVSS0_INTR_AGGR0 IntegrationTable 10-543 and Table 10-544 summarize the integration of the module in the device.
| Module Instance | Attributes | |||
| Power Sleep Controller | Power Domain | Module Domain | Interconnect | |
| NAVSS0_UDMASS_INTR_AGGR0 | PSC0 | GP | LPSC0 | UDMASS_CBASS |
| NAVSS0_INTR_AGGR0 | PSC0 | GP | LPSC0 | MODSS_CBASS |
| NAVSS0_INTR_AGGR1 | PSC0 | GP | LPSC0 | MODSS_CBASS |
| Clocks | ||||
| Module Instance | Module Clock Input | Source Clock Signal | Source | Description |
| NAVSS0_UDMASS_INTR_AGGR0 | INTR_AGGR0_FICLK | MODSS_VBUS_D2_CLK | MAIN_SYSCLK0 | INTR_AGGR clock. This clock is used for all interface and functional operations. |
| NAVSS0_INTR_AGGR0 | INTR_AGGR0_FICLK | MODSS_VBUS_D2_CLK | MAIN_SYSCLK0 | INTR_AGGR clock. This clock is used for all interface and functional operations. |
| NAVSS0_INTR_AGGR1 | INTR_AGGR0_FICLK | MODSS_VBUS_D2_CLK | MAIN_SYSCLK0 | INTR_AGGR clock. This clock is used for all interface and functional operations. |
| Resets | ||||
| Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
| NAVSS0_UDMASS_INTR_AGGR0 | INTR_AGGR0_RST | MODSS_RST | LPSC0 | INTR_AGGR hardware reset |
| NAVSS0_INTR_AGGR0 | INTR_AGGR0_RST | MODSS_RST | LPSC0 | INTR_AGGR hardware reset |
| NAVSS0_INTR_AGGR1 | INTR_AGGR0_RST | MODSS_RST | LPSC0 | INTR_AGGR hardware reset |
| Interrupt Requests | |||||
| Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
| NAVSS0_UDMASS_INTR_AGGR0 | UDMASS_INTA0_VINTR_PEND[255:0] | INRTR_IN[255:0] | INTR_ROUTER0 | Global/local events | Level |
| NAVSS0_INTR_AGGR0 | MODSS_INTA0_VINTR_PEND[63:0] | INRTR_IN[383:320] | INTR_ROUTER0 | Global events from TIMER_MGR0 | Level |
| NAVSS0_INTR_AGGR1 | MODSS_INTA1_VINTR_PEND[63:0] | INRTR_IN[319:256] | INTR_ROUTER0 | Global events from TIMER_MGR1 | Level |
| L2G Interrupt Request Inputs | |||||
| Module Instance | Module Interrupt Signal | Source Interrupt Input | Source | Description | Type |
| NAVSS0_UDMASS_INTR_AGGR0 | L2G_EVENT_PEND[7:0] | TIMESYNC_INTRTR0_OUTL_[47:40] | TIMESYNC_INTRTR0 | Interrupts from TIMESYNC_INTRTR0 | Level |
| L2G_EVENT_PEND[15:8] | CMPEVT_INTRTR0_OUTP_[31:24] | CMPEVT_INTRTR0 | Interrupts from CMPEVT_INTRTR0 | Level | |
| L2G_EVENT_PEND[31:16] | GPIOMUX_INTRTR0_OUTP_[31:16] | GPIOMUX_INTRTR0 | Interrupts from GPIOMUX_INTRTR0 | Level | |
| DMA Events | |||||
| Module Instance | Module DMA Event | Destination DMA Event Input | Destination | Description | Type |
| NAVSS0_UDMASS_INTR_AGGR0 | - | - | - | No PDMA channels to external DMA engines | - |
| NAVSS0_INTR_AGGR0 | - | - | - | No PDMA channels to external DMA engines | - |
| NAVSS0_INTR_AGGR1 | - | - | - | No PDMA channels to external DMA engines | - |
Table 10-546 shows the local interrupt inputs (LEVI) and external L2G inputs.
| Interrupt Mapping | Local Interrupt Bits |
|---|---|
| MCRC Events | 0-3 |
| Mailbox 0 Cluster 0 Events | 4-7 |
| Mailbox 0 Cluster 1 Events | 8-11 |
| Mailbox 0 Cluster 2 Events | 12-15 |
| Mailbox 0 Cluster 3 Events | 16-19 |
| Mailbox 0 Cluster 4 Events | 20-23 |
| Mailbox 0 Cluster 5 Events | 24-27 |
| Mailbox 0 Cluster 6 Events | 28-31 |
| Mailbox 0 Cluster 7 Events | 32-35 |
| Mailbox 0 Cluster 8 Events | 36-39 |
| Mailbox 0 Cluster 9 Events | 40-43 |
| Mailbox 0 Cluster 10 Events | 44-47 |
| Mailbox 0 Cluster 11 Events | 48-51 |
| External L2G Events | 52-83 |