SPRUJ17I March 2022 – August 2025 AM2631 , AM2631-Q1 , AM2632 , AM2632-Q1 , AM2634 , AM2634-Q1
The input control unit receives sigma delta modulated data and a sigma delta modulated clock. The modulated data received is captured and passed on to the data filter unit and comparator unit. This unit can be configured to receive the modulated data in only mode 0. Table 7-154 and Figure 7-318 show how SDCTLPARMx.MOD bits can be configured in mode 0.
| Modulator Mode [MOD] | Description |
|---|---|
| 0 | The modulator clock is running with the modulator data rate. The modulator data is strobed at every rising edge of the modulator clock. |
| 1 | Reserved |
| 2 | Reserved |
| 3 | Reserved |
Figure 7-318 Different Modulator Modes
Supported