SPRUJ17I March 2022 – August 2025 AM2631 , AM2631-Q1 , AM2632 , AM2632-Q1 , AM2634 , AM2634-Q1
| Trigger Input Bit | Source | Comments |
|---|---|---|
| [7] | Muxed VIM Interrupt sources |
A mux selects which of the VIM interrupt event is routed as Trigger MSS_CTRL. R5SS*_CTI_TRIG_SEL.TRIG*[7:0] bits control the mux. |
| [6] | ETM: ETMTRIGGER |
ETM managed Trigger. Generated internal to Cortex R5 Susbsystem |
| [5] | CORE:COMMTX |
Communications channel transmit. Generated internal to Cortex R5 Susbsystem |
| [4] | CORE:COMMRX |
Communications channel receive. Generated internal to Cortex R5 Susbsystem |
| [3] | ETM:ETMEXTOUT[1] |
ETM managed External Output Event 1. Generated internal to Cortex R5 Susbsystem |
| [2] | ETM:ETMEXTOUT[0] |
ETM managed External Output Event 0. Generated internal to Cortex R5 Susbsystem |
| [1] | CORE: PMUIRQ |
Interrupt request from performance monitoring unit. Generated internal to Cortex R5 Subsystem |
| [0] | CORE: DBGTRIGGER |
CPU is entering the debug state (halted). Generated internal to Cortex R5 Susbsystem |
| Trigger Output Bit | Destination | Comments |
|---|---|---|
| [7] | CORE:DBGRESTART |
External restart request |
| [6] | Not Used | |
| [5] | Not Used | |
| [4] | Not Used | |
| [3] | VIM :CTI Interrupt | VIM Interrupt |
| [2] | ETM:EXTIN[1] |
ETM External Input 1 |
| [1] | ETM:EXTIN[0] |
ETM External Input 0 |
| [0] | CORE: EDBGRQ |
External debug request |