SPRUJ28F November 2021 – August 2025 AM68 , AM68A , TDA4AL-Q1 , TDA4VE-Q1 , TDA4VL-Q1
SerDeses provide PHY functions for the following high-speed interfaces:
Table 12-134 describes the interface combinations supported by SERDES0.
| Interface Alias | CTRLMMR_SERDES0_LN0_CTRL [1:0] | CTRLMMR_SERDES0_LN1_CTRL [1:0] | CTRLMMR_SERDES0_LN2_CTRL [1:0] | CTRLMMR_SERDES0_LN3_CTRL [1:0] | ||||
|---|---|---|---|---|---|---|---|---|
| LANE_FUNC_SEL | Interface on Lane 0 | LANE_FUNC_SEL | Interface on Lane 1 | LANE_FUNC_SEL | Interface on Lane 2 | LANE_FUNC_SEL | Interface on Lane 3 | |
| IP1 | 0x0 | eDP0 Lane0 | 0x0 | eDP0 Lane 1 | 0x0 | eDP0 Lane 2/0 | 0x0 | eDP0 Lane3/1 |
| IP2 | 0x1 | PCIe Lane0 | 0x1 | PCIe Lane 1 | 0x1 | PCIe Lane 2 | 0x1 | PCIe Lane 3 |
| IP3 | 0x2 | -(1) | 0x2 | USB3_0 | 0x2 | -(1) | 0x2 | USB3_0 |
| IP4 | 0x3 | Hyperlink Lane0 | 0x3 | Hyperlink Lane 1 | 0x3 | Hyperlink Lane 2 | 0x3 | Hyperlink Lane 3 |
As seen in Table 12-134, USB0 can be routed to two different lanes. To avoid routing to two lanes at the same time, an additional muxing exists.
Table 12-135 describes the additional muxing for USB0 to lane 1 or to lane 3.
Settings in Table 12-135 must be aligned with the settings made in Table 12-134.
| CTRLMMR_USB0_CTRL | |
|---|---|
| [27] SERDES_SEL | Lane Selected |
| 0 | Lane 1 (Lane 0 for Type-C) |
| 1 | Lane 3 (Lane 2 for Type-C) |