SPRUJ28F November 2021 – August 2025 AM68 , AM68A , TDA4AL-Q1 , TDA4VE-Q1 , TDA4VL-Q1
The goal of the basic high-level programming model is to introduce a top-down approach to users that need to configure the GPMC module.
Figure 6-111 and Table 12-189 through Table 12-190 show a programming model top-level diagram for the GPMC, and a description of each step. Each block of the diagram is described in one of the following sections through a set of registers to configure.
Figure 12-112 Programming Model Top-Level Diagram| Step | Description |
|---|---|
| NOR Memory Type | See Table 12-191. |
| NOR Chip-Select Configuration | See Table 12-192. |
| NOR Timings Configuration | See Table 12-193. |
| WAIT Pin Configuration | See Table 12-201. |
| Enable Chip-Select | See Table 12-202. |
| Step | Description |
|---|---|
| NAND Memory Type | See Table 12-196. |
| NAND Chip-Select Configuration | See Table 12-197. |
| Write Operations (Asynchronous) | See Table 12-198. |
| Read Operations (Asynchronous) | See Table 12-198. |
| ECC Engine | See Table 12-199. |
| Prefetch and Write-Posting Engine | See Table 12-200. |
| WAIT Pin Configuration | See Table 12-201. |
| Enable Chip-Select | See Table 12-202. |