SPRUJ55D September 2023 – July 2025 AM263P2 , AM263P2-Q1 , AM263P4 , AM263P4-Q1
| Step | Register/Bit Field/Programming Model | Value |
|---|---|---|
| Configure register submode TCR_TLR | see Table 13-101 | 0x7 |
| Load the start and halt trigger value. | UART_TCR[7-4] AUTO_RTS_START | 0x- |
| UART_TCR[3-0] AUTO_RTS_HALT | ||
| Enable or disable receive and transmit hardware flow control mode. | UART_EFR[7] AUTO_CTS_EN | 0x- |
| UART_EFR[6] AUTO_RTS_EN |