SPRUJ79 November 2024 F29H850TU , F29H859TU-Q1
Table 18-10 lists the memory-mapped registers for the DLT_CORE_REGS registers. All register offset addresses not listed in Table 18-10 should be considered as reserved locations and the register contents should not be modified.
| Offset | Acronym | Register Name | Protection |
|---|---|---|---|
| 0h | ERAD_START_MASK_L | ERAD Start Mask for Lower 32 lines | |
| 4h | ERAD_START_MASK_H | ERAD Start Mask for Higher 32 lines | |
| 8h | ERAD_END_MASK_L | ERAD End Mask for Lower 32 lines | |
| Ch | ERAD_END_MASK_H | ERAD End Mask for Higher 32 lines | |
| 10h | TAG_FILTER_START_REF | Tag Filer Start Reference | |
| 14h | TAG_FILTER_START_MASK | Tag Filer Start Mask | |
| 18h | TAG_FILTER_END_REF | Tag Filer End Reference | |
| 1Ch | TAG_FILTER_END_MASK | Tag Filer End Mask | |
| 20h | LINK_EN | Link Enable | |
| 24h | DLT_CONTROL | DLT Control Register | KEY:KEY=0x5a5a |
| 28h | FIFO_CONTROL | FIFO Control Register | |
| 2Ch | TIMER_CONTROL | Timer Control Register | |
| 30h | FIFO_STS | Number of entries in FIFO | |
| 34h | FIFO_PTR | Pointer locations in FIFO | |
| 38h | TIMER2_COUNT | Timer2 Status | |
| 3Ch | INT_FLG | Interrupt Flag | |
| 40h | INT_EN | Interrupt Enable | |
| 44h | INT_FRC | Interrupt Force | |
| 48h | INT_CLR | Interrupt Clear |
Complex bit access types are encoded to fit into small table cells. Table 18-11 shows the codes that are used for access types in this section.
| Access Type | Code | Description |
|---|---|---|
| Read Type | ||
| R | R | Read |
| R-0 | R -0 | Read Returns 0s |
| Write Type | ||
| W | W | Write |
| W1C | W 1C | Write 1 to clear |
| W1S | W 1S | Write 1 to set |
| Reset or Default Value | ||
| -n | Value after reset or the default value | |
| Register Array Variables | ||
| i,j,k,l,m,n | When these variables are used in a register name, an offset, or an address, they refer to the value of a register array where the register is part of a group of repeating registers. The register groups form a hierarchical structure and the array is represented with a formula. | |
| y | When this variable is used in a register name, an offset, or an address it refers to the value of a register array. | |
ERAD_START_MASK_L is shown in Figure 18-3 and described in Table 18-12.
Return to the Summary Table.
ERAD Start Mask for Lower 32 lines
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| START_MASK | |||||||||||||||||||||||||||||||
| R/W-0h | |||||||||||||||||||||||||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-0 | START_MASK | R/W | 0h | ERAD can generate upto 64 events per instance. This mask Is applied on the first 32 events. This mask if set generates a START DLT event, after which entries are recorded in the FIFO Reset type: SYSRSn |
ERAD_START_MASK_H is shown in Figure 18-4 and described in Table 18-13.
Return to the Summary Table.
ERAD Start Mask for Higher 32 lines
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| START_MASK | |||||||||||||||||||||||||||||||
| R/W-0h | |||||||||||||||||||||||||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-0 | START_MASK | R/W | 0h | ERAD can generate upto 64 events per instance. This mask Is applied on the last 32 events. This mask if set generates a START DLT event, after which entries are recorded in the FIFO Reset type: SYSRSn |
ERAD_END_MASK_L is shown in Figure 18-5 and described in Table 18-14.
Return to the Summary Table.
ERAD End Mask for Lower 32 lines
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| END_MASK | |||||||||||||||||||||||||||||||
| R/W-0h | |||||||||||||||||||||||||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-0 | END_MASK | R/W | 0h | ERAD can generate upto 64 events per instance. This mask Is applied on the first 32 events. This mask if set generates a END DLT event, after which entries are no longer recorded in the FIFO Reset type: SYSRSn |
ERAD_END_MASK_H is shown in Figure 18-6 and described in Table 18-15.
Return to the Summary Table.
ERAD End Mask for Higher 32 lines
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| END_MASK | |||||||||||||||||||||||||||||||
| R/W-0h | |||||||||||||||||||||||||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-0 | END_MASK | R/W | 0h | ERAD can generate upto 64 events per instance. This mask Is applied on the last 32 events. This mask if set generates a END DLT event, after which entries are no longer recorded in the FIFO Reset type: SYSRSn |
TAG_FILTER_START_REF is shown in Figure 18-7 and described in Table 18-16.
Return to the Summary Table.
Tag Filer Start Reference
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | START_REF | ||||||||||||||||||||||||||||||
| R-0h | R/W-0h | ||||||||||||||||||||||||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-16 | RESERVED | R | 0h | Reserved |
| 15-0 | START_REF | R/W | 0h | TAG filtering: Recording in FIFO is started if incoming TAG when masked matches this reference Reset type: SYSRSn |
TAG_FILTER_START_MASK is shown in Figure 18-8 and described in Table 18-17.
Return to the Summary Table.
Tag Filer Start Mask
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | START_MASK | ||||||||||||||||||||||||||||||
| R-0h | R/W-0h | ||||||||||||||||||||||||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-16 | RESERVED | R | 0h | Reserved |
| 15-0 | START_MASK | R/W | 0h | TAG filtering: Recording in FIFO is started if incoming TAG when masked with this MASK matches this reference Reset type: SYSRSn |
TAG_FILTER_END_REF is shown in Figure 18-9 and described in Table 18-18.
Return to the Summary Table.
Tag Filer End Reference
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | END_REF | ||||||||||||||||||||||||||||||
| R-0h | R/W-0h | ||||||||||||||||||||||||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-16 | RESERVED | R | 0h | Reserved |
| 15-0 | END_REF | R/W | 0h | TAG filtering: Recording in FIFO is stopped if incoming TAG when masked matches this reference Reset type: SYSRSn |
TAG_FILTER_END_MASK is shown in Figure 18-10 and described in Table 18-19.
Return to the Summary Table.
Tag Filer End Mask
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | END_MASK | ||||||||||||||||||||||||||||||
| R-0h | R/W-0h | ||||||||||||||||||||||||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-16 | RESERVED | R | 0h | Reserved |
| 15-0 | END_MASK | R/W | 0h | TAG filtering: Recording in FIFO is stopped if incoming TAG when masked with this MASK matches this reference Reset type: SYSRSn |
LINK_EN is shown in Figure 18-11 and described in Table 18-20.
Return to the Summary Table.
Link Enable
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| LINK15_EN | LINK14_EN | LINK13_EN | LINK12_EN | LINK11_EN | LINK10_EN | LINK9_EN | LINK8_EN |
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| LINK7_EN | LINK6_EN | LINK5_EN | LINK4_EN | LINK3_EN | LINK2_EN | LINK1_EN | LINK0_EN |
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-16 | RESERVED | R | 0h | Reserved |
| 15 | LINK15_EN | R/W | 0h | If bit is 1, corresponding LINK is allowed to record DLT entries in FIFO Reset type: SYSRSn |
| 14 | LINK14_EN | R/W | 0h | If bit is 1, corresponding LINK is allowed to record DLT entries in FIFO Reset type: SYSRSn |
| 13 | LINK13_EN | R/W | 0h | If bit is 1, corresponding LINK is allowed to record DLT entries in FIFO Reset type: SYSRSn |
| 12 | LINK12_EN | R/W | 0h | If bit is 1, corresponding LINK is allowed to record DLT entries in FIFO Reset type: SYSRSn |
| 11 | LINK11_EN | R/W | 0h | If bit is 1, corresponding LINK is allowed to record DLT entries in FIFO Reset type: SYSRSn |
| 10 | LINK10_EN | R/W | 0h | If bit is 1, corresponding LINK is allowed to record DLT entries in FIFO Reset type: SYSRSn |
| 9 | LINK9_EN | R/W | 0h | If bit is 1, corresponding LINK is allowed to record DLT entries in FIFO Reset type: SYSRSn |
| 8 | LINK8_EN | R/W | 0h | If bit is 1, corresponding LINK is allowed to record DLT entries in FIFO Reset type: SYSRSn |
| 7 | LINK7_EN | R/W | 0h | If bit is 1, corresponding LINK is allowed to record DLT entries in FIFO Reset type: SYSRSn |
| 6 | LINK6_EN | R/W | 0h | If bit is 1, corresponding LINK is allowed to record DLT entries in FIFO Reset type: SYSRSn |
| 5 | LINK5_EN | R/W | 0h | If bit is 1, corresponding LINK is allowed to record DLT entries in FIFO Reset type: SYSRSn |
| 4 | LINK4_EN | R/W | 0h | If bit is 1, corresponding LINK is allowed to record DLT entries in FIFO Reset type: SYSRSn |
| 3 | LINK3_EN | R/W | 0h | If bit is 1, corresponding LINK is allowed to record DLT entries in FIFO Reset type: SYSRSn |
| 2 | LINK2_EN | R/W | 0h | If bit is 1, corresponding LINK is allowed to record DLT entries in FIFO Reset type: SYSRSn |
| 1 | LINK1_EN | R/W | 0h | If bit is 1, corresponding LINK is allowed to record DLT entries in FIFO Reset type: SYSRSn |
| 0 | LINK0_EN | R/W | 0h | If bit is 1, corresponding LINK is allowed to record DLT entries in FIFO Reset type: SYSRSn |
DLT_CONTROL is shown in Figure 18-12 and described in Table 18-21.
Return to the Summary Table.
DLT Control Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| KEY | |||||||
| R-0/W-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| KEY | |||||||
| R-0/W-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | FILTER_RST | CAP_MODE | TAG_FILTER_EN | ERAD_FILTER_EN | DLT_EN | ||
| R-0h | R-0/W1S-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-16 | KEY | R-0/W | 0h | These 16 bits act as a key to enable writes to lower 16 bits of this register. The only time lower 16 bits can be updated is by a single 32-bit write where bits 31:16 equal 0x5a5a. All other writes are ignored including separate 16-bit writes. Read returns 0 for this field always. Reset type: SYSRSn |
| 15-5 | RESERVED | R | 0h | Reserved |
| 4 | FILTER_RST | R-0/W1S | 0h | 1: Reset Filtering Unit, previous status derived from START and STOP will be cleared. Reset type: SYSRSn |
| 3 | CAP_MODE | R/W | 0h | 0: With each entry, TIME is captured 1: With each entry, PC source is captured Reset type: SYSRSn |
| 2 | TAG_FILTER_EN | R/W | 0h | TAG based START-END filtering is enabled Reset type: SYSRSn |
| 1 | ERAD_FILTER_EN | R/W | 0h | ERAD event based START-END filtering is enabled Reset type: SYSRSn |
| 0 | DLT_EN | R/W | 0h | When 1, DLT Recording and triggers are enabled. When 0, logging is disabled Reset type: SYSRSn |
FIFO_CONTROL is shown in Figure 18-13 and described in Table 18-22.
Return to the Summary Table.
FIFO Control Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | WR_CTR_TRIG_LEVEL | ||||||
| R-0h | R/W-3FFh | ||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| WR_CTR_TRIG_LEVEL | |||||||
| R/W-3FFh | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | FIFO_RST | DMA_EN | |||||
| R-0h | R-0/W1S-0h | R/W-0h | |||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-18 | RESERVED | R | 0h | Reserved |
| 17-8 | WR_CTR_TRIG_LEVEL | R/W | 3FFh | When WR_CTR_TRIG_LEVEL+1 new writes are received in FIFO after the last trigger, INT/DMA trigger is generated if enabled Reset type: SYSRSn |
| 7-2 | RESERVED | R | 0h | Reserved |
| 1 | FIFO_RST | R-0/W1S | 0h | Initialize write and read pointers (FIFO_PTR), number of words (FIFO_STS.WORD_CTR), Write counter of FIFO (FIFO_STS.WR_CTR) to 0 Reset type: SYSRSn |
| 0 | DMA_EN | R/W | 0h | DMA request is generated with FIFO reaches FIFO_TRIG_LEVEL Reset type: SYSRSn |
TIMER_CONTROL is shown in Figure 18-14 and described in Table 18-23.
Return to the Summary Table.
Timer Control Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | TIMER2_RST | RESERVED | |||||
| R-0h | R/W-0h | R-0h | |||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-2 | RESERVED | R | 0h | Reserved |
| 1 | TIMER2_RST | R/W | 0h | TIMER2 is reset to 0 and stopped if this bit is set Reset type: SYSRSn |
| 0 | RESERVED | R | 0h | Reserved |
FIFO_STS is shown in Figure 18-15 and described in Table 18-24.
Return to the Summary Table.
Number of entries in FIFO
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | WR_CTR | ||||||||||||||
| R-0h | R-0h | ||||||||||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | WORD_CTR | ||||||||||||||
| R-0h | R-0h | ||||||||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-26 | RESERVED | R | 0h | Reserved |
| 25-16 | WR_CTR | R | 0h | Write counter: Number of 64-bit words written to the FIFO after the last trigger This WR_CTR gets reset every time the WR_CTR = FIFO_TRIG_LEVEL Reset type: SYSRSn |
| 15-10 | RESERVED | R | 0h | Reserved |
| 9-0 | WORD_CTR | R | 0h | Number of 64-bit words to be read in the FIFO, i.e., current level of FIFO that is filled Reset type: SYSRSn |
FIFO_PTR is shown in Figure 18-16 and described in Table 18-25.
Return to the Summary Table.
Pointer locations in FIFO
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | WR_PTR | ||||||||||||||
| R-0h | R-0h | ||||||||||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RD_PTR | ||||||||||||||
| R-0h | R-0h | ||||||||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-26 | RESERVED | R | 0h | Reserved |
| 25-16 | WR_PTR | R | 0h | Write pointer location of FIFO Reset type: SYSRSn |
| 15-10 | RESERVED | R | 0h | Reserved |
| 9-0 | RD_PTR | R | 0h | Read pointer location of FIFO Reset type: SYSRSn |
TIMER2_COUNT is shown in Figure 18-17 and described in Table 18-26.
Return to the Summary Table.
Timer2 Status
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | COUNT | ||||||||||||||
| R-0h | R-0h | ||||||||||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| COUNT | |||||||||||||||
| R-0h | |||||||||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-29 | RESERVED | R | 0h | Reserved |
| 28-0 | COUNT | R | 0h | Current value of TIMER2 Reset type: SYSRSn |
INT_FLG is shown in Figure 18-18 and described in Table 18-27.
Return to the Summary Table.
Interrupt Flag
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | FIFO_TRIG | FIFO_UF | FIFO_OVF | TIMER2_OVF | TIMER1_OVF | INT | |
| R-0h | R-0h | R-0h | R-0h | R-0h | R-0h | R-0h | |
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-6 | RESERVED | R | 0h | Reserved |
| 5 | FIFO_TRIG | R | 0h | FIFO reached Trigger level status Reset type: SYSRSn |
| 4 | FIFO_UF | R | 0h | FIFO underflow status Reset type: SYSRSn |
| 3 | FIFO_OVF | R | 0h | FIFO overflow status Reset type: SYSRSn |
| 2 | TIMER2_OVF | R | 0h | TIMER2 overflow status Reset type: SYSRSn |
| 1 | TIMER1_OVF | R | 0h | TIMER1 overflow status Reset type: SYSRSn |
| 0 | INT | R | 0h | Global Interrupt Status Reading a 1 on this bit indicates that an interrupt was generated from one of the following events Reset type: SYSRSn |
INT_EN is shown in Figure 18-19 and described in Table 18-28.
Return to the Summary Table.
Interrupt Enable
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | FIFO_TRIG | FIFO_UF | FIFO_OVF | TIMER2_OVF | TIMER1_OVF | RESERVED | |
| R-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R-0h | |
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-6 | RESERVED | R | 0h | Reserved |
| 5 | FIFO_TRIG | R/W | 0h | FIFO reached Trigger level enable to generate an intterrupt Reset type: SYSRSn |
| 4 | FIFO_UF | R/W | 0h | FIFO underflow enable to generate an intterrupt Reset type: SYSRSn |
| 3 | FIFO_OVF | R/W | 0h | FIFO overflow enable to generate an intterrupt Reset type: SYSRSn |
| 2 | TIMER2_OVF | R/W | 0h | TIMER2 overflow enable to generate an intterrupt Reset type: SYSRSn |
| 1 | TIMER1_OVF | R/W | 0h | TIMER1 overflow enable to generate an intterrupt Reset type: SYSRSn |
| 0 | RESERVED | R | 0h | Reserved |
INT_FRC is shown in Figure 18-20 and described in Table 18-29.
Return to the Summary Table.
Interrupt Force
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | FIFO_TRIG | FIFO_UF | FIFO_OVF | TIMER2_OVF | TIMER1_OVF | RESERVED | |
| R-0h | R-0/W1S-0h | R-0/W1S-0h | R-0/W1S-0h | R-0/W1S-0h | R-0/W1S-0h | R-0h | |
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-6 | RESERVED | R | 0h | Reserved |
| 5 | FIFO_TRIG | R-0/W1S | 0h | FIFO reached Trigger level force Reset type: SYSRSn |
| 4 | FIFO_UF | R-0/W1S | 0h | FIFO underflow force Reset type: SYSRSn |
| 3 | FIFO_OVF | R-0/W1S | 0h | FIFO overflow force Reset type: SYSRSn |
| 2 | TIMER2_OVF | R-0/W1S | 0h | TIMER2 overflow force Reset type: SYSRSn |
| 1 | TIMER1_OVF | R-0/W1S | 0h | TIMER1 overflow force Reset type: SYSRSn |
| 0 | RESERVED | R | 0h | Reserved |
INT_CLR is shown in Figure 18-21 and described in Table 18-30.
Return to the Summary Table.
Interrupt Clear
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | FIFO_TRIG | FIFO_UF | FIFO_OVF | TIMER2_OVF | TIMER1_OVF | INT | |
| R-0h | R-0/W1C-0h | R-0/W1C-0h | R-0/W1C-0h | R-0/W1C-0h | R-0/W1C-0h | R-0/W1C-0h | |
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-6 | RESERVED | R | 0h | Reserved |
| 5 | FIFO_TRIG | R-0/W1C | 0h | FIFO reached Trigger level clear Reset type: SYSRSn |
| 4 | FIFO_UF | R-0/W1C | 0h | FIFO underflow clear Reset type: SYSRSn |
| 3 | FIFO_OVF | R-0/W1C | 0h | FIFO overflow clear Reset type: SYSRSn |
| 2 | TIMER2_OVF | R-0/W1C | 0h | TIMER2 overflow clear Reset type: SYSRSn |
| 1 | TIMER1_OVF | R-0/W1C | 0h | TIMER1 overflow clear Reset type: SYSRSn |
| 0 | INT | R-0/W1C | 0h | Global Interrupt clear: Writing a 1 will clear the INT flag and enable further interrupts to be generated if any of the event flags are set to 1. Writing a 0 will have no effect. Reset type: SYSRSn |