SPRUJ79 November 2024 F29H850TU , F29H859TU-Q1
FILE: ipc_ex1_basic_cpu1_cpu2_multi_c29x1.c
This example demonstrates how to configure IPC and pass information from C29x1 to C29x2 core without message queues.
When using CCS for debugging this Multi-core example, after launching the debug session,
In FLASH configuration, the CPU2 application code is loaded to CPU1 FLASH. At runtime, CPU1 copies it to RAM for CPU2 to execute.
External Connections
Watch Variables