SPRUJ79 November 2024 F29H850TU , F29H859TU-Q1
The purpose of this filter is to regulate throughput via the DLT FIFO, via Hardware events. ERAD generates SEC and EBC events, derived from processing system events.
DLT has a bit for each ERAD input to DLT, separately for START and STOP, and a bit to enable the ERAD filtering logic, ERAD_FILTER_EN. By default, if LINK and TAG filters are enabled, Data is Logged. When ERAD_FILTER_EN is high, if ERAD stop event is triggered, Data Logging is paused until the next ERAD start event.
| ERAD_START/END_MASK_L | ERAD Event |
|---|---|
| 0 | CPUx_ERAD_EBC_EVT1 |
| 1 | CPUx_ERAD_EBC_EVT2 |
| 2 | CPUx_ERAD_EBC_EVT3 |
| 3 | CPUx_ERAD_EBC_EVT4 |
| 4 | CPUx_ERAD_EBC_EVT5 |
| 5 | CPUx_ERAD_EBC_EVT6 |
| 6 | CPUx_ERAD_EBC_EVT7 |
| 7 | CPUx_ERAD_EBC_EVT8 |
| 8-15 | Reserved |
| 16 | CPUx_ERAD_SEC_EVT1 |
| 17 | CPUx_ERAD_SEC_EVT2 |
| 18 | CPUx_ERAD_SEC_EVT3 |
| 19 | CPUx_ERAD_SEC_EVT4 |
| 20-23 | Reserved |
| 24 | CPUx_ERAD_AND_MASK1 |
| 25 | CPUx_ERAD_AND_MASK2 |
| 26 | CPUx_ERAD_AND_MASK3 |
| 27 | CPUx_ERAD_AND_MASK4 |
| 28-31 | Reserved |
| ERAD_START/END_MASK_H | ERAD Event |
|---|---|
| 0 | CPUx_ERAD_OR_MASK1 |
| 1 | CPUx_ERAD_OR_MASK2 |
| 2 | CPUx_ERAD_OR_MASK3 |
| 3 | CPUx_ERAD_OR_MASK4 |
| 4-31 | Reserved |