SPRUJ79 November 2024 F29H850TU , F29H859TU-Q1
The SEC inputs can be selected from various signals from in the system to enable debug and system analysis. Figure 17-3 shows the SEC inputs. Each event selector MUX can select from various signals on in the system. These signals are shown in Table 17-1.
Figure 17-3 System Event Counter
Inputs| CTM\STA\STO\RST_INP_SEL | EVENT_INPUT_SELECTED | Polarity | Synchronization Requirement |
|---|---|---|---|
| 0 | EBC0 | High | Disable |
| 1 | EBC1 | High | Disable |
| 2 | EBC2 | High | Disable |
| 3 | EBC3 | High | Disable |
| 4 | EBC4 | High | Disable |
| 5 | EBC5 | High | Disable |
| 6 | EBC6 | High | Disable |
| 7 | EBC7 | High | Disable |
| 8 | COUNTER0_EVENT | High | Disable |
| 9 | COUNTER1_EVENT | High | Disable |
| 10 | COUNTER2_EVENT | High | Disable |
| 11 | COUNTER3_EVENT | High | Disable |
| 12 | ERAD_OR_MASK0 | High | Disable |
| 13 | ERAD_OR_MASK1 | High | Disable |
| 14 | ERAD_OR_MASK2 | High | Disable |
| 15 | ERAD_OR_MASK3 | High | Disable |
| 16 | ERAD_AND_MASK0 | High | Disable |
| 17 | ERAD_AND_MASK1 | High | Disable |
| 18 | ERAD_AND_MASK2 | High | Disable |
| 19 | ERAD_AND_MASK3 | High | Disable |
| 20 | PIPE_INT | High | Disable |
| 21 | PIPE_RTINT | High | Disable |
| 22 | PIPE_NMI | High | Disable |
| 23 | CPU1_TINT0 | Low | Disable |
| 24 | CPU1_TINT1 | Low | Disable |
| 25 | CPU1_TINT2 | Low | Disable |
| 26 | CPU2_TINT0 | Low | Disable |
| 27 | CPU2_TINT1 | Low | Disable |
| 28 | CPU2_TINT2 | Low | Disable |
| 29 | CPU3_TINT0 | Low | Disable |
| 30 | CPU3_TINT1 | Low | Disable |
| 31 | CPU3_TINT2 | Low | Disable |
| 32 | RTDMA1_CH1INT | Low | Disable |
| 33 | RTDMA1_CH2INT | Low | Disable |
| 34 | RTDMA1_CH3INT | Low | Disable |
| 35 | RTDMA1_CH4INT | Low | Disable |
| 36 | RTDMA1_CH5INT | Low | Disable |
| 37 | RTDMA1_CH6INT | Low | Disable |
| 38 | RTDMA1_CH7INT | Low | Disable |
| 39 | RTDMA1_CH8INT | Low | Disable |
| 40 | RTDMA1_CH9INT | Low | Disable |
| 41 | RTDMA1_CH10INT | Low | Disable |
| 42 | ADCA_EVT_INT | Low | Disable |
| 43 | ADCB_EVT_INT | Low | Disable |
| 44 | ADCC_EVT_INT | Low | Disable |
| 45 | ADCD_EVT_INT | Low | Disable |
| 46 | ADCE_EVT_INT | Low | Disable |
| 47 | ADCSOCA | Low | Disable |
| 48 | ADCSOCB | Low | Disable |
| 49 | RTDMA2_CH1INT | Low | Disable |
| 50 | RTDMA2_CH2INT | Low | Disable |
| 51 | RTDMA2_CH3INT | Low | Disable |
| 52 | RTDMA2_CH4INT | Low | Disable |
| 53 | RTDMA2_CH5INT | Low | Disable |
| 54 | RTDMA2_CH6INT | Low | Disable |
| 55 | RTDMA2_CH7INT | Low | Disable |
| 56 | RTDMA2_CH8INT | Low | Disable |
| 57 | RTDMA2_CH9INT | Low | Disable |
| 58 | RTDMA2_CH10INT | Low | Disable |
| 59 | EPWMXBAR1 | High | Disable |
| 60 | EPWMXBAR2 | High | Disable |
| 61 | EPWMXBAR3 | High | Disable |
| 62 | EPWMXBAR4 | High | Disable |
| 63 | EPWMXBAR5 | High | Disable |
| 64 | EPWMXBAR6 | High | Disable |
| 65 | EPWMXBAR7 | High | Disable |
| 66 | EPWMXBAR8 | High | Disable |
| 67 | INPUTXBAR1 | Low | Disable |
| 68 | INPUTXBAR2 | Low | Disable |
| 69 | INPUTXBAR3 | Low | Disable |
| 70 | INPUTXBAR4 | Low | Disable |
| 71 | INPUTXBAR5 | Low | Disable |
| 72 | INPUTXBAR6 | Low | Disable |
| 73 | INPUTXBAR7 | Low | Disable |
| 74 | INPUTXBAR8 | Low | Disable |
| 75 | INPUTXBAR9 | Low | Disable |
| 76 | INPUTXBAR10 | Low | Disable |
| 77 | INPUTXBAR11 | Low | Disable |
| 78 | INPUTXBAR12 | Low | Disable |
| 79 | INPUTXBAR13 | Low | Disable |
| 80 | INPUTXBAR14 | Low | Disable |
| 81 | INPUTXBAR15 | Low | Disable |
| 82 | INPUTXBAR16 | Low | Disable |
| 83 | CMPSS1_CTRIPH_OR_CTRIPL | High | Disable |
| 84 | CMPSS2_CTRIPH_OR_CTRIPL | High | Disable |
| 85 | CMPSS3_CTRIPH_OR_CTRIPL | High | Disable |
| 86 | CMPSS4_CTRIPH_OR_CTRIPL | High | Disable |
| 87 | CMPSS5_CTRIPH_OR_CTRIPL | High | Disable |
| 88 | CMPSS6_CTRIPH_OR_CTRIPL | High | Disable |
| 89 | CMPSS7_CTRIPH_OR_CTRIPL | High | Disable |
| 90 | CMPSS8_CTRIPH_OR_CTRIPL | High | Disable |
| 91 | CMPSS9_CTRIPH_OR_CTRIPL | High | Disable |
| 92 | CMPSS10_CTRIPH_OR_CTRIPL | High | Disable |
| 93 | CMPSS11_CTRIPH_OR_CTRIPL | High | Disable |
| 94 | CMPSS12_CTRIPH_OR_CTRIPL | High | Disable |
| 95 | SD1FLT1_COMPH_OR_COMPL | High | Disable |
| 96 | SD1FLT2_COMPH_OR_COMPL | High | Disable |
| 97 | SD1FLT3_COMPH_OR_COMPL | High | Disable |
| 98 | SD1FLT4_COMPH_OR_COMPL | High | Disable |
| 99 | SD2FLT1_COMPH_OR_COMPL | High | Disable |
| 100 | SD2FLT2_COMPH_OR_COMPL | High | Disable |
| 101 | SD2FLT3_COMPH_OR_COMPL | High | Disable |
| 102 | SD2FLT4_COMPH_OR_COMPL | High | Disable |
| 103 | SD3FLT1_COMPH_OR_COMPL | High | Disable |
| 104 | SD3FLT2_COMPH_OR_COMPL | High | Disable |
| 105 | SD3FLT3_COMPH_OR_COMPL | High | Disable |
| 106 | SD3FLT4_COMPH_OR_COMPL | High | Disable |
| 107 | SD4FLT1_COMPH_OR_COMPL | High | Disable |
| 108 | SD4FLT2_COMPH_OR_COMPL | High | Disable |
| 109 | SD4FLT3_COMPH_OR_COMPL | High | Disable |
| 110 | SD4FLT4_COMPH_OR_COMPL | High | Disable |
| 111 | ADCAINT1 | Low | Disable |
| 112 | ADCAINT2 | Low | Disable |
| 113 | ADCAINT3 | Low | Disable |
| 114 | ADCAINT4 | Low | Disable |
| 115 | ADCBINT1 | Low | Disable |
| 116 | ADCBINT2 | Low | Disable |
| 117 | ADCBINT3 | Low | Disable |
| 118 | ADCBINT4 | Low | Disable |
| 119 | ADCCINT1 | Low | Disable |
| 120 | ADCCINT2 | Low | Disable |
| 121 | ADCCINT3 | Low | Disable |
| 122 | ADCCINT4 | Low | Disable |
| 123 | ADCDINT1 | Low | Disable |
| 124 | ADCDINT2 | Low | Disable |
| 125 | ADCDINT3 | Low | Disable |
| 126 | ADCDINT4 | Low | Disable |
| 127 | ADCEINT1 | Low | Disable |
| 128 | ADCEINT2 | Low | Disable |
| 129 | ADCEINT3 | Low | Disable |
| 130 | ADCEINT4 | Low | Disable |
| 131 | ECAT_PDI_SOF | High | Disable |
| 132 | ECAT_PDI_EOF | High | Disable |
| 133 | ECAT_PCI_WD_TRIGGER | High | Disable |
| 134 | ECAT_PDI_UC_IRQ | Low | Disable |
| 135 | ECAT_SYNCOUT0 | High | Disable |
| 136 | ECAT_SYNCOUT1 | High | Disable |
| 137 | ECAT_DRAM_PARITY_ERROR | High | Disable |
| 138 | INPUTXBAR17 | Low | Disable |
| 139 | INPUTXBAR18 | Low | Disable |
| 140 | INPUTXBAR19 | Low | Disable |
| 141 | INPUTXBAR20 | Low | Disable |
| 142 | INPUTXBAR21 | Low | Disable |
| 143 | INPUTXBAR22 | Low | Disable |
| 144 | INPUTXBAR23 | Low | Disable |
| 145 | INPUTXBAR24 | Low | Disable |
| 146 | INPUTXBAR25 | Low | Disable |
| 147 | INPUTXBAR26 | Low | Disable |
| 148 | INPUTXBAR27 | Low | Disable |
| 149 | INPUTXBAR28 | Low | Disable |
| 150 | INPUTXBAR29 | Low | Disable |
| 151 | INPUTXBAR30 | Low | Disable |
| 152 | INPUTXBAR31 | Low | Disable |
| 153 | INPUTXBAR32 | Low | Disable |
| 154 | FSIRXA_DATA_PKT_RCVD | High | Disable |
| 155 | FSIRXA_ERROR_PKT_RCVD | High | Disable |
| 156 | FSIRXA_PING_PKT_RCVD | High | Disable |
| 157 | FSIRXA_PING_TAG_MATCH | High | Disable |
| 158 | FSIRXA_DATA_TAG_MATCH | High | Disable |
| 159 | FSIRXA_ERROR_TAG_MATCH | High | Disable |
| 160 | FSIRXA_FRAME_DONE | High | Disable |
| 161 | FSIRXB_DATA_PKT_RCVD | High | Disable |
| 162 | FSIRXB_ERROR_PKT_RCVD | High | Disable |
| 163 | FSIRXB_PING_PKT_RCVD | High | Disable |
| 164 | FSIRXB_PING_TAG_MATCH | High | Disable |
| 165 | FSIRXB_DATA_TAG_MATCH | High | Disable |
| 166 | FSIRXB_ERROR_TAG_MATCH | High | Disable |
| 167 | FSIRXB_FRAME_DONE | High | Disable |
| 168 | FSIRXC_DATA_PKT_RCVD | High | Disable |
| 169 | FSIRXC_ERROR_PKT_RCVD | High | Disable |
| 170 | FSIRXC_PING_PKT_RCVD | High | Disable |
| 171 | FSIRXC_PING_TAG_MATCH | High | Disable |
| 172 | FSIRXC_DATA_TAG_MATCH | High | Disable |
| 173 | FSIRXC_ERROR_TAG_MATCH | High | Disable |
| 174 | FSIRXC_FRAME_DONE | High | Disable |
| 175 | FSIRXD_DATA_PKT_RCVD | High | Disable |
| 176 | FSIRXD_ERROR_PKT_RCVD | High | Disable |
| 177 | FSIRXD_PING_PKT_RCVD | High | Disable |
| 178 | FSIRXD_PING_TAG_MATCH | High | Disable |
| 179 | FSIRXD_DATA_TAG_MATCH | High | Disable |
| 180 | FSIRXD_ERROR_TAG_MATCH | High | Disable |
| 181 | FSIRXD_FRAME_DONE | High | Disable |
| 182 | TRACE_HIT_EVENT | High | Disable |
| 183 | CPU1_LCM_CMP_ERR | High | Disable |
| 184 | RTDMA_LCM_CMP_ERR | High | Disable |
| 185 | MCANA_EVT0 | High | Disable |
| 186 | MCANA_EVT1 | High | Disable |
| 187 | MCANA_EVT2 | High | Disable |
| 188 | MCANB_EVT0 | High | Disable |
| 189 | MCANB_EVT1 | High | Disable |
| 190 | MCANB_EVT2 | High | Disable |
| 191 | MCANC_EVT0 | High | Disable |
| 192 | MCANC_EVT1 | High | Disable |
| 193 | MCANC_EVT2 | High | Disable |
| 194 | MCAND_EVT0 | High | Disable |
| 195 | MCAND_EVT1 | High | Disable |
| 196 | MCAND_EVT2 | High | Disable |
| 197 | MCANE_EVT0 | High | Disable |
| 198 | MCANE_EVT1 | High | Disable |
| 199 | MCANE_EVT2 | High | Disable |
| 200 | MCANF_EVT0 | High | Disable |
| 201 | MCANF_EVT1 | High | Disable |
| 202 | MCANF_EVT2 | High | Disable |
| 203 | CPUx_int_ack | High | Disable |
| 204 | CPUx_rtint_ack | High | Disable |
| 205 | CPUx_vis_r1_pc_valid | High | Disable |
| 206 | CPUx_vis_w_dr1_req | High | Disable |
| 207 | CPUx_vis_w_dr2_req | High | Disable |
| 208 | CPUx_vis_w_dw_req | High | Disable |
| 209 | CPUx_cpi_d2_ready | Low | Disable |
| 210 | CPUx_cpi_r1_ready | Low | Disable |
| 211 | CPUx_cpi_exe_ready | Low | Disable |
| 212-255 | Reserved | Reserved | Reserved |