SPRUJ79 November 2024 F29H850TU , F29H859TU-Q1
Table 3-2 provides details on the clock connections of every module present in the device.
| Clock Domain | CPU1 Subsystem | CPU2 Subsystem | CPU3 Subsystem | Shared Modules |
|---|---|---|---|---|
| CPUx.CPUCLK | CPU1 | CPU2 | CPU3 | |
| PLLSYSCLK | PIPEx | |||
| GPIO Input Sync and Qual | ||||
| IPC | ||||
| XBARs | ||||
| EMIF1 | ||||
| AnalogSubsys | ||||
| SSU | ||||
| System Control Registers | ||||
| HRCAL | ||||
| RTDMAx | ||||
| ESM | ||||
| Peripheral Bridges | ||||
| LCM | ||||
| FRIx, FLC1/2 | ||||
| All SRAMs | ||||
| ERADx | ||||
| XINT | ||||
| HRPWM | ||||
| DLT | ||||
| CPUTimers | ||||
| PERx.SYSCLK | ADC | |||
| CMPSS | ||||
| DAC | ||||
| ePWM | ||||
| eCAP | ||||
| eQEP | ||||
| I2C | ||||
| SDFM | ||||
| FSI | ||||
| PMBUS | ||||
| CLB | ||||
| SPI | ||||
| LIN | ||||
| UART | ||||
| SENT | ||||
| WADI | ||||
| EPG | ||||
| MCAN Bit Clock | MCAN (CAN-FD) | |||
| WDCLK (INTOSC1) | CPU1.Watchdog | CPU2.Watchdog | CPU3.Watchdog |