SPRUJB6B November 2024 – May 2025 AM2612
The PWMSYNCOUTXBAR routes signals from the 32 instances of ePWM sync outputs to the OUTPUTXBAR and SoC TIMESYNC XBAR logic.
The PWMSYNCOUTXBAR is configured by writing to the PWMSYNCOUTXBar[0-3].G[0-1].SEL registers. The Figure 7-384 shows all IP sources and destinations and Table 7-224 provides a comprehensive list of the destinations. For more information on configuration, see the CONTROLSS_PWMSYNCOUTXBAR register definitions.
| PWMSYNCOUTXBAR Outputs | Destination-1 | Destination-2 |
|---|---|---|
| PWMSYNCOUTXBAR.Out0 | OUTPUTXBAR.G9.0 | TIMESYNCXBAR.IN_INTR8 |
| PWMSYNCOUTXBAR.Out1 | OUTPUTXBAR.G9.1 | TIMESYNCXBAR.IN_INTR9 |
| PWMSYNCOUTXBAR.Out2 | OUTPUTXBAR.G9.2 | TIMESYNCXBAR.IN_INTR10 |
| PWMSYNCOUTXBAR.Out3 | OUTPUTXBAR.G9.3 | TIMESYNCXBAR.IN_INTR11 |