| MCU Flash Is Not Supported, All Code Must Execute From
RAM |
Yes |
No |
No |
No |
No |
No |
| Incorrect Package Marking on MCU Package (U1) |
Yes |
No |
No |
No |
No |
No |
| Internal Oscillator (INTOSC2) on MCU Defaults to
6MHz |
Yes |
No |
No |
No |
No |
No |
| By Default, GPIO4 Configured as ERRORSTS by ROM Code and Driven
High |
Yes |
Yes |
Yes |
Yes |
Yes |
No |
| MCU Fault State Possible When On-Board 25MHz Clock
is Enabled |
Yes |
Yes |
Yes |
Yes |
Yes |
No |
| 25MHz X1 Clock Is Disabled, INTOSC Must Be Used as MCU Clock
Source and EtherCAT Is Not Supported |
No |
No |
Yes |
Yes |
Yes |
No |
| PMIC Monitoring of MCU Reset Signal (XRSN) Is
Disabled |
No |
No |
Yes |
Yes |
No |
No |
| ADC VREFHIAB and VREFHICDE Incorrectly Shorted Together When S3
and S4 Are Both Set to Internal VREF Mode |
Yes |
Yes |
Yes |
No |
No |
No |
| Incorrect Voltage on VREFHIAB and VREFHICDE Pins When External
VREF Mode Is Selected |
Yes |
Yes |
Yes |
No |
No |
No |
| MCU Reset Signal (XRSN) Can Remain Asserted on
Power-On |
Yes |
No |
No |
No |
No |
No |
| FSI Signals on the Data Logging and Trace Connector (J5) May
Interfere With Some Advanced Debuggers |
Yes |
Yes |
Yes |
No |
No |
No |