SWRS273D November 2021 – September 2024 AWR2944
PRODUCTION DATA
| SPECIFICATION NUMBER | PARAMETER(5) | MIN | TYP | MAX | UNIT | |
|---|---|---|---|---|---|---|
| 1 | tc(SPC)S | Cycle time, SPICLK (4) | 20 | ns | ||
| 2 | tw(SPCH)S | Pulse duration, SPICLK high (clock polarity = 0) | 8 | ns | ||
| tw(SPCL)S | Pulse duration, SPICLK low (clock polarity = 1) | 8 | ||||
| 3 | tw(SPCL)S | Pulse duration, SPICLK low (clock polarity = 0) | 8 | ns | ||
| tw(SPCH)S | Pulse duration, SPICLK high (clock polarity = 1) | 8 | ||||
| 4 | td(SPCH-SOMI)S | Delay time, SPISOMI valid after SPICLK high (clock polarity = 0) | 10 | ns | ||
| td(SPCL-SOMI)S | Delay time, SPISOMI valid after SPICLK low (clock polarity = 1) | 10 | ||||
| 5 | th(SPCH-SOMI)S | Hold time, SPISOMI data valid after SPICLK high (clock polarity = 0) | 2 | ns | ||
| th(SPCL-SOMI)S | Hold time, SPISOMI data valid after SPICLK low (clock polarity = 1) | 2 | ||||
| 4 | td(SPCH-SOMI)S | Delay time, SPISOMI valid after SPICLK high (clock polarity = 0; clock phase = 0) OR (clock polarity = 1; clock phase = 1) | 14 | ns | ||
| td(SPCL-SOMI)S | Delay time, SPISOMI valid after SPICLK low (clock polarity = 1; clock phase = 0) OR (clock polarity = 0; clock phase = 1) | 14 | ||||
| 5 | th(SPCH-SOMI)S | Hold time, SPISOMI data valid after SPICLK high (clock polarity = 0; clock phase = 0) OR (clock polarity = 1; clock phase = 1) | 2 | ns | ||
| th(SPCL-SOMI)S | Hold time, SPISOMI data valid after SPICLK low (clock polarity = 1; clock phase = 0) OR (clock polarity = 0; clock phase = 1) | 2 | ||||
| 6 | tsu(SIMO-SPCL)S | Setup time, SPISIMO before SPICLK low (clock polarity = 0; clock phase = 0) OR (clock polarity = 1; clock phase = 1) | 2.1 | ns | ||
| tsu(SIMO-SPCH)S | Setup time, SPISIMO before SPICLK high (clock polarity = 1; clock phase = 0) OR (clock polarity = 0; clock phase = 1) | 2.1 | ||||
| 7 | th(SPCL-SIMO)S | Hold time, SPISIMO data valid after SPICLK low (clock polarity = 0; clock phase = 0) OR (clock polarity = 1; clock phase = 1) | 1 | ns | ||
| th(SPCL-SIMO)S | Hold time, SPISIMO data valid after SPICLK high (clock polarity = 1; clock phase = 0) OR (clock polarity = 0; clock phase = 1) | 1 | ||||
Figure 6-10 SPI Peripheral Mode External Timing (CLOCK PHASE = 0)
Figure 6-11 SPI Peripheral Mode External Timing (CLOCK PHASE = 1)