**TUSB1002A** SLLSF63B - MARCH 2018 - REVISED OCTOBER 2023 # TUSB1002A USB3.2 10-Gbps Dual-Channel Linear Redriver ### 1 Features - Supports USB3.2 x1 SuperSpeed (5 Gbps) and SuperSpeedPlus (10 Gbps) - Supports PCI express Gen3, SATA express, and SATA Gen3 - Ultra low-power architecture: - Disconnect U2, U3: < 1.9 mW</li> - Shutdown: < 700 µW</li> - Adjustable voltage output swing linear range up to 1200 mVpp - No host or device side requirement - 16 settings for up to 16 dB at 10 Gbps of linear equalization - · Adjustable DC equalization gain - Hot-plug capable - Pin-to-pin compatible with LVPE502A and LVPE512 USB 3.0 redriver - Pin-to-pin compatible with TUSB1002 redriver - Temperature range: 0°C to 70°C (commercial) and -40°C to 85°C (industrial) - ±5 kV HBM ESD - Available in single 3.3-V supply. - Available in 4 mm × 4 mm VQFN # 2 Applications - Notebook and desktop PC - TVs - **Tablets** - Cell phones - Active cable - **Docking stations** # 3 Description The TUSB1002A is the industry's first dual-channel USB 3.2 x1 SuperSpeedPlus (SSP) redriver and signal conditioner. The device offers low power consumption on a 3.3-V supply with its ultra-lowpower architecture. It supports the USB3.2 low power modes which further reduces idle power consumption. The TUSB1002A implements a linear equalizer, supporting up to 16 dB of loss due to inter-symbol interference (ISI). When USB signals travel across a PCB or cable, signal integrity degrades due to loss and inter-symbol interference. The linear equalizer compensates for the channel loss, and thereby, extends the channel length and enables systems to pass USB compliance. The dual lane implementation and small package size provides flexibility in the placement of the TUSB1002A in the USB3.2 path. The TUSB1002A is available in either a 24-pin 4 mm × 4 mm VQFN. It is also available in a commercial grade (TUSB1002A) or industrial grade (TUSB1002AI). #### **Device Information** | PART NUMBER <sup>(1)</sup> | TEMPERATURE | PACKAGE | |----------------------------|-------------------------|-----------------| | TUSB1002A | $T_A = 0$ °C to $70$ °C | RGE (VQFN, 24) | | TUSB1002AI | $T_A = -40$ °C to 85°C | NGE (VQI'N, 24) | For all available packages, see the orderable addendum at the end of the data sheet. # **Table of Contents** | 1 Features1 | 7.5 U0 Mode1 | 18 | |---------------------------------------|------------------------------------------------------|----| | 2 Applications1 | 7.6 U1 Mode1 | 18 | | 3 Description1 | 7.7 U2/U3 Mode1 | 18 | | 4 Revision History2 | 8 Application and Implementation1 | 19 | | 5 Pin Configuration and Functions3 | 8.1 Application Information | | | 6 Specifications5 | 8.2 Typical USB3.2 Application1 | 19 | | 6.1 Absolute Maximum Ratings5 | 8.3 Typical SATA, PCIe and SATA Express | | | 6.2 ESD Ratings5 | Application2 | 23 | | 6.3 Recommended Operating Conditions5 | 8.4 Power Supply Recommendations | 26 | | 6.4 Thermal Information5 | 8.5 Layout | 26 | | 6.5 Electrical Characteristics6 | 9 Device and Documentation Support2 | | | 6.6 Timing Requirements8 | 9.1 Receiving Notification of Documentation Updates2 | 28 | | 6.7 Switching Characteristics8 | 9.2 Support Resources | 28 | | 6.8 Typical Characteristics11 | 9.3 Trademarks2 | | | 7 Detailed Description14 | 9.4 Electrostatic Discharge Caution | 28 | | 7.1 Overview14 | 9.5 Glossary2 | | | 7.2 Functional Block Diagram14 | 10 Mechanical, Packaging, and Orderable | | | 7.3 Feature Description | Information2 | 28 | | 7.4 Device Functional Modes18 | | | # **4 Revision History** NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | Changes from Revision A (November 2018) to Revision B (October 2023) | Page | |-----------------------------------------------------------------------------------------------------------------------------------|------| | <ul> <li>Updated the numbering format for tables, figures, and cross-references throughout the document</li> </ul> | 1 | | Updated the Device Information table to include ambient temperature | | | <ul> <li>Updated the TUSB1002A in ESB3.2 x1 Host Application figure to include ESD and optional 220 kΩ pull-on RX pins</li> </ul> | | | • Updated the Design Parameters table to include pre-channel and post-channel min/max limits | 20 | | Changed 100 nF recommendation to 220 nF for ac-coupling capacitors | 20 | | Added the ESD Protection section | 22 | | Changes from Revision * (March 2018) to Revision A (November 2018) | Page | | <ul> <li>Changed text from: "Inclusion of these 330 nF capacitors and 220 kΩ resistors is optional but highly</li> </ul> | | | recommended." to: "Inclusion of the 330 nF capacitors and 220 kΩ resistors is optional." in the <i>Detailed</i> | | | Design Procedure | 20 | | Added ordered list of implementation options for USB connector to TUSB1002A RX pins | | # **5 Pin Configuration and Functions** Figure 5-1. RGE Package, 24-Pin VQFN (Top View) **Table 5-1. Pin Functions** | PIN | | TVDE | TYPE INTERNAL PULLUP | DESCRIPTION | |---------|-----|------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | ITPE | PULLDOWN | DESCRIPTION | | RX1P | 9 | 90Ω Differential | | Differential input for SuperSpeed (SS) and SuperSpeedPlus (SSP) positive signals for Channel 1 | | RX1N | 8 | Input | _ | Differential input for SuperSpeed (SS) and SuperSpeedPlus (SSP) negative signals for Channel 1 | | RX2P | 19 | 90Ω Differential | | Differential input for SuperSpeed (SS) and SuperSpeedPlus (SSP) positive signals for Channel 2 | | RX2N | 20 | Input | _ | Differential input for SuperSpeed (SS) and SuperSpeedPlus (SSP) negative signals for Channel 2. | | TX1P | 22 | 90Ω Differential | | Differential output for SuperSpeed (SS) and SuperSpeedPlus (SSP) positive signals for Channel 1. | | TX1N | 23 | Output | _ | Differential output for SuperSpeed (SS) and SuperSpeedPlus (SSP) negative signals for Channel 1. | | TX2P | 12 | 90Ω Differential | | Differential output for SuperSpeed (SS) and SuperSpeedPlus (SSP) positive signals for Channel 2. | | TX2N | 11 | Output | _ | Differential output for SuperSpeed (SS) and SuperSpeedPlus (SSP) negative signals for Channel 2. | | CH1_EQ1 | 2 | I (4-level) | | CH1_EQ1. Configuration pin used to control Rx EQ level for RX1P/N. The state of this pin is sampled after the rising edge of EN. Refer to Figure 6-2 for details of timing. This pin along with CH1_EQ2 allows for up to 16 equalization settings. | | CH1_EQ2 | 3 | I (4-level) | PU (approx 45K) | CH1_EQ2. Configuration pin used to control Rx EQ level for RX1P/N. The state of this pin is sampled after the rising edge of EN. Refer to Figure 6-2 for details of timing. This pin along with CH1_EQ1 allows for up to 16 equalization settings. | | CH2_EQ1 | 16 | I (4-level) | PD (approx 95K) | CH2_EQ1. Configuration pin used to control Rx EQ level for RX2P/N. The state of this pin is sampled after the rising edge of EN. Refer to Figure 6-2 for details of timing. This pin along with CH2_EQ2 allows for up to 16 equalization settings. | | CH2_EQ2 | 17 | I (4-level) | | CH2_EQ2. Configuration pin used to control Rx EQ level for RX2P/N. The state of this pin is sampled after the rising edge of EN. Refer to Figure 6-2 for details of timing. This pin along with CH2_EQ1 allows for up to 16 equalization settings. | | EN | 5 | I (2-level) | PU (approx 400 K) | EN. Places TUSB1002A into shutdown mode when asserted low. Normal operation when pin is asserted high. When in shutdown, TUSB1002A's receiver terminations will be high impedance and tx/rx channels will be disabled. | # **Table 5-1. Pin Functions (continued)** | P | IN | TYPE | INTERNAL PULLUP | DESCRIPTION | |--------------|------------------|-------------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | ITPE | PULLDOWN | DESCRIPTION | | CFG1 | 4 | I (4-level) | PU (approx 45K)<br>PD (approx 95K) | CFG1. This pin along with CFG2 will select VOD linearity range and DC gain for both channels 1 and 2. The state of this pin is sampled after the rising edge of EN. Refer to Figure 6-2 for details of timing. Refer to Table 7-3 for VOD linearity range and DC gain options. | | CFG2 | 15 | I (4-level) | PU (approx 45K)<br>PD (approx 95K) | CFG2. This pin along with CFG1 will set VOD linearity range and DC gain for both channels 1 and 2. The state of this pin is sampled after the rising edge of EN. Refer to Figure 6-2 for details of timing. Refer to Table 7-3 for VOD linearity range and DC gain options. | | MODE | 7 | l (4-level) | PU (approx 45 K)<br>PD (approx 95K) | MODE. This pin is for selecting different modes of operation. The state of this pin is sampled after the rising edge of EN. Refer to Figure 6-2 for details of timing. 0 = Basic Redriver Mode. R = PCle / Test Mode. PCle Mode and TI Internal use only F = USB3.2 x1 Dual Channel Operation enabled (TUSB1002A normal mode). 1 = USB3.2 x1 Single-channel operation. | | RSVD1 | 24 | 0 | _ | RSVD1. Under normal operation, this pin will be driven low by TUSB1002A. Recommend leaving this pin unconnected on PCB. | | DCBOOST<br># | 14 | l (2-level) | PU (approx 400 K) | DCBOOST#. This pin when asserted low will increase the DC Gain level defined inTable 7-3 by +1 dB unless already at +2dB. If DC Gain level defined inTable 7-3 is already at +2 dB, then asserting this pin low will not change the DC Gain level. This pin can be left unconnected if this function is not needed. 1 = DC Gain defined by Table 7-3. 0 = DC Gain defined by Table 7-3 is increased by +1 dB. | | VCC | 1, 13 | Power | _ | 3.3 V (±10%) Supply. | | GND | 6, 10, 18,<br>21 | GND | _ | Ground | | Thermal pad | | | _ | Thermal pad. Recommend connecting to a solid ground plane. | # **6 Specifications** # **6.1 Absolute Maximum Ratings** over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |------------------------------|--------------------------------------------|------|-----|------| | Supply Voltage<br>Range | V <sub>CC</sub> | -0.3 | 4 | ٧ | | | Differential voltage for RX1P/N and RX2P/N | -2.5 | 2.5 | V | | Voltage Range<br>on I/O pins | Voltage at RX pins | -0.5 | 4 | V | | Sii ii G piii G | Voltage on Control pins | -0.5 | 4 | V | | T <sub>stg</sub> | Storage temperature | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|--------------------------|------------------------------------------------------------------------------------------|-------|------| | V | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup> | ±5000 | V | | V <sub>(ESD)</sub> | Electrostatic discriarge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±1500 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - 2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |------------------|--------------------------------------|-----|-----|-----|------| | V <sub>CC</sub> | Supply voltage | 3 | 3.3 | 3.6 | V | | V <sub>PSN</sub> | Supply noise on V <sub>CC</sub> pins | | | 100 | mV | | т | TUSB1002A Ambient temperature | 0 | | 70 | °C | | T <sub>A</sub> | TUSB1002Al Ambient temperature | -40 | | 85 | °C | | т | TUSB1002A Junction temperature | 0 | | 105 | °C | | TJ | TUSB1002AI Junction temperature | -40 | | 105 | °C | ### **6.4 Thermal Information** | | | TUSB1002A | | |-----------------------|----------------------------------------------|------------|------| | | THERMAL METRIC(1) | RGE (VQFN) | UNIT | | | | 24 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 38.5 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 41.6 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 16.3 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 1.0 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 16.4 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 6.9 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ## **6.5 Electrical Characteristics** over operating free-air temperature and voltage range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------|----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|--------|------|-----|-------| | POWER | ANAMETEN | 1201 GONDITIONS | 141114 | ••• | MAX | Oltii | | P <sub>U0_SSP_1200mV</sub> | Power under USB3.1 operation in U0 operating at SuperSpeedPlug datarate with linear range set to 1200mV. | At 10 Gbps; V <sub>CC</sub> = 3.3 V; EN = 1; Pattern = CP9; V <sub>OD</sub> = 1200mVpp | | 330 | | mW | | P <sub>U0_SSP_1000m</sub> V | Power under USB3.1 operation in U0 operating at SuperSpeedPlug datarate with linear range set to 1000mV. | At 10 Gbps; V <sub>CC</sub> = 3.3 V; EN = 1; Pattern = CP9; V <sub>OD</sub> = 1000mVpp | | 310 | | mW | | P <sub>U0_SSP_900mV</sub> | Power under USB3.1 operation in U0 operating at SuperSpeedPlug datarate with linear range set to 900mV. | At 10 Gbps; V <sub>CC</sub> = 3.3 V; EN = 1; Pattern = CP9; V <sub>OD</sub> = 900mVpp | | 295 | | mW | | P <sub>U1</sub> | Power in U1 with linear range set to 1200mV. | In U1; V <sub>CC</sub> = 3.3 V; EN = 1; V <sub>OD</sub> = 1200mVpp | | 330 | | mW | | P <sub>U2U3</sub> | Power when in U2/U3 state. | V <sub>CC</sub> = 3.3 V; EN = 1; Both channels in U2/U3; | | 1.5 | | mW | | P <sub>DISCONNECT_NONE</sub> | Power when no USB device detected on both TX1P/N and TX2P/N. | V <sub>CC</sub> = 3.3 V; EN = 1; RX1 and RX2 termination disabled; | | 1.9 | | mW | | P <sub>DISCONNECT_ONE</sub> | Power when a single USB device detected on either TX1P/N or TX2P/N. | V <sub>CC</sub> = 3.3 V; EN = 1; Either RX1 or RX2 termination enabled but not both enabled; | | 1.9 | | mW | | P <sub>SHUTDOWN</sub> | Shutdown power when EN = 0. | VCC = 3.3 V; EN = 0; | | 0.7 | | mW | | 4-level Inputs (CFC | [2:1], MODE, CH1_EQ[2:1], CH | I2_EQ[2:1]) | | | | | | | Threshold "0" / "R" | V <sub>CC</sub> = 3.3 V | | 0.55 | | V | | V <sub>TH</sub> | Threshold "R" / "F" | V <sub>CC</sub> = 3.3 V | | 1.65 | | V | | | Threshold "F" / "1" | V <sub>CC</sub> = 3.3 V | | 2.8 | | V | | I <sub>IH</sub> | High-level input current | V <sub>CC</sub> = 3.6 V; V <sub>IN</sub> = 3.6 V | 20 | | 80 | μΑ | | I <sub>IL</sub> | Low-level input current | V <sub>CC</sub> = 3.6 V; V <sub>IN</sub> = 0 V | -160 | | -40 | μΑ | | R <sub>PU</sub> | Internal pullup resistance | | | 45 | | kΩ | | R <sub>PD</sub> | Internal pulldown resistance | | | 95 | | kΩ | | EN, DCBOOST# | | | | | | | | $V_{IH}$ | High-level input voltage | V <sub>CC</sub> = 3.3 V | 1.7 | | 3.6 | V | | $V_{IL}$ | Low-level input voltage | V <sub>CC</sub> = 3.3 V | 0 | | 0.7 | V | | I <sub>IH</sub> | High-level input current | V <sub>CC</sub> = 3.6 V; V <sub>IN</sub> = 3.6 V | -10 | | 10 | μΑ | | I <sub>IL</sub> | Low-level input current | V <sub>CC</sub> = 3.6 V; V <sub>IN</sub> = 0 V | -15 | | 15 | μA | | R <sub>PU_EN</sub> | Internal pullup resistance for EN and DCBOOST# | | | 400 | | kΩ | | USB3.1 Receiver II | nterface (RX1P/N and RX2P/N) | | | | | | | R <sub>L_100 MHz</sub> | Rx Differential return loss at 100 MHz to 2.5 GHz | SDD11 100 MHz to 2.5 GHz at 90-Ω | | -18 | | dB | | R <sub>L_5 GHz</sub> | Rx Differential return loss at 5 GHz | SDD11 5 GHz at 90-Ω | | -14 | | dB | | R <sub>L_10 GHz</sub> | Rx Differential return loss from 5 to 10 GHz | SDD11 5 GHz to 10 GHz at 90-Ω | | -6 | | dB | | R <sub>L_CM</sub> | Rx common mode return loss | SCC11 0.5 to 5 GHz at 90-Ω | | -12 | | dB | | X-Talk | Differential crosstalk between TX and RX signal pairs | | | -50 | | dB | | E <sub>ACGAIN_5 GHz</sub> | Max AC Equalization Gain | 50 mVpp CP10 at 5 GHz; VCC = 3.3V; | | 16 | | dB | # **6.5 Electrical Characteristics (continued)** over operating free-air temperature and voltage range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------|---------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|-----|------| | E <sub>DC_GAIN0</sub> | DC Gain at 0 dB setting | 200 mVpp VID at 100 MHz; 1200mV<br>Linear Range Setting; | | .7 | | dB | | E <sub>DC_GAIN1</sub> | DC Gain at 1 dB setting | 200 mVpp VID at 100 MHz; 1200mV<br>Linear Range Setting; | | 1.6 | | dB | | E <sub>DC_GAIN2</sub> | DC Gain at 2 dB setting | 200 mVpp VID at 100 MHz; 1000mV<br>Linear Range Setting; | | 2.3 | | dB | | E <sub>DC_GAIN-1</sub> | DC Gain at -1 dB setting | 200 mVpp VID at 100 MHz; 1200mV<br>Linear Range Setting; | | -0.25 | | dB | | V <sub>DIFF_IN</sub> | Input differential peak-peak voltage swing range | | | 1200 | | mV | | V <sub>RX-DC-CM</sub> | RX DC common mode voltage | | | 0 | | V | | R <sub>RX-DC-CM</sub> | RX DC common mode impedance | Measured at connector; Present when USB Device detected on TXP/N; | 18 | | 30 | Ω | | R <sub>RX-DC-DIFF</sub> | RX DC differential impedance | Measured at connector; Present when USB Device detected on TXP/N; | 72 | | 120 | Ω | | Z <sub>RX-DC-DIFF</sub> | DC Input CM Input Impedance V > 0 during RESET or power down. | Rx DC CM Impedance with Rx terminations not powered. 2. Measured over the range 0 - 500 mV with respect to GND. 3. Only DC input CM Input impedance V > 0 is specified. | 35 | | | kΩ | | V <sub>RX-SIGNAL-DET</sub> | Input differential peak-to-peak signal detect assert level | At 10 Gbps; No loss input channel and PRBS7 pattern. | | 85 | | mV | | V <sub>RX-IDLE-DET</sub> | Input differential peak-to-peak signal detect de-assert level | At 10 Gbps; No loss input channel and PRBS7 pattern. | | 60 | | mV | | V <sub>RX-LFPS-DET</sub> | LFPS detect threshold. | Below min is squelched | 100 | | 310 | mV | | V <sub>RX-CM-AC-P</sub> | Peak RX AC common mode voltage | Measured at package pin. | | | 150 | mV | | USB3.1 Transmit | ter Interface (TX1P/N and TX2P/N | I) | | | | | | R <sub>L_TX_100 MHz</sub> | Tx Differential return loss at 100 MHz | SDD22 100 MHz - 2.5 GHz at 90-Ω | | -20 | | dB | | R <sub>L_TX_2.5 GHz</sub> | Tx Differential return loss at 5 GHz | SDD22 5 GHz at 90-Ω | | -16 | | dB | | R <sub>L_TX_10 GHz</sub> | Tx Differential return loss from 5 to 10 GHz | SDD22 5 GHz to 10 GHz at 90-Ω | | -8.5 | | dB | | R <sub>L_TX_CM</sub> | Tx common mode return loss | SCC22 0.5 to 5 GHz at 90-Ω | | -6.7 | | dB | | V | Differential peak-to-peak TX voltage swing linear dynamic range at 100MHz | 1200 mVpp setting; 100MHz; Measured at -1dB compression point = 20 log(VOD/VOD_linear) | | 1000 | | mV | | V <sub>TX-DIFFPP-1200</sub> | Differential peak-to-peak TX voltage swing linear dynamic range at 5GHz | 1200 mVpp setting; 5GHz; Measured at<br>-1dB compression point = 20 log(VOD/<br>VOD_linear) | | 1300 | | mV | | V | Differential peak-to-peak TX voltage swing linear dynamic range at 100MHz | 1000 mVpp setting; 100MHz; Measured at -1dB compression point = 20 log(VOD/VOD_linear) | | 900 | | mV | | V <sub>TX-DIFFPP-1000</sub> | Differential peak-to-peak TX voltage swing linear dynamic range at 5GHz | 1000 mVpp setting; 5GHz; Measured at -1dB compression point = 20 log(VOD/VOD_linear) | | 1150 | | mV | | V | Differential peak-to-peak TX voltage swing linear dynamic range at 100MHz | 900 mVpp setting; 100MHz; Measured at -1dB compression point = 20 log(VOD/VOD_linear) | | 800 | | mV | | V <sub>TX-DIFFPP-900</sub> | Differential peak-to-peak TX voltage swing linear dynamic range at 5GHz | 900 mVpp setting; 5GHz; Measured at -1dB compression point = 20 log(VOD/VOD_linear) | | 1000 | | mV | ## 6.5 Electrical Characteristics (continued) over operating free-air temperature and voltage range (unless otherwise noted) | F | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------------|----------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------| | V <sub>TX-RCV-DETECT</sub> | Amount of voltage change allowed during Rx Detection. | Measured at package pins. | | | 600 | mV | | V <sub>TX-CM-IDLE-DELTA</sub> | Transmitter idle common mode voltage change U2/U3 state. | Max allowed instantaneous commode-<br>mode voltage at connector side of AC<br>coupling capacitor. This is an absolute<br>voltage spec referenced to the receive<br>side termination ground. | -600 | | 600 | mV | | V <sub>TX-DC-CM</sub> | TX DC common mode voltage | 1200mVpp linear range setting; | 0 | 1.85 | 2.05 | V | | V <sub>TX-CM-AC-PP-</sub> ACTIVE | Transmitter AC common mode peak-peak voltage in U0. Maximum mismatch from TXP+TXN for both time and amplitude. | 1200mVpp linear setting; CHx_EQ setting matches input channel insertion loss; | | | 116 | mV | | V <sub>TX-IDLE-DIFF-AC-PP</sub> | AC electrical idle differential peak-to-peak output voltage | | 0 | | 10 | mV | | V <sub>TX-CM-DC-ACTIVE</sub> - | Absolute DC common mode voltage between U1 and U0 | | | | 200 | mV | | R <sub>TX-DC-CM</sub> | TX DC common mode impedance | | 18 | | 30 | Ω | | R <sub>TX-DC-DIFF</sub> | TX DC differential impedance | | 72 | | 120 | Ω | | I <sub>TX-SHORT</sub> | Transmitter short-circuit current limit. | | | | 107 | mA | | C <sub>AC-COUPLING</sub> | External AC coupling capacitor on differential pairs. | | 75 | | 265 | nF | # 6.6 Timing Requirements over operating free-air temperature and voltage range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |-----------------------|-------------------------------------------------------------------------|-----|-----|-----|------| | t <sub>d_pg</sub> | Internal power good asserted high when V <sub>CC</sub> is at 2.5V | | | 5 | μs | | t <sub>CFG_SU</sub> | CFG <sup>(1)</sup> pins setup before internal Reset <sup>(2)</sup> high | 0 | | | μs | | t <sub>CFG_HD</sub> | CFG <sup>(1)</sup> pins hold after internal Reset <sup>(2)</sup> high | 500 | | | μs | | t <sub>VCC_RAMP</sub> | V <sub>CC</sub> supply ramp requirement | 0.1 | | 50 | ms | - (1) Following pins comprise CFG pins: MODE, CFG[2:1], CH1\_EQ[2:1], CH2\_EQ[2:1] - (2) Internal reset is the logical AND of EN pin and internal power good. ## **6.7 Switching Characteristics** over operating free-air temperature and voltage range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------|-----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | t <sub>IDLEEntry</sub> | Delay from U0 to electrical idle | V <sub>CC</sub> = 3.0 V; EN = 1; See Figure 6-1 | | | 150 | ps | | t <sub>IDLEEntry_U1</sub> | U1 exit time. Break in electrical idle to transmission of LFPS. | V <sub>CC</sub> = 3.0 V; EN = 1; See Figure 6-1 | | | 150 | ps | | t <sub>IDLEEntry_U2U</sub> | U2/U3 exit time; Break in electrical idle to transmission of LFPS | V <sub>CC</sub> = 3.0 V; EN = 1; See Figure 6-1 | | | 6 | μs | | t <sub>DIFF_DLY</sub> | Differential propagation delay | V <sub>CC</sub> = 3.0 V; EN = 1; | | | 150 | ps | | t <sub>PWRUP_ACTIV</sub> | Time from assertion of EN to device active and performing Rx.Detect on both ports | V <sub>CC</sub> = 3.0 V; EN = 1; | | | 8 | ms | | t <sub>TX_RISE_FALL</sub> | Transmitter rise/fall time | V <sub>CC</sub> = 3.3 V; EN = 1; 10 Gbps; 20% to 80% of differential output; 1200 mVpp linear range setting; Fast Input rise/fall time; | | 27 | | ps | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated # **6.7 Switching Characteristics (continued)** over operating free-air temperature and voltage range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------| | t <sub>RF_MISMATCH</sub> | Transmitter rise/fall mismatch | V <sub>CC</sub> = 3.3 V; EN = 1; 10 Gbps; 20% to 80% of differential output; 1200 mVpp linear range setting; 1000 mVpp VID | | .6 | | ps | | t <sub>TX_DJ</sub> | | V <sub>CC</sub> = 3.3 V; EN = 1; 10 Gbps; 1200<br>mVpp linear range setting; Input channel<br>loss of 12 dB; Output channel loss of 1.5<br>dB; Optimized EQ; | | 0.05 | | UI | Figure 6-1. Idle Entry and Exit Latency Figure 6-2. Power-Up Diagram ### 6.8 Typical Characteristics $V_{CC}$ = 3.3V , 25°C, 200 mVpp $V_{ID}$ sine wave, $Z_{O}$ = 100 $\Omega$ , RGE package ### **6.8 Typical Characteristics (continued)** $V_{CC}$ = 3.3V , 25°C, 200 mVpp $V_{ID}$ sine wave, $Z_{O}$ = 100 $\Omega$ , RGE package # **6.8 Typical Characteristics (continued)** $V_{CC}$ = 3.3V , 25°C, 200 mVpp $V_{ID}$ sine wave, $Z_{O}$ = 100 $\Omega$ , RGE package # 7 Detailed Description ## 7.1 Overview The TUSB1002A is the industry's first, dual lane USB 3.2 x1 SuperSpeedPlus redriver. As signals traverse through a channel (like FR4 trace) the amplitude of the signal is attenuated. The attenuation varies depending on the frequency content of the signal. Depending the length of the channel this attenuation could be large enough resulting in signal integrity issues at a USB 3.2 receiver. By placing a TUSB1002A between USB3.2 host and device the attenuation effect of the channel can eliminated or minimized. The result is a USB3.2 compatible eye at the devices receiver. With up to 16 receiver equalization settings, the TUSB1002A can support many different channel loss combinations. The TUSB1002A offers low power consumption on a single 3.3-V supply with its ultra-low power architecture. It supports the USB3.2 low power modes which further reduces idle power consumption. The TUSB1002A settings are configurable through pins. In addition to equalization adjustment, the TUSB1002A provides knobs for adjusting DC gain and voltage output linearity range. ### 7.2 Functional Block Diagram Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated ### 7.3 Feature Description ### 7.3.1 4-Level Control Inputs The TUSB1002A has (MODE, CFG1, CFG2, CH1\_EQ1, CH1\_EQ2, CH2\_EQ1, and CH2\_EQ2) 4-level inputs pins that are used to control the equalization gain and the output voltage swing dynamic range. These 4-level inputs use a resistor divider to help set the 4 valid levels and provide a wider range of control settings. These resistors together with the external resistor connection combine to achieve the desired voltage level. **Table 7-1. 4-Level Control Pin Settings** | | <u> </u> | |-------|------------------------------------------------------------------------------------------------| | LEVEL | SETTINGS | | 0 | Option 1: Tie 1 kΩ 5% to GND. Option 2: Tie directly to GND. | | R | Tie 20 kΩ 5% to GND. | | F | Float (leave pin open) | | 1 | Option 1: Tie 1 k $\Omega$ 5% to V <sub>CC</sub> . Option 2: Tie directly to V <sub>CC</sub> . | #### Note To conserve power, the TUSB1002A disables 4-level input's internal pull-up/pull-down resistors after the state of 4-level pins have been sampled on rising edge of EN. A change of state for any four level input pin is not applied to TUSB1002A until after EN pin transitions from low to high. ### 7.3.2 Linear Equalization With a linear equalizer, the TUSB1002A can electrically shorten a particular channel allowing for longer run lengths. Figure 7-1. Linear Equalizer With a TUSB1002A, a longer trace can be made to have similar insertion loss as a shorter trace. For example, a long trace of X + Y inches can be made to have similar loss characteristics of a shorter trace of X inches. The receiver equalization level for each channel is determined by the state of the $CHx_EQ1$ and $CHx_EQ2$ pins, where x = 1 or 2. Table 7-2. EQ Configuration Options for 1200mV Linearity 0 dB DC Gain Setting | EQ SETTING # | CHx_EQ2 PIN LEVEL | CHx_EQ1 PIN LEVEL | EQ GAIN at 2.5GHz / 5 GHz (dB) | |--------------|-------------------|-------------------|--------------------------------| | 1 | 0 | 0 | 1.0 / 3.6 | | 2 | 0 | R | 2.1 / 5.5 | | 3 | 0 | F | 3.0 / 6.8 | | 4 | 0 | 1 | 4.0 / 8.1 | | 5 | R | 0 | 4.6 / 9.0 | | 6 | R | R | 5.5 / 10.0 | | 7 | R | F | 6.2 / 10.8 | | 8 | R | 1 | 6.9 / 11.6 | | 9 | F | 0 | 7.3 / 11.9 | | 10 | F | R | 7.9 / 12.6 | | 11 | F | F | 8.4 / 13.1 | | 12 | F | 1 | 9.0 / 13.7 | | 13 | 1 | 0 | 9.4 / 14.1 | | 14 | 1 | R | 9.9 / 14.6 | | 15 | 1 | F | 10.3 / 14.9 | | 16 | 1 | 1 | 10.7 / 15.3 | ### 7.3.3 Adjustable VOD Linear Range and DC Gain The CFG1 and CFG2 pins can be used to adjust the TUSB1002A output voltage swing linear range and receiver equalization DC gain. Table 7-3 details the available options. For best performance, the TUSB1002A should be operated within its defined VOD linearity range. The gain of the incoming VID should be kept to less than or equal to the TUSB1002A VOD linear range setting. The can be determined by Equation 1: VID at 5 GHz = VOD x $$(10^{-(Gv/20)})$$ (1) ### where • Gv = TUSB1002A Gain and VOD = TUSB1002A VOD linearity setting. For example, for a VOD linearity range setting of 1200 mV, the maximum incoming VID signal at 5 GHz with a $CHx_EQ[1:0]$ setting of 2 (5.5 dB) is 1200 x ( $10^{-(5.5/20)}$ ) = 637 mVpp. The TUSB1002A can be operated outside its VOD linear range but jitter will be higher. Table 7-3. VOD Linear Range and DC Gain | SETTING # | CFG1 PIN LEVEL | CFG2 PIN LEVEL | CH1 DC GAIN (dB) | CH2 DC GAIN (dB) | CH1 V <sub>OD</sub> LINEAR<br>RANGE (mVpp) | CH2 V <sub>OD</sub> LINEAR<br>RANGE (mVpp) | |-----------|----------------|----------------|------------------|------------------|--------------------------------------------|--------------------------------------------| | 1 | 0 | 0 | +1 | 0 | 900 | 900 | | 2 | 0 | R | 0 | +1 | 900 | 900 | | 3 | 0 | F | 0 | 0 | 900 | 900 | | 4 | 0 | 1 | +1 | +1 | 900 | 900 | | 5 | R | 0 | 0 | 0 | 1000 | 1000 | | 6 | R | R | +1 | 0 | 1000 | 1000 | | 7 | R | F | 0 | -1 | 1000 | 1000 | | 8 | R | 1 | +2 | +2 | 1000 | 1000 | | 9 | F | 0 | -1 | -1 | 1200 | 1200 | | 10 | F | R | +2 | +2 | 1200 | 1200 | | 11 | F | F | 0 | 0 | 1200 | 1200 | | 12 | F | 1 | +1 | +1 | 1200 | 1200 | | 13 | 1 | 0 | +2 | 0 | 1200 | 1200 | | 14 | 1 | R | 0 | +2 | 1200 | 1200 | | 15 | 1 | F | 0 | +1 | 1200 | 1200 | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated Table 7-3. VOD Linear Range and DC Gain (continued) | SETTING # | CFG1 PIN LEVEL | CFG2 PIN LEVEL | CH1 DC GAIN (dB) | CH2 DC GAIN (dB) | CH1 V <sub>OD</sub> LINEAR<br>RANGE (mVpp) | CH2 V <sub>OD</sub> LINEAR<br>RANGE (mVpp) | |-----------|----------------|----------------|------------------|------------------|--------------------------------------------|--------------------------------------------| | 16 | 1 | 1 | +1 | 0 | 1200 | 1200 | ### 7.3.4 USB3.2 Dual Channel Operation (MODE = "F") TheTUSB1002A in dual-channel operation waits for far-end terminations on both channels 1 and 2 before transitioning to fully active state (U0 mode). This mode of operation, defined as MODE pin = 'F', is the most common configurable for USB3.2 Source (DFP) and Sink (UFP) applications. In a USB3.2 x2 application, two TUSB1002A redrivers are used: One on the configuration lane and the other on the non-configuration lane. The TUSB1002A on the non-configuration lane must be placed in basic redriver mode (MODE pin = "0"). The TUSB1002A on the configuration lane should be placed in USB3.2 dual channel operation (MODE pin = "F"). The expectation is the USB power delivery (PD) controller will hold both TUSB1002A in shutdown mode until a connection can be established. Upon establishing a connection, the USB PD controller will place each TUSB1002A into the appropriate mode. ### 7.3.5 USB3.2 Single Channel Operation (MODE = "1") In some applications, like Type-C USB3.2 active cables, only one of the two channels may be active. For this application, setting MODE pin = '1', enables single-channel operation. In this mode of operation, the TUSB1002A attempts far-end termination on both channels 1 and 2. The channel which has a far-end termination detected is enabled while the remaining channel is disabled. If far-end termination is detected on both channels, then TUSB1002A behaves in dual channel operation (both channels enabled). ## 7.3.6 PCIe/SATA/SATA Express Redriver Operation (MODE = "R"; CFG1 = "0"; CFG2 = "0") The TUSB1002A can be used as a PCI Express (PCIe) Gen3, SATA Gen3, or SATA Express redriver. When TUSB1002A's MODE pin = "R", CFG1 pin = "0", and CFG2 pin = "0", the TUSB1002A enables both channels (upstream and downstream) receiver and transmitter paths upon detecting far-end termination on both TX1 and TX2. Both upstream and downstream paths remain enabled until EN pin is de-asserted low. All USB3.2 power management functionality is disabled in this mode. In this mode, the TUSB1002A is transparent to PCIe link power management (L0s, L1) and SATA interface power states. Once far-end termination is detected on both TX1 and TX2, the TUSB1002A power is at $P_{(U0\_SSP\_1200mV)}$ regardless of the PCIe or SATA power state. To save power during system S3/S4/S5 states it is suggested to de-assert the EN pin to conserve power. #### 7.3.7 Basic Redriver Operation (MODE = "0") The TUSB1002A can be used as a basic redriver for non-USB3.2 x1 applications. When the TUSB1002A MODE pin = "0", the TUSB1002A enables both channels receiver and transmitter paths. The channel receiver and transmitter termination are both enabled. All USB3.2 power management functionality is disabled. Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback #### 7.4 Device Functional Modes #### 7.4.1 Shutdown Mode The Shutdown mode is entered when EN pin is low and VCC is active and stable. This mode is the lowest power state of the TUSB1002A. While in this mode, the TUSB1002A receiver terminations is disabled. #### 7.4.2 Disconnect Mode Next to Shutdown Mode, the Disconnect mode is the lowest power state of the TUSB1002A. The TUSB1002A enters this mode when exiting Shutdown mode. In this state, the TUSB1002A periodically checks for far-end receiver termination on both SSTX1 and SSTX2. Upon detection of the far-end receiver's termination on both ports, the TUSB1002A transitions to a fully active mode called U0 mode. #### 7.5 U0 Mode The U0 mode is the highest power state of the TUSB1002A. Anytime high-speed traffic (SuperSpeed or SuperSpeedPlus) is being received, the TUSB1002A remains in this mode. The TUSB1002A only exits this mode if electrical idle is detected on both SSRX1 and SSRX2. While in this mode, the TUSB1002A hs speed receivers and transmitters are powered and active. #### 7.6 U1 Mode The U1 mode is the intermediate mode between U0 mode and U2/U3 mode. In U1 mode, the TUSB1002A receiver termination remains enabled and the TXP/N DC common mode is maintained. #### 7.7 U2/U3 Mode Next to the disconnect mode, the U2/U3 mode is next lowest power state. While in this mode, the TUSB1002A periodically performs far-end receiver detection. Anytime the far-end receiver termination is not detected on either CH1 or CH2, the TUSB1002A leaves the U2/U3 mode and transition to the Disconnect mode. It also monitors the SSRX1 and SSRX2 for a valid LFPS. Upon detection of a valid LFPS, the TUSB1002A immediately transitions to the U0 mode. Product Folder Links: TUSB1002A # 8 Application and Implementation #### **Note** Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ### 8.1 Application Information The TUSB1002A is a linear redriver designed specifically to compensation for ISI jitter caused by attenuation through a passive medium like traces and cables. Because the TUSB1002A has two independent channels, it can be optimized to correct ISI in both the upstream and downstream direction through 16 different equalization choices. Placing the TUSB1002A between a USB3.2 Host/device controller and a USB3.2 receptacle can correct signal integrity issues resulting in a more robust system. ### 8.2 Typical USB3.2 Application Figure 8-1. TUSB1002A in USB3.2 x1 Host Application ### 8.2.1 Design Requirements For this design example, use the parameters shown in Table 8-1. **Table 8-1. Design Parameters** | PARAMETER | VALUE | |----------------------------------------------------------------------------------------|----------------------------------------------------------| | Pre-channel A to B PCB trace length <sup>(1)</sup> , L <sub>AB</sub> . | 1 inches ≤ L <sub>AB</sub> ≤ 12 inches - L <sub>CD</sub> | | Post-channel C to D PCB trace length <sup>(1)</sup> , L <sub>CD</sub> . | ≤ 4 inches | | Minimum distance of the AC capacitors from TUSB1002A, L <sub>AC-CAP</sub> | 0.25 inches | | Maximum distance of ESD component from the USB receptacle, L <sub>ESD</sub> | 0.6 inches | | Maximum distance of series resistor ( $R_{ESD}$ ) from ESD component, $L_{R\_{ESD}}$ . | 0.25 inches | | C <sub>AC-USB1</sub> AC-coupling capacitor (75 nF to 265 nF) | 220 nF | | C <sub>AC-USB2</sub> AC-coupling capacitor (297 nF to 363 nF) | Options: | | | RX1 and RX2 are DC-coupled to USB | | | receptacle | | | 330 nF AC-couple with R <sub>RX</sub> resistor | | Optional R <sub>RX</sub> resistor (220-kΩ ± 5%) | No used | | Optional R <sub>ESD</sub> $(0-\Omega$ to $2.2-\Omega)$ | 1-Ω | | V <sub>CC</sub> supply (3-V to 3.6-V) | 3.3-V | | Mode of Operation (Dual or Half Channel) | MODE = F (Floating) for USB3.2 Dual Channel | | Linear Range (900 mV, 1000 mV, or 1200 mV) | 1200 mV (CFG[2:1] pins floating) | | DC Gain (-2, -1, 0, +1, +2) | 0 dB (CFG[2:1] pins floating) | <sup>(1)</sup> Maximum trace length assumes an insertion loss of 0.2 dB/inch/GHz. If insertion loss is more than 0.2 dB/inch/GHz, then maximum trace length must be reduced accordingly. #### 8.2.2 Detailed Design Procedure The TUSB1002A differential receivers and transmitters have internal BIAS and termination. For this reason, the TUSB1002A must be connected to the USB3.2 host and receptacle through external A/C coupling capacitors. In this example 220 nF capacitors are placed on TX2P and TX2N, RX1P and RX1N, and TX1P and TX1N. 330 nF A/C coupling capacitors along with 220 k $\Omega$ resistors to ground are placed on the RX2P and RX2N. Inclusion of the 330 nF capacitors and 220k resistors is optional. The ordered list below details the three implementation options for the RX2p/n path. Three implementation options for USB connector to TUSB1002A's RX pins: - 1. DC couple TUSB1002A's RX pins to USB connector. No 330 nF capacitors and no 220 k $\Omega$ pull-down resistors. - 2. 330 nF capacitors with 220 k $\Omega$ resistors as shown in Figure 8-2. The purpose of 220 k $\Omega$ resistors is to discharge the capacitor within 250ms after a USB device is removed from the USB connector. - 3. The stub from the 220 k $\Omega$ resistor pad may create impedance discontinuities causing negative impact to performance. Assuming leakage current from external components is enough to discharge capacitor, 330 nF capacitor without the 220 k $\Omega$ resistor is a valid option. Product Folder Links: TUSB1002A Copyright © 2018, Texas Instruments Incorporated Figure 8-2. Host Implementation Schematic The USB3.2 Dual channel operation is used in this example. Mode pin should be left floating (unconnected) when using this mode. The TUSB1002A compensates for channel loss in both the upstream (D to C) and downstream direction (A to B). This is done by configurable the CH1\_EQ[2:1] and CH2\_EQ[2:1] pins to the equalization setting that matches as close possible to the channel insertion loss. In this particular example, CH1\_EQ[2:1] is for path A to B which is the channel between USB3.2 host and the TUSB1002A, and CH2\_EQ[2:1] is for path C to D which is the channel between TUSB1002A and the USB3.2 receptacle. The TUSB1002A supports 5 levels of DC gain that are selected by the CFG[2:1] pins. Typically, the DC gain should be set to 0 dB but may need to be adjusted to correct any one of the following conditions: - Input V<sub>ID</sub> too high resulting in V<sub>OD</sub> being greater than USB 3.2 defined swing. For this case, a negative DC gain should be used. - 2. Input V<sub>ID</sub> too low resulting in V<sub>OD</sub> being less than USB 3.2 defined swing. For this case, a positive DC gain should be used. - 3. Low frequency discontinuities in the channel resulting in DC component of the signal clipping the vertical eye mask. For this case, a positive DC gain should be used. It is assumed in this example the incoming $V_{\text{ID}}$ is at the nominal defined USB3.2 range and the channel is linear across frequency. The CFG1 and CFG2 pins can both be left floating if these assumptions are true. In this particular example, the channel A-B has a trace length of 8 inches with a 4 mil trace width. This particular channel has about 0.83 dB per inch of insertion loss at 5 GHz. This equates to approximately 6.7 dB of loss for the entire 8 inches of trace. An additional 1.5 dB of loss is added due to package of the USB3.2 Host, TUSB1002A, and the A/C coupling capacitor. This brings the entire channel loss at 5 GHz to 6.7 dB + 1.5 dB = 8.2 dB. A typical USB 3.1 host/device will have around 3 dB of transmitter de-emphasis. Transmitter de-emphasis pre-compensates for the loss of the output channel. With 3 dB of de-emphasis, the total equalization required by the TUSB1002A is in the 5.2 dB (8.2 dB - 3 dB) range. The channel A-B for this example is connected to TUSB1002A's RX1P/N input and therefore CH1\_EQ[2:1] pins are used for adjusting TUSB1002A RX1P/N equalization settings. The CH1\_EQ[2:1] pins should be set such that TUSB1002A equalization is between 5dB and 8dB. The channel C-D has a trace length of 2 inches with a 4mil trace width. Assuming 0.83 dB per inch of insertion loss, the 2 inch trace will equate to about 1.66 dB of loss at 5 GHz. An additional 2dB of loss needs to be added due to package, A/C coupling capacitor, and the USB 3.1 receptacle. The total loss is around 3.66 dB. Because channel C-D includes a USB 3.1 receptacle, the actual total loss could be much greater than 3.66dB due to the fact that devices plugged into the receptacle will also have loss. The device plugged into receptacle will have either a short or long channel. USB3.2 standard defines total loss limit of 23dB that is distributed as 8.5 dB for Host, 8.5dB for device, and 6.0dB for cable. With variable channel of devices plugged into the USB3.2 receptacle, configurable TUSB1002A's RX2P/N equalization settings is not as straight forward as Channel A-B. Engineer can not set TUSB1002A CH2\_EQ[2:1] pins to the largest equalization setting to accommodate the largest allowed USB3.2 device/cable loss of 14.5 dB. Doing so will result in TUSB1002A operating outside its linear range when a device with short channel is plugged into the receptacle. For this reason, it is recommended to configurable TUSB1002A CH2\_EQ[2:1] pins to equalize a shorter device channel. This will result in requiring USB3.2 host to compensate for remaining channel loss for the worse case USB3.2 channel of 14.5 dB. The definition of a short device channel is not specified in USB 3.2 specification. Therefore, an engineer must make their own loss estimate of what constitutes a short device channel. For particular example, we will assume the short channel is around 2 to 3 dB. The device's channel loss will need to be added to estimated Channel C-D loss minus the typical 3db of de-emphasis. This means CH2\_EQ[2:1] pins should be configurable to handle a loss of 3 to 5 db. #### 8.2.3 ESD Protection It may be necessary to incorporate an ESD component to protect the TUSB1002A from electrostatic discharge (ESD). It is recommended that the ESD protection component has working peak voltage of $\geq$ 2.5 V, a breakdown voltage of $\geq$ 3.5 V, and a clamp voltage of $\leq$ 4.3 V. A clamp voltage greater than 4.3 V may require a R<sub>ESD</sub> on each differential pin. The ESD component should be placed near the USB connector. Manufacturer Part Number Required R<sub>ESD</sub> to pass IEC 61000-4-2 Contact ±8-kV Nexperia PUSB3FR4 None Nexperia PESD2V8Y1BSF None Texas Instruments TPD1E04U04DPLR 2-Ω Texas Instruments TPD4E02B04DQAR 2-Ω **Table 8-2. Recommended ESD Protection Component** # 8.2.4 Application Curves Figure 8-3. Insertion Loss for 8inch 4 mil FR4 Trace Freq = 5 GHz Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated dB(SDD21) = -6.666 # 8.3 Typical SATA, PCIe and SATA Express Application Figure 8-4. SATA/PCIe/SATA Express Typical Application ## 8.3.1 Design Requirements **Table 8-3. Design Parameters** | PARAMETER | VALUE | | | | |---------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | VCC supply (3 V to 3.6 V) | 3.3 V | | | | | PCIe Support Required (Yes/No) | Yes | | | | | SATA Express Support Required (Yes/No) | Yes | | | | | SATA Support Required (Yes/No) | Yes, then ferrite beads (FB1 and FB2) and $49.9-\Omega$ required. No, then ferrite bead (FB1 and FB2) and $49.9-\Omega$ not required. | | | | | TX1, TX2, RX2 A/C coupling Capacitor (176 nF to 265 nF) | 220 nF ±10% | | | | | RX1 A/C coupling Capacitor (297 nF to 363 nF) | Optional. But if implemented suggest 330 nF ±10% | | | | | A to B FR4 Length (inches) | 8 | | | | | A to B FR4 Trace Width (mils) | 4 | | | | | C to D FR4 length (inches) | 2 | | | | | C to D FR4 Trace Width (mils) | 4 | | | | | DC Gain (-2, -1, 0, +1, +2) | Not configurable when MODE = "R", CFG1 = "0", and CFG2 = "0". Will always default to 0 dB | | | | | Linear Range (900 mV, 1000 mV, or 1200 mV) | Not configurable when MODE = "R", CFG1 = "0", and CFG2 = "0". Will always default to 1200mV | | | | ### 8.3.2 Detailed Design Procedure The MODE pin = "R", CFG1 = "0", and CFG2 = "0" will place the TUSB1002A into PCIe mode. In this mode, the TUSB1002A will have its DC gain fixed at 0dB and its linearity range fixed at 1200mV. The TUSB1002A will perform far-end receiver termination detection and enable both upstream and downstream paths when far-end termination is detected on both TX1 and TX2. The AC coupling capacitor range defined for a SATA device is a lot smaller than the AC-coupling capacitor range defined for SATA Express and PCI Express (PCIe) as indicated by Figure 8-5. The AC-coupling capacitor range defined for SATA Express and PCI Express is within the same range as the AC-coupling capacitor range defined by USB 3.1. The TUSB1002A will be able to detect PCIe and SATA Express device's receiver termination. But the SATA 12nF (max) AC-coupling capacitor prevents TUSB1002A from detecting the SATA device receiver termination. To correct this problem, a ferrite bead along with 49.9 $\Omega$ resistor must be placed between $C_{TX2}$ and miniCard/mSATA socket. These components can be isolated from the high-speed channel when PCIe or SATA Express is active by using an NFET as shown in Figure 8-6. The NFET should be enabled whenever a SATA device is present. The ferrite bead chosen must present at least 600 $\Omega$ impedance at 100MHz so as to not impact high-speed signaling. It is recommended to use Murata BLM03AG601SN1 or BLM03HD601SN1D or a ferrite bead with similar characteristics from a different vendor. For applications which only require support for PCIe and SATA Express and do not need to support SATA, the ferrite beads and 49.9 $\Omega$ resistors are not needed. Figure 8-5. AC-Coupling capacitor Implementation for SATA, SATA Express, and PCIe Devices The TUSB1002A power is at $P_{(U0\_SSP\_1200mV)}$ when both its upstream and downstream paths are enabled. In order to save system power in system S3/S4/S5 states, it is suggested to control the TUSB1002A EN pin. Anytime the system enters a low power state (S3, S4, or S5), it is suggested to de-assert the EN pin. While EN pin is de-asserted, the TUSB1002A will consume $P_{(SHUTDOWN)}$ . Assertion of this pin is necessary anytime the system exits a lower power state. The TUSB1002A compensates for channel loss in both the upstream (C to D) and downstream direction (A to B). This is done by configurable the CH1\_EQ[2:1] and CH2\_EQ[2:1] pins to the equalization setting that matches as close possible to the channel insertion loss. In this particular example, CH2\_EQ[2:1] is for path A to B which is the channel between PCle/SATA/SATA Express host and the TUSB1002A, and CH1\_EQ[2:1] is for path C to D which is the channel between TUSB1002A and the miniCard/mSATA socket. In this particular example, the channel A-B has a trace length of 8 inches with a 4 mil trace width. This particular channel has about 0.83 dB per inch of insertion loss at 5 GHz. This equates to approximately 6.7 dB of loss for the entire 8 inches of trace as depicted in Figure 8-3. An additional 1.5 dB of loss is added due to package of the PCIe/SATA/SATA Express Host, TUSB1002A, and the A/C coupling capacitor. This brings the entire channel loss at 5 GHz to 6.7 dB + 1.5 dB = 8.2 dB. The channel A-B for this example is connected to TUSB1002A RX2P/N input and therefore CH2\_EQ[2:1] pins are used for adjusting TUSB1002A RX2P/N equalization settings. The CH2\_EQ[2:1] pins should be set such that TUSB1002A equalization is between 5dB and 8dB. A value closer to 5 dB maybe best if Host has transmitter de-emphasis. A similar method should be used for the upstream path (C to D). In this particular example, C to D has a trace length of 2 inches with a 4-mil trace width. This equates to approximately 1.5 dB at 5 GHz. The SATA/SATA Express/PCle device will have its own channel loss. This loss can be added to the C to D channel loss. For this example, we will assume a value of 5dB is acceptable to compensate for C to D channel loss as well as loss associated with the SATA/SATA Express/PCle device. The CH1\_EQ[2:1] pins should be set such that TUSB1002A equalization is 5dB. Figure 8-6. Example SATA/PCIe/SATA Express Schematic ### 8.3.3 Application Curves ## 8.4 Power Supply Recommendations The TUSB1002A has two $V_{CC}$ supply pins. It is recommended to place a 100 nF de-coupling capacitor near each of the $V_{CC}$ pins. It is also recommended to have at least one bulk capacitor of at least 10 $\mu$ F on the $V_{CC}$ plane near the TUSB1002A. ### 8.5 Layout ### 8.5.1 Layout Guidelines - Route RXP/N and TXP/N pairs with controlled 90-Ω differential impedance (±15%). - Keep away from other high speed signals. - In USB3 applications maintaining polarity through the TUSB1002A is not necessary. Therefore, TI recommends connecting polarity in such a way that produces the best routing. - · Keep intra-pair routing to within 2 mils. - Intra-pair length matching must be near the location of mismatch. - Inter-pair length matching is not necessary. - · Separate each pair at least by 3 times the signal trace width. - Keep the use of bends in differential traces to a minimum. When bends are used, the number of left and right bends should be as equal as possible and the angle of the bend should be ≥ 135 degrees. This minimizes any length mismatch causes by the bends; ad therefore, minimize the impact bends have on EMI. - Route all differential pairs on the same of layer. - The number of VIAS must be kept to a minimum. TI recommends keeping the VIAS count to 2 or less. - Keep traces on layers adjacent to ground plane. - Do NOT route differential pairs over any plane split. - When using thru-hole USB connectors, it is recommend to route differential pairs on bottom layer in order to minimize the stub created by the thru-hole connector. - Adding Test points causes impedance discontinuity; and therefore, negatively impact signal performance. If test points are used, they should be placed in series and symmetrically. They must not be placed in a manner that causes a stub on the differential pair. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated # 8.5.2 Layout Example # **Example 4 layer PCB Stackup** | Top Layer 1 (Signal) | |-------------------------| | Inner Layer 2 (GND) | | | | Inner Layer 3 (VCC) | | Bottom Layer 4 (Signal) | Copyright © 2023 Texas Instruments Incorporated # 9 Device and Documentation Support ## 9.1 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ### 9.2 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 9.3 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners. ## 9.4 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ## 9.5 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. # 10 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: TUSB1002A www.ti.com 26-Sep-2023 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|----|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | TUSB1002AIRGER | ACTIVE | VQFN | RGE | 24 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | TUSB<br>1002A | Samples | | TUSB1002AIRGET | ACTIVE | VQFN | RGE | 24 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | TUSB<br>1002A | Samples | | TUSB1002ARGER | ACTIVE | VQFN | RGE | 24 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | TUSB<br>1002A | Samples | | TUSB1002ARGET | ACTIVE | VQFN | RGE | 24 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | TUSB<br>1002A | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and # **PACKAGE OPTION ADDENDUM** www.ti.com 26-Sep-2023 continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 26-Sep-2023 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TUSB1002AIRGER | VQFN | RGE | 24 | 3000 | 330.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 | | TUSB1002AIRGET | VQFN | RGE | 24 | 250 | 180.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 | | TUSB1002ARGER | VQFN | RGE | 24 | 3000 | 330.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 | | TUSB1002ARGET | VQFN | RGE | 24 | 250 | 180.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 | www.ti.com 26-Sep-2023 #### \*All dimensions are nominal | 7 till dillitoriolorio di o riorriiridi | | | | | | | | |-----------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | TUSB1002AIRGER | VQFN | RGE | 24 | 3000 | 367.0 | 367.0 | 35.0 | | TUSB1002AIRGET | VQFN | RGE | 24 | 250 | 210.0 | 185.0 | 35.0 | | TUSB1002ARGER | VQFN | RGE | 24 | 3000 | 367.0 | 367.0 | 35.0 | | TUSB1002ARGET | VQFN | RGE | 24 | 250 | 210.0 | 185.0 | 35.0 | PLASTIC QUAD FLATPACK - NO LEAD Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4204104/H PLASTIC QUAD FLATPACK- NO LEAD NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK- NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - Solder mask tolerances between and around signal pads can vary based on board fabrication site. PLASTIC QUAD FLATPACK- NO LEAD NOTES: (continued) Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.. ## IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated