DLP650LE DLPS095A - NOVEMBER 2017 - REVISED FEBRUARY 2023 # **DLP650LE 0.65 WXGA Digital Micromirror Device** #### 1 Features - 0.65-inch diagonal micromirror array - WXGA (1280 × 800) array with > one million micromirrors - 10.8-µm micromirror pitch - ±12° micromirror tilt angle (relative to flat state) - Designed for corner illumination - 2×LVDS input data bus - The DLP650LE chipset includes: - DLP470TE DMD - DLPC4430 controller - DLPA100 controller power management and motor driver IC - DLPA200 DMD power management IC ## 2 Applications - **Smart lighting** - **Business** projector - Education projector ### 3 Description **DLP®** The ΤI DLP650LE digital micromirror device (DMD) is a digitally controlled micro-electromechanical system (MEMS) spatial light modulator (SLM) that enables bright, affordable WXGA display solutions. The DLP650LE DMD-together with the DLPC4430 display controller, the DLPA100 power and motor driver, and the DLPA200 DMD micromirror driver-provides the capability to achieve high performance systems, and is a great fit for display applications that require 16:10 wide aspect ratio, high brightness, and system simplicity. #### **Device Information** | PART NUMBER | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM) | |-------------|------------------------|---------------------| | DLP650LE | FYL (149) | 32.20 mm × 22.30 mm | For all available packages, see the orderable addendum at the end of the data sheet. **DLP650LE Simplified Application** ## **Table of Contents** | 4 = | 705 ( D ::: | | |----------------------------------------------------|------------------------------------------------------|------| | 1 Features | 7.3 Feature Description | | | 2 Applications1 | 7.4 Device Functional Modes | 20 | | 3 Description1 | 7.5 Optical Interface and System Image Quality | | | 4 Revision History2 | Considerations | . 20 | | 5 Pin Configuration and Functions3 | 7.6 Micromirror Array Temperature Calculation | . 21 | | 6 Specifications8 | 7.7 Micromirror Landed-On/Landed-Off Duty Cycle | . 23 | | 6.1 Absolute Maximum Ratings8 | 8 Application and Implementation | 26 | | 6.2 Storage Conditions9 | 8.1 Application Information | . 26 | | 6.3 ESD Ratings9 | 8.2 Typical Application | | | 6.4 Recommended Operating Conditions9 | 9 Power Supply Recommendations | | | 6.5 Thermal Information12 | 9.1 DMD Power Supply Power-Up Procedure | 29 | | 6.6 Electrical Characteristics12 | 9.2 DMD Power Supply Power-Down Procedure | . 29 | | 6.7 Capacitance at Recommended Operating | 10 Device and Documentation Support | 31 | | Conditions12 | 10.1 Third-Party Products Disclaimer | . 31 | | 6.8 Timing Requirements13 | 10.2 Device Support | | | 6.9 Window Characteristics | 10.3 Documentation Support | | | 6.10 System Mounting Interface Loads | 10.4 Receiving Notification of Documentation Updates | 32 | | 6.11 Micromirror Array Physical Characteristics 17 | 10.5 Support Resources | . 32 | | 6.12 Micromirror Array Optical Characteristics | 10.6 Trademarks | | | 6.13 Chipset Component Usage Specification 18 | 10.7 Electrostatic Discharge Caution | 32 | | 7 Detailed Description19 | 10.8 Glossary | | | 7.1 Overview | 11 Mechanical, Packaging, and Orderable | | | 7.2 Functional Block Diagram19 | Information | . 33 | | | | | # **4 Revision History** | C | changes from Revision * (November 2017) to Revision A (February 2023) | Page | |---|----------------------------------------------------------------------------------------------|------------------| | • | Changed the document status from Advanced Information to Production Data | 1 | | • | Updated the numbering format for tables, figures, and cross-references throughout the docume | nt. Updated | | | the controller to DLPC4430. Updated the links to chipset components | 1 | | • | Updated controller to DLPC4430 | | | • | Updated controller to DLPC4430 | 19 | | • | Updated controller to DLPC4430 | <mark>2</mark> 0 | | • | Added a table for legacy part numbers and listed the mechanical ICD | <mark>2</mark> 6 | | • | Updated controller to DLPC4430 | <mark>2</mark> 6 | | • | Updated controller to DLPC4430 | <mark>27</mark> | | • | Updated controller to DLPC4430 | <mark>27</mark> | | | | | # **5 Pin Configuration and Functions** Figure 5-1. FYL Package 149-Pin CLGA Bottom View Table 5-1. Pin Functions | PIN | | NET LENGTH | SIGNAL | TYPE <sup>(1)</sup> | DESCRIPTION | | | |-------------|-----|------------|--------|---------------------|--------------------------|--|--| | NAME | NO. | (mils) | SIGNAL | I I PEV | DESCRIPTION | | | | DATA INPUTS | | • | | | | | | | D_AN(1) | G20 | 711.64 | | | | | | | D_AN(3) | H19 | 711.60 | | | | | | | D_AN(5) | F18 | 711.60 | | | | | | | D_AN(7) | E18 | 711.60 | | | | | | | D_AN(9) | C20 | 711.60 | | | | | | | D_AN(11) | B18 | 711.60 | | | | | | | D_AN(13) | A20 | 711.60 | | | | | | | D_AN(15) | B19 | 711.58 | LVDS | ı | LVDS pair for Data Bus A | | | | D_AP(1) | H20 | 711.66 | LVDS | Į | LVD3 pail for Data Bus A | | | | D_AP(3) | G19 | 711.61 | | | | | | | D_AP(5) | G18 | 711.59 | | | | | | | D_AP(7) | D18 | 711.60 | | | | | | | D_AP(9) | D20 | 711.59 | | | | | | | D_AP(11) | A18 | 711.58 | | | | | | | D_AP(13) | B20 | 711.59 | | | | | | | D_AP(15) | A19 | 711.59 | | | | | | | PIN | 10 | able 5-1. Pin Fu | | (continueu | ] | | |---------------------|-----|----------------------|--------|---------------------|----------------------------------------|--| | NAME | NO. | NET LENGTH<br>(mils) | SIGNAL | TYPE <sup>(1)</sup> | DESCRIPTION | | | D_BN(1) | K20 | 711.61 | | | | | | D_BN(3) | J19 | 711.59 | | | | | | D_BN(5) | L18 | 711.59 | - | | | | | D_BN(7) | M18 | 711.6 | - | | | | | D_BN(9) | P20 | 711.6 | | | | | | D_BN(11) | R18 | 711.59 | | | | | | D_BN(13) | T20 | 711.59 | | | | | | D_BN(15) | R19 | 711.59 | LVDS | , | LVDC main fam Data Dua D | | | D_BP(1) | J20 | 711.61 | LVDS | | LVDS pair for Data Bus B | | | D_BP(3) | K19 | 711.6 | | | | | | D_BP(5) | K18 | 711.58 | | | | | | D_BP(7) | N18 | 711.58 | | | | | | D_BP(9) | N20 | 711.6 | | | | | | D_BP(11) | T18 | 711.61 | | | | | | D_BP(13) | R20 | 711.59 | | | | | | D_BP(15) | T19 | 711.6 | | | | | | DCLK_AN | D19 | 711.59 | | ı | LVDS pair for Data Clock A | | | DCLK_AP | E19 | 711.59 | | ı | LVD3 pail for Data Clock A | | | DCLK_BN | N19 | 711.6 | | ı | LVDS pair for Data Clock B | | | DCLK_BP | M19 | 711.61 | | ı | LVD3 pail for Data Clock B | | | DATA CONTROL INPUTS | | | | | | | | SCTRL_AN | F20 | 711.62 | | ı | LVDS pair for Serial Control (Sync) A | | | SCTRL_AP | E20 | 711.6 | | ı | LVDO Pair for Gerial Control (Gyric) A | | | SCTRL_BN | L20 | 711.59 | | | LVDS pair for Serial Control (Sync) B | | | SCTRL_BP | M20 | 711.59 | | ' | LVDO Pair for Geriai Control (Gyric) B | | | Table 5-1. Pin Functions (continued) | | | | | | | | |--------------------------------------|-------------------------------------------------|------------|--------|---------|----------------------------------------------------------------------------------------------------------------------------------------------|--|--| | PIN | | NET LENGTH | SIGNAL | TYPE(1) | DESCRIPTION | | | | NAME | NO. | (mils) | | | | | | | MICROMIRROR BIAS RESE | | | | | 1 | | | | MBRST(0) | C3 | 507.20 | | | | | | | MBRST(1) | D2 | 576.83 | | | | | | | MBRST(2) | D3 | 545.78 | | | | | | | MBRST(3) | E2 | 636.33 | | | | | | | MBRST(4) | G3 | 618.42 | | | | | | | MBRST(5) | E1 | 738.25 | | | | | | | MBRST(6) | G2 | 718.82 | | | Nonlogic compatible Micromirror Bias Reset | | | | MBRST(7) | G1 | 777.04 | | ı | signals. Connected directly to the array of pixel micromirrors. Used to hold or release | | | | MBRST(8) | N3 | 543.29 | | ' | the micromirrors. Bond Pads connect to an | | | | MBRST(9) | M2 | 612.93 | | | internal pulldown resistor. | | | | MBRST(10) | M3 | 580.97 | | | | | | | MBRST(11) | L2 | 672.43 | | | | | | | MBRST(12) | J3 | 653.61 | | | | | | | MBRST(13) | L1 | 764.00 | | | | | | | MBRST(14) | J2 | 764.37 | | | | | | | MBRST(15) | J1 | 813.14 | | | | | | | SCP CONTROL | | | | | | | | | SCPCLK | A8 | | | I | Serial Communications Port Clock. Bond Pad connects to an internal pulldown circuit. | | | | SCPDI | A5 | | | I | Serial Communications Port Data. Bond Pad connects to an internal pulldown circuit. | | | | SCPENZ | В7 | | | I | Active low serial communications port enable. Bond pad connects to an internal pulldown circuit. | | | | SCPDO | A9 | | | 0 | Serial communications port output | | | | OTHER SIGNALS | | | | | | | | | EVCC | A3 | | | Р | Do not connect on the DLP system board. | | | | MODE_A | A4 | 415.1 | | I | Data Bandwidth Mode Select. Bond Pad connects to an internal pulldown circuit. Refer to Table 4 for DLP system board connection information. | | | | PWRDNZ | В9 | 110.38 | | I | Active Low Device Reset. Bond Pad connects to an internal pulldown circuit. | | | | POWER | 1 | | | | • | | | | V <sub>CC</sub> <sup>(2)</sup> | B11, B12,<br>B13, B16,<br>R12, R13,<br>R16, R17 | | | Р | Power supply for low voltage CMOS logic.<br>Power supply for normal high voltage at<br>micromirror address electrodes | | | | V <sub>CCI</sub> <sup>(2)</sup> | A12, A14,<br>A16, T12,<br>T14, T16 | | | Р | Power supply for low voltage CMOS LVDS interface | | | | V <sub>OFFSET</sub> (2) | C1, D1,<br>M1, N1 | | | Р | Power supply for high voltage CMOS logic. Power supply for stepped high voltage at micromirror address electrodes | | | | | Table 5-1. Pin Functions (continued) | | | | | | | | |-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--------|---------------------|-----------------------------------------------------------------------------------------------------|--|--|--| | PIN | | NET LENGTH | SIGNAL | TYPE <sup>(1)</sup> | DESCRIPTION | | | | | NAME | NO. | (mils) | | | | | | | | V <sub>SS</sub> (Ground) <sup>(3)</sup> | A6, A11,<br>A13, A15,<br>A17, B4,<br>B5, B8,<br>B14, B15,<br>B17, C2,<br>C18, C19,<br>F1, F2,<br>F19, H1,<br>H2, H3,<br>H18, J18,<br>K1, K2,<br>L19, N2,<br>P18, P19,<br>R4, R9,<br>R14, R15,<br>T7, T13,<br>T15, T17 | | | Р | Common Return for all power | | | | | RESERVED SIGNALS | | | | 11. | | | | | | RESERVED_FC | R7 | 40.64 | | I | Connect to GND on the DLP system board.<br>Bond Pad connects to an internal pulldown<br>circuit. | | | | | RESERVED_FD | R8 | 94.37 | | I | Connect to GND on the DLP system board.<br>Bond Pad connects to an internal pulldown<br>circuit. | | | | | RESERVED_PFE | Т8 | 50.74 | | I | Connect to ground on the DLP system board.<br>Bond Pad connects to an internal pulldown<br>circuit. | | | | | RESERVED_STM | В6 | | | I | Connect to GND on the DLP system board.<br>Bond Pad connects to an internal pulldown<br>circuit. | | | | | RESERVED_TP0 | R10 | 93.3 | | I | Do not connect on the DLP system board. | | | | | RESERVED_TP1 | T11 | 263.74 | | I | Do not connect on the DLP system board. | | | | | RESERVED_TP2 | R11 | 281.47 | | I | Do not connect on the DLP system board. | | | | | RESERVED_BA | T10 | 148.85 | | 0 | Do not connect on the DLP system board. | | | | | RESERVED_BB | A10 | 105.28 | | 0 | Do not connect on the DLP system board. | | | | | RESERVED_RA1 | Т9 | | | 0 | Do not connect on the DLP system board. | | | | | RESERVED_RB1 | A7 | | | 0 | Do not connect on the DLP system board. | | | | | RESERVED_TS | B10 | 145.42 | | 0 | Do not connect on the DLP system board. | | | | | RESERVED_A(0) | T2 | | | | | | | | | RESERVED_A(1) | Т3 | | | NC | Do not connect on the DLP system board. | | | | | RESERVED_A(2) | R3 | | | | | | | | | RESERVED_A(3) | T4 | | | | | | | | | RESERVED_M(0) | R2 | | | NC | Do not connect on the DLP system board. | | | | | RESERVED_M(1) | P1 | | | NC | Do not connect on the DLP system board. | | | | | RESERVED_S(0) | T1 | | | NC | Do not connect on the DLP system board. | | | | | RESERVED_S(1) | R1 | | | NC | Do not connect on the DLP system board. | | | | | RESERVED_IRQZ | T6 | | | NC | Do not connect on the DLP system board. | | | | | RESERVED_OEZ | R5 | | | NC | Do not connect on the DLP system board. | | | | | RESERVED_RSTZ | R6 | | | NC | Do not connect on the DLP system board. | | | | | RESERVED_STR | T5 | | | NC | Do not connect on the DLP system board. | | | | | RESERVED_STR | T5 | | | NC | Do not connect on the DLP system board. | | | | | PIN | | NET LENGTH<br>(mils) | SIGNAL | TYPE <sup>(1)</sup> | DESCRIPTION | | | |-------------|-------------------|----------------------|--------|---------------------|-----------------------------------------|--|--| | NAME | NAME NO. | | 0.0.0. | | Destail Hon | | | | RESERVED_VB | E3, F3,<br>K3, L3 | | | NC | Do not connect on the DLP system board. | | | | RESERVED_VR | B2, B3,<br>P2, P3 | | | NC | Do not connect on the DLP system board. | | | - (1) I = Input, O = Output, G = Ground, A = Analog, P = Power, NC = No Connect. - (2) Power supply pins required for all DMD operating modes are V<sub>SS</sub>, V<sub>BIAS</sub>, V<sub>CC</sub>, V<sub>CCI</sub>, V<sub>OFFSET</sub>, and V<sub>RESET</sub>. - (3) V<sub>SS</sub> must be connected for proper DMD operation. ## **6 Specifications** ### 6.1 Absolute Maximum Ratings Over operating free-air temperature range (unless otherwise noted).(1) | | | MIN | MAX | UNIT | |--------------------------------------------|---------------------------------------------------------------------------------------------------------------|------|-----------------------|------| | SUPPLY VOLTAGES | | | | | | V <sub>CC</sub> | Supply voltage for LVCMOS core logic <sup>(2)</sup> | -0.5 | 4 | V | | V <sub>CCI</sub> | Supply voltage for LVDS Interface <sup>(2)</sup> | -0.5 | 4 | V | | V <sub>OFFSET</sub> | Micromirror Electrode and HVCMOS voltage <sup>(2) (3)</sup> | -0.5 | 9 | V | | V <sub>MBRST</sub> | Input voltage for MBRST(15:0) <sup>(2)</sup> | -28 | 28 | V | | V <sub>CCI</sub> - V <sub>CC</sub> | Supply voltage delta (absolute value) <sup>(4)</sup> | | 0.3 | V | | INPUT VOLTAGES | | _ | | | | | Input voltage for all other input pins <sup>(2)</sup> | -0.5 | V <sub>CC</sub> + 0.3 | V | | V <sub>ID</sub> | Input differential voltage (absolute value) <sup>(5)</sup> | | 700 | mV | | CLOCKS | | | | | | $f_{ extsf{CLOCK}}$ | Clock frequency for LVDS interface, DCLK_A | | 400 | MHz | | fclock | Clock frequency for LVDS interface, DCLK_B | | 400 | MHz | | ENVIRONMENTAL | | | | | | T | Temperature, operating <sup>(6)</sup> | 0 | 90 | °C | | T <sub>ARRAY</sub> and T <sub>WINDOW</sub> | Temperature, non-operating <sup>(6)</sup> | -40 | 90 | °C | | T <sub>DELTA</sub> | Absolute Temperature delta between any point on the window edge and the ceramic test point TP1 <sup>(7)</sup> | | 30 | °C | | T <sub>DP</sub> | Dew point temperature, operating and non-operating (noncondensing) | | 81 | °C | - (1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. - (2) All voltages are referenced to common ground V<sub>SS</sub>. V<sub>BIAS</sub>, V<sub>CC</sub>, V<sub>CCI</sub>, V<sub>OFFSET</sub>, and V<sub>RESET</sub> power supplies are all required for all DMD operating modes. - (3) V<sub>OEESET</sub> supply transients must fall within specified voltages. - (4) Exceeding the recommended allowable voltage difference between V<sub>CC</sub> and V<sub>CCI</sub> may result in excessive current draw. - (5) The maximum LVDS input voltage rating applies when each input of a differential pair is at the same voltage potential. - (6) The highest temperature of the active array (as calculated using Section 7.6) or of any point along the window edge as defined in Figure 7-1. The locations of thermal test points TP2, TP3, TP4, and TP5 in Figure 7-1 are intended to measure the highest window edge temperature. If a particular application causes another point on the window edge to be at a higher temperature, then that point should be used. - (7) Temperature delta is the highest difference between the ceramic test point 1 (TP1) and anywhere on the window edge as shown in Figure 7-1. The window test points TP2, TP3, TP4, and TP5 shown in Figure 7-1 are intended to result in the worst-case delta. If a particular application causes another point on the window edge to result in a larger delta temperature, then that point should be used. - (8) V<sub>OEESET</sub> supply transients must fall within specified voltages. - (9) Excludes micromirror Bias Reset inputs MBRST(15:0). ## **6.2 Storage Conditions** Applicable for the DMD as a component or non-operating in a system. | | | MIN | MAX | UNIT | |---------------------|----------------------------------------------------------------------|-----|-----|--------| | $T_{DMD}$ | DMD storage temperature | -40 | 80 | °C | | T <sub>DP-AVG</sub> | Average dew point temperature (non-condensing) <sup>(1)</sup> | | 28 | °C | | T <sub>DP-ELR</sub> | Elevated dew point temperature range (non-condensing) <sup>(2)</sup> | 28 | 36 | °C | | CT <sub>ELR</sub> | Cumulative time in elevated dew point temperature range | | 24 | Months | <sup>(1)</sup> The average over time (including storage and operating) that the device is not in the elevated dew point temperature range. ### 6.3 ESD Ratings | | | | | VALUE | UNIT | |--------------------|---------------|---------------------------------------|-----------------------------|-------|------| | V | Electrostatic | Human-body model (HBM), per | All pins except MBRST(15:0) | ±2000 | V | | V <sub>(ESD)</sub> | discharge | ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | Pins MBRST(15:0) | < 250 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ## **6.4 Recommended Operating Conditions** Over operating free-air temperature range (unless otherwise noted). The functional performance of the device specified in this data sheet is achieved when operating the device within the limits defined by this table. No level of performance is implied when operating the device above or below these limits. | | | MIN | NOM | MAX | UNIT | |------------------------------------|-----------------------------------------------------------------------------------------|------|-----|-----------------------|-----------------------| | VOLTAGE SUPPLY | | | , | | | | V <sub>CC</sub> | Supply voltage for LVCMOS core logic <sup>(1)</sup> | 3.0 | 3.3 | 3.6 | V | | V <sub>CCI</sub> | Supply voltage for LVDS interface <sup>(1)</sup> | 3.0 | 3.3 | 3.6 | V | | V <sub>OFFSET</sub> | Micromirror electrode and HVCMOS voltage <sup>(1) (2)</sup> | 8.25 | 8.5 | 8.75 | V | | V <sub>MBRST</sub> | Micromirror bias / reset voltage <sup>(1)</sup> | -27 | | 26.5 | V | | V <sub>CC</sub> - V <sub>CCI</sub> | Supply voltage delta (absolute value) <sup>(3)</sup> | | 0 | 0.3 | V | | LVCMOS INTERFACE | | | | | | | V <sub>IH</sub> | Input high voltage | 1.7 | 2.5 | V <sub>CC</sub> + 0.3 | V | | V <sub>IL</sub> | Input low voltage | -0.3 | | 0.7 | V | | I <sub>OH</sub> | High level output current | | | -20 | mA | | I <sub>OL</sub> | Low level output current | | | 15 | mA | | t <sub>PWRDNZ</sub> | PWRDNZ pulse width <sup>(4)</sup> | 10 | | | ns | | SCP INTERFACE | | | | | | | $f_{\sf SCPCLK}$ | SCP clock frequency <sup>(5)</sup> | 50 | | 500 | kHz | | t <sub>SCP_PD</sub> | Propagation delay, clock to Q, from rising-edge of SCPCLK to valid SCPDO <sup>(6)</sup> | 0 | | 900 | ns | | t <sub>SCP_DS</sub> | SCPDI clock setup time (before SCPCLK falling-edge) <sup>(6)</sup> | 800 | | | ns | | t <sub>SCP_DH</sub> | SCPDI hold time (after SCPCLK falling-edge) <sup>(6)</sup> | 900 | | | ns | | t <sub>SCP_NEG_ENZ</sub> | Time between falling-edge of SCPENZ and the rising-edge of SCPCLK. <sup>(5)</sup> | 1 | | | us | | SCP_POS_ENZ | Time between falling-edge of SCPCLK and the rising-edge of SCPENZ | 1 | | | us | | t <sub>SCP_OUT_EN</sub> | Time required for SCP output buffer to recover after SCPENZ (from tristate) | | | 192/f <sub>DCLK</sub> | s | | t <sub>SCP_PW_ENZ</sub> | SCPENZ inactive pulse width (high level) | 1 | | | 1/f <sub>scpclk</sub> | | t <sub>r</sub> | Rise Time (20% to 80%). See <sup>(6)</sup> . | | | 200 | ns | | t <sub>f</sub> | Fall time (80% to 20%). See <sup>(6)</sup> . | | | 200 | ns | <sup>(2)</sup> Exposure to dew point temperatures in the elevated range during storage and operation should be limited to less than a total cumulative time of CT<sub>ELR</sub>. ### 6.4 Recommended Operating Conditions (continued) Over operating free-air temperature range (unless otherwise noted). The functional performance of the device specified in this data sheet is achieved when operating the device within the limits defined by this table. No level of performance is implied when operating the device above or below these limits. | | | MIN | NOM | MAX | UNIT | |------------------------|----------------------------------------------------------------------------------------------------------------|-----|---------|--------------------------|--------------------| | LVDS INTERFACE | | | | | | | fclock | Clock frequency for LVDS interface (all channels), DCLK <sup>(7)</sup> | | 320 | 330 | MHz | | V <sub>ID</sub> | Input differential voltage (absolute value) <sup>(8)</sup> | 100 | 400 | 600 | mV | | V <sub>CM</sub> | Common mode voltage <sup>(8)</sup> | | 1200 | | mV | | V <sub>LVDS</sub> | LVDS voltage <sup>(8)</sup> | 0 | | 2000 | mV | | t <sub>LVDS_RSTZ</sub> | Time required for LVDS receivers to recover from PWRDNZ | | | 10 | ns | | Z <sub>IN</sub> | Internal differential termination resistance | 95 | | 105 | Ω | | Z <sub>LINE</sub> | Line differential impedance (PWB/trace) | 85 | 90 | 95 | Ω | | ENVIRONMENTAL | | | | ' | | | т | Array temperature, long-term operational <sup>(9)</sup> (10) (11) | 10 | | 40 to 70 <sup>(12)</sup> | °C | | T <sub>ARRAY</sub> | Array temperature, short-term operational <sup>(10)</sup> (13) | 0 | | 10 | °C | | т | Window temperature (all part numbers except *1280-6434B) <sup>(14)</sup> (15) | 10 | | 90 | °C | | $T_{WINDOW}$ | Window temperature (part number 1280-6434B) <sup>(14)</sup> | 10 | | 85 | | | T <sub>IDELTA </sub> | Absolute temperature delta between any point on the window edge and the ceramic test point TP1 <sup>(16)</sup> | | | 26 | °C | | T <sub>DP</sub> -AVG | Average dew point average temperature (non-condensing) <sup>(17)</sup> | | | 28 | °C | | T <sub>DP-ELR</sub> | Elevated dew point temperature range (non-condensing) <sup>(18)</sup> | 28 | | 36 | °C | | CT <sub>ELR</sub> | Cumulative time in elevated dew point temperature range | | | 24 | Months | | ILL <sub>UV</sub> | Illumination Wavelengths < 395 nm <sup>(9)</sup> | | 0.68 | 2.00 | mW/cm <sup>2</sup> | | ILL <sub>VIS</sub> | Illumination Wavelengths between 395 nm and 800 nm | Th | ermally | limited | mW/cm <sup>2</sup> | | ILL <sub>IR</sub> | Illumination Wavelengths > 800 nm | | | 10 | mW/cm <sup>2</sup> | - All voltages are referenced to common ground V<sub>SS</sub>. V<sub>BIAS</sub>, V<sub>CC</sub>, V<sub>CCI</sub>, V<sub>OFFSET</sub>, and V<sub>RESET</sub> power supplies are all required for proper DMD operation. V<sub>SS</sub> must also be connected. - (2) V<sub>OFFSET</sub> supply transients must fall within specified max voltages. - (3) To prevent excess current, the supply voltage delta $|V_{CC}| V_{CC}|$ must be less than the specified limit. See Section 9, Figure 9-1, and Table 9-2. - (4) PWRDNZ input pin resets the SCP and disables the LVDS receivers. PWRDNZ input pin overrides SCPENZ input pin and tri-states the SCPDO output pin. - (5) The SCP clock is a gated clock. Duty cycle must be 50% ± 10%. SCP parameter is related to the frequency of DCLK. - (6) See Figure 6-2. - (7) See LVDS Timing Requirements in Section 6.8 and Figure 6-6. - (8) See Figure 6-5 LVDS Waveform Requirements. - (9) Simultaneous exposure of the DMD to the maximum Section 6.4 for temperature and UV illumination will reduce device lifetime. - (10) The array temperature cannot be measured directly and must be computed analytically from the temperature measured at test point 1 (TP1) shown in Figure 7-1 and the package Section 7.6 using Section 7.6. - (11) Long-term is defined as the usable life of the device. - (12) Per Figure 6-1, the maximum operational array temperature should be derated based on the micromirror landed duty cycle that the DMD experiences in the end application. See Section 7.7 for a definition of micromirror landed duty cycle. - (13) Array temperatures beyond those specified as long-term are recommended for short-term conditions only (power-up). Short-term is defined as cumulative time over the usable life of the device and is less than 500 hours. - (14) The locations of thermal test points TP2, TP3, TP4, and TP5 in Figure 7-1 are intended to measure the highest window edge temperature. For most applications, the locations shown are representative of the highest window edge temperature. If a particular application causes additional points on the window edge to be at a higher temperature, test points should be added to those locations. - (15) The maximum marginal ray angle of the incoming illumination light at any point in the micromirror array, including Pond of Micromirrors (POM), should not exceed 55 degrees from the normal to the device array plane. The device window aperture has not necessarily been designed to allow incoming light at higher maximum angles to pass to the micromirrors, and the device performance has not been tested nor qualified at angles exceeding this. Illumination light exceeding this angle outside the micromirror array (including POM) will contribute to thermal limitations described in this document, and may negatively affect lifetime. - (16) Temperature delta is the highest difference between the ceramic test point 1 (TP1) and anywhere on the window edge as shown in Figure 7-1. The window test points TP2, TP3, TP4, and TP5 shown in Figure 7-1 are intended to result in the worst case delta temperature. If a particular application causes another point on the window edge to result in a larger delta temperature, that point should be used. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated - (17) The average over time (including storage and operating) that the device is not in the 'elevated dew point temperature range'. - (18) Exposure to dew point temperatures in the elevated range during storage and operation should be limited to less than a total cumulative time of CT<sub>ELR</sub>. Figure 6-1. Maximum Recommended Array Temperature—Derating Curve #### 6.5 Thermal Information | | DLP650LE | | |----------------------------------------------------------------------|-------------|------| | THERMAL METRIC | FYL Package | UNIT | | | 149 PINS | | | Thermal resistance, active area to test point 1 (TP1) <sup>(1)</sup> | 0.50 | °C/W | (1) The DMD is designed to conduct absorbed and dissipated heat to the back of the package. The cooling system must be capable of maintaining the package within the temperature range specified in the Section 6.4. The total heat load on the DMD is largely driven by the incident light absorbed by the active area, although other contributions include light energy absorbed by the window aperture and electrical power dissipation of the array. Optical systems should be designed to minimize the light energy falling outside the window clear aperture since any additional thermal load in this area can significantly degrade the reliability of the device. #### **6.6 Electrical Characteristics** Over operating free-air temperature range (unless otherwise noted). | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------|-------------------------------|--------------------------------------------------|-----|-----|------|------| | V <sub>OH</sub> | High-level output voltage | $V_{CC} = 3 \text{ V, } I_{OH} = -20 \text{ mA}$ | 2.4 | | | V | | V <sub>OL</sub> | Low-level output voltage | V <sub>CC</sub> = 3.6 V, I <sub>OL</sub> = 15 mA | | | 0.4 | V | | I <sub>OZ</sub> | High-impedance output current | V <sub>CC</sub> = 3.6 V | | | 10 | μA | | I <sub>IL</sub> | Low-level input current | V <sub>CC</sub> = 3.6 V, VI = 0 | | | -60 | μA | | I <sub>IH</sub> | High-level input current (1) | $V_{CC}$ = 3.6 V, VI = $V_{CC}$ | | | 200 | μA | | I <sub>CC</sub> | Supply current VCC (2) | V <sub>CC</sub> = 3.6 V | | | 479 | mA | | I <sub>CCI</sub> | Supply current VCCI (2) | V <sub>CCI</sub> = 3.6 V | | | 309 | mA | | I <sub>OFFSET</sub> | Supply current VOFFSET (3) | V <sub>OFFSET</sub> = 8.75 V | | | 25 | mA | | | Supply input power total | f = 1 MHz | | | 3060 | mW | - (1) Applies to LVCMOS pins only. Excludes LVDS pins and test pad pins. - (2) To prevent excess current, the supply voltage delta |V<sub>CCI</sub> V<sub>CC</sub>| must be less than the specified limit in Section 6.4. - 3) To prevent excess current, the supply voltage delta |V<sub>BIAS</sub> V<sub>OFFSET</sub>| must be less than the specified limit in Section 6.4. ### 6.7 Capacitance at Recommended Operating Conditions over operating free-air temperature range, f = 1 MHz (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | MAX | UNIT | |-----------------|-------------------------------|--------------------------------------------|-----|-----|------| | Cı | Input capacitance | | | 10 | pF | | Co | Output capacitance | | | 10 | pF | | C <sub>IM</sub> | MBRST(15:0) input capacitance | 1280 × 800 array all inputs interconnected | 230 | 290 | pF | Product Folder Links: *DLP650LE* ### 6.8 Timing Requirements Over Section 6.4 (unless otherwise noted). | | PARAMETER DESCRIPTION | SIGNAL | MIN | TYP | MAX | UNIT | |-------------------|----------------------------------------------------|--------|-------|------|------|------| | LVDS (1) | | | | | | | | t <sub>C</sub> | Clock cycle duration for DCLK_A | LVDS | 3.03 | | | ns | | t <sub>C</sub> | Clock cycle duration for DCLK_B | LVDS | 3.03 | | | ns | | t <sub>W</sub> | Pulse duration for DCLK_A | LVDS | 1.36 | 1.52 | | ns | | t <sub>W</sub> | Pulse duration for DCLK_B | LVDS | 1.36 | 1.52 | | ns | | t <sub>SU</sub> | Setup time for D_A(15:0) before DCLK_A | LVDS | 0.35 | | | ns | | t <sub>SU</sub> | Setup time for D_A(15:0) before DCLK_B | LVDS | 0.35 | | | ns | | t <sub>SU</sub> | Setup time for SCTRL_A before DCLK_A | LVDS | 0.35 | | | ns | | t <sub>SU</sub> | Setup time for SCTRL_B before DCLK_B | LVDS | 0.35 | | | ns | | t <sub>H</sub> | Hold time for D_A(15:0) after DCLK_A | LVDS | 0.35 | | | ns | | t <sub>H</sub> | Hold time for D_B(15:0) after DCLK_B | LVDS | 0.35 | | | ns | | t <sub>H</sub> | Setup time for SCTRL_A after DCLK_A | LVDS | 0.35 | | | ns | | t <sub>H</sub> | Setup time for SCTRL_B after DCLK_B | LVDS | 0.35 | | | ns | | t <sub>SKEW</sub> | Channel B relative to Channel A <sup>(2)</sup> (3) | LVDS | -1.51 | | 1.51 | ns | - (1) See Figure 6-6 for timing requirements for LVDS. - (2) Channel A (Bus A) includes the following LVDS pairs: DCLK\_AN and DCLK\_AP, SCTRL\_AN and SCTRL\_AP, D\_AN(15:0) and D\_AP(15:0). - (3) Channel B (Bus B) includes the following LVDS pairs: DCLK\_BN and DCLK\_BP, SCTRL\_BN and SCTRL\_BP, D\_BN(15:0) and D\_BP(15:0). Figure 6-2. SCP Timing Requirements See Section 6.4 for $f_{SCPCLK}$ , $t_{SCP\_DS}$ , $t_{SCP\_DH}$ , and $t_{SCP\_PD}$ specifications. See Section 6.4 for t<sub>r</sub> and t<sub>f</sub> specifications and conditions. Refer to Section 5 for list of LVDS pins and SCP pins. Figure 6-3. Rise Time and Fall Time Figure 6-4. Test Load Circuit for Output Propagation Measurement For output timing analysis, the tester pin electronics and its transmission line effects must be taken into account. System designers should use IBIS or other simulation tools to correlate the timing reference load to a system environment. See Figure 6-4. $V_{LVDS\;max} = V_{CM\;max} + |1/2*V_{ID\;max}|$ $V_{LVDS\;min} = V_{CM\;min} - |1/2*V_{ID\;max}|$ Figure 6-5. LVDS Waveform Requirements See Section 6.4 for $V_{CM},\,V_{ID},\,$ and $V_{LVDS}$ specifications and conditions. Not to Scale Figure 6-6. Timing Requirements See Section 6.8 for timing requirements and LVDS pairs per channel (bus) defining D\_P(0:x) and D\_N(0:x). ## **6.9 Window Characteristics** **Table 6-1. DMD Window Characteristics** | PARAMETER | MIN | NOM | | | |-----------------------------------------------------------------------------------------------------------------|-----|---------------------|--|--| | Window material | | Corning Eagle<br>XG | | | | Window Refractive Index at 546.1 nm | | 1.5119 | | | | Window Transmittance, minimum within the wavelength range 420–680 nm. Applies to all angles 0°–30° AOI. (1) (2) | 97% | | | | | Window Transmittance, average over the wavelength range 420–680 nm. Applies to all angles 30°–45° AOI. (1) (2) | 97% | | | | - (1) Single-pass through both surfaces and glass - (2) AOI—Angle of incidence is the angle between an incident ray and the normal to a reflecting or refracting surface. ### 6.10 System Mounting Interface Loads Table 6-2. System Mounting Interface Loads | PARAMETER | MIN | NOM | MAX | UNIT | |------------------------------------------|-----|-----|------|------| | Condition 1: | | | | | | Thermal Interface area <sup>(1)</sup> | | | 11.3 | kg | | Electrical Interface area <sup>(1)</sup> | | | 11.3 | kg | | Condition 2: | | | | | | Thermal Interface area <sup>(1)</sup> | | | 0 | kg | | Electrical Interface area <sup>(1)</sup> | | | 22.6 | kg | (1) Uniformly distributed within area shown in Figure 6-7 Figure 6-7. System Mounting Interface Loads Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated ## **6.11 Micromirror Array Physical Characteristics** **Table 6-3. Micromirror Array Physical Characteristics** | PARAMETER DESCRIPTION | | | UNIT | | | |-------------------------------------------------------------------------|----------------------------------------------------------------------------------------|--------|---------------------|--|--| | Number of active columns <sup>(1)</sup> | | | micromirrors | | | | Number of active rows <sup>(1)</sup> | | | microminors | | | | Micromirror (pixel) pitch (1) | Р | 10.8 | μm | | | | Micromirror active array width <sup>(1)</sup> | Micromirror pitch × number of active columns | 13.824 | mm | | | | Micromirror active array height <sup>(1)</sup> | cromirror active array height <sup>(1)</sup> Micromirror pitch × number of active rows | | mm | | | | Micromirror active border size <sup>(2)</sup> Pond of Micromirror (POM) | | 10 | micromirrors / side | | | <sup>(1)</sup> See Figure 6-8. <sup>2)</sup> The structure and qualities of the border around the active array includes a band of partially functional micromirrors called the *Pond Of Mirrors* (POM). These micromirrors are structurally and/or electrically prevented from tilting toward the bright or "on" state but still require an electrical bias to tilt toward "off." Figure 6-8. Micromirror Array Physical Characteristics Refer to Section 6.11 table for M, N, and P specifications. ### 6.12 Micromirror Array Optical Characteristics **Table 6-4. Micromirror Array Optical Characteristics** | PARAMETER | | MIN | NOM | MAX | UNIT | |--------------------------------------------------------------------------|---------------------------|-----|-----|-----|--------------| | Mirror Tilt angle, variation device to device <sup>(1)</sup> (2) (3) (4) | | 11 | 12 | 13 | degrees | | | Adjacent micromirrors | | | 0 | | | Number of out-of-specification micromirrors <sup>(5)</sup> | Non-adjacent micromirrors | | | 10 | micromirrors | - (1) Measured relative to the plane formed by the overall micromirror array - (2) Variation can occur between any two individual micromirrors located on the same device or located on different devices. - (3) Additional variation exists between the micromirror array and the package datums. See the package drawing. - (4) See Figure 6-9. - (5) An out-of-specification micromirror is defined as a micromirror that is unable to transition between the two landed states. #### Note This number is specified under conditions described above and deviations from the specified conditions could result in decreased efficiency. Figure 6-9. Micromirror Landed Orientation and Tilt Refer to Section 6.11 table for M, N, and P specifications. ### 6.13 Chipset Component Usage Specification Reliable function and operation of the DLP650LE DMD requires that it be used in conjunction with the other components of the applicable DLP chipset, including those components that contain or implement TI DMD control technology. TI DMD control technology consists of the TI technology and devices used for operating or controlling a DLP DMD. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated ## 7 Detailed Description #### 7.1 Overview The DMD is a 0.65 inch diagonal spatial light modulator which consists of an array of highly reflective aluminum micromirrors. The DMD is an electrical input, optical output micro-electrical-mechanical system (MEMS). The electrical interface is Low Voltage Differential Signaling (LVDS). The DMD consists of a two-dimensional array of 1-bit CMOS memory cells. The array is organized in a grid of M memory cell columns by N memory cell rows. Refer to Section 7.2. The positive or negative deflection angle of the micromirrors can be individually controlled by changing the address voltage of underlying CMOS addressing circuitry and micromirror reset signals (MBRST). The DLP650LE DMD is part of the chipset comprising of the DLP650LE DMD, the DLPC4430 display controller, the DLPA100 power and motor driver and the DLPA200 micromirror driver. To ensure reliable operation, the DLP650LE DMD must always be used with the DLPC4430 display controller, the DLPA100 power and motor driver and the DLPA200 micromirror driver. #### 7.2 Functional Block Diagram Copyright © 2017, Texas Instruments Incorporated For pin details on Channels A, B refer to Section 5 and LVDS Interface section of Section 6.8. ### 7.3 Feature Description #### 7.3.1 Power Interface The DMD requires 3 DC voltages: DMD\_P3P3V, $V_{OFFSET}$ , and MBRST. DMD\_P3P3V is created by the DLPA100 power and motor driver and the DLPA200 DMD micromirror driver. Both the DLPA100 and DLPA200 create the main DMD voltages, as well as powering various peripherals (TMP411, $I^2C$ , and TI level translators). DMD\_P3P3V provides the VCC voltage required by the DMD. $V_{OFFSET}$ (8.5V) and MBRST are made by the DLPA200 and are supplied to the DMD to control the micromirrors. ### **7.3.2 Timing** The data sheet provides timing at the device pin. For output timing analysis, the tester pin electronics and its transmission line effects must be taken into account. Figure 6-4 shows an equivalent test load circuit for the output under test. Timing reference loads are not intended as a precise representation of any particular system environment or depiction of the actual load presented by a production test. System designers should use IBIS or other simulation tools to correlate the timing reference load to a system environment. The load capacitance value stated is only for characterization and measurement of AC timing signals. This load capacitance value does not indicate the maximum load the device is capable of driving. #### 7.4 Device Functional Modes DMD functional modes are controlled by the DLPC4430 display controller. See the DLPC4430 display controller data sheet or contact a TI applications engineer. ### 7.5 Optical Interface and System Image Quality Considerations TI assumes no responsibility for end-equipment optical performance. Achieving the desired end-equipment optical performance involves making trade-offs between numerous component and system design parameters. System optical performance and image quality strongly relate to optical system design parameter trade offs. Although it is not possible to anticipate every conceivable application, projector image quality and optical performance is contingent on compliance to the optical system operating conditions described in the following sections. #### 7.5.1 Numerical Aperture and Stray Light Control The angle defined by the numerical aperture of the illumination and projection optics at the DMD optical area should be the same. This angle should not exceed the nominal device micromirror tilt angle unless appropriate apertures are added in the illumination and/or projection pupils to block out flat-state and stray light from the projection lens. The micromirror tilt angle defines DMD capability to separate the "ON" optical path from any other light path, including undesirable flat-state specular reflections from the DMD window, DMD border structures, or other system surfaces near the DMD such as prism or lens surfaces. If the numerical aperture exceeds the micromirror tilt angle, or if the projection numerical aperture angle is more than two degrees larger than the illumination numerical aperture angle (and vice versa), contrast degradation, and objectionable artifacts in the display's border and/or active area could occur. #### 7.5.2 Pupil Match TI's optical and image quality specifications assume that the exit pupil of the illumination optics is nominally centered within 2° of the entrance pupil of the projection optics. Misalignment of pupils can create objectionable artifacts in the display's border and/or active area, which may require additional system apertures to control, especially if the numerical aperture of the system exceeds the pixel tilt angle. #### 7.5.3 Illumination Overfill The active area of the device is surrounded by an aperture on the inside DMD window surface that masks structures of the DMD chip assembly from normal view, and is sized to anticipate several optical operating conditions. Overfill light illuminating the window aperture can create artifacts from the edge of the window aperture opening and other surface anomalies that may be visible on the screen. The illumination optical system should be designed to limit light flux incident anywhere on the window aperture from exceeding approximately 10% of the average flux level in the active area. Depending on the particular system's optical architecture, overfill light may have to be further reduced below the suggested 10% level in order to be acceptable. # 7.6 Micromirror Array Temperature Calculation Figure 7-1. DMD Thermal Test Points Micromirror array temperature cannot be measured directly, therefore it must be computed analytically from measurement points on the outside of the package, the package thermal resistance, the electrical power, and the illumination heat load. The relationship between array temperature and the reference ceramic temperature (thermal test TP1 in Figure 7-1) is provided by the following equations: $$T_{ARRAY} = T_{CERAMIC} + (Q_{ARRAY} \times R_{ARRAY-TO-CERAMIC})$$ $$Q_{ARRAY} = Q_{ELECTRICAL} + Q_{ILLUMINATION}$$ $$Q_{ILLUMINATION} = (C_{L2W} \times SL)$$ (1) #### where - T<sub>ARRAY</sub> = computed array temperature (°C) - T<sub>CERAMIC</sub> = measured ceramic temperature (°C) (TP1 location) - R<sub>ARRAY-TO-CERAMIC</sub> = thermal resistance of package (specified in Section 6.5) from array to ceramic TP1 (°C/Watt) - Q<sub>ARRAY</sub> = Total DMD power (electrical + absorbed) on the array (Watts) - Q<sub>ELECTRICAL</sub> = Nominal Electrical Power - C<sub>1.2W</sub> = Conversion constant for screen lumens to power on DMD (Watts/Lumen) - SL = measured screen Lumens The electrical power dissipation of the DMD is variable and depends on the voltages, data rates and operating frequencies. A nominal electrical power dissipation to use when calculating array temperature is 1.5 Watts. Absorbed optical power from the illumination source is variable and depends on the operating state of the micromirrors and the intensity of the light source. Equations shown above are valid for a 1-chip DMD system with total projection efficiency through the projection lens from DMD to the screen of 87%. The conversion constant $C_{L2W}$ is based on the DMD micromirror array characteristics. It assumes a spectral efficiency of 300 lm/Watt for the projected light and illumination distribution of 83.7% on the DMD active array, and 16.3% on the DMD array border and window aperture. #### Sample Calculations: $T_{CERAMIC} = 55.0$ °C SL = 3000 Im Q<sub>ELECTRICAL</sub> = 1.5 W $C_{L2W} = 0.00274 \text{ W/Im}$ $Q_{ARRAY} = 1.5 \text{ W} + (0.00274 \times 3000 \text{ lm}) = 9.72 \text{ W}$ $T_{ARRAY} = 55.0$ °C + (9.72 W × 0.50°C/W) = 59.9°C ## 7.7 Micromirror Landed-On/Landed-Off Duty Cycle #### 7.7.1 Definition of Micromirror Landed-On/Landed-Off Duty Cycle The micromirror landed-on/landed-off duty cycle (landed duty cycle) denotes the amount of time (as a percentage) that an individual micromirror is landed in the On state versus the amount of time the same micromirror is landed in the Off state. As an example, a landed duty cycle of 100/0 indicates that the referenced pixel is in the On state 100% of the time (and in the Off state 0% of the time); whereas 0/100 would indicate that the pixel is in the Off state 100% of the time. Likewise, 50/50 indicates that the pixel is On 50% of the time and Off 50% of the time. Note that when assessing landed duty cycle, the time spent switching from one state (ON or OFF) to the other state (OFF or ON) is considered negligible and is thus ignored. Since a micromirror can only be landed in one state or the other (On or Off), the two numbers (percentages) always add to 100. #### 7.7.2 Landed Duty Cycle and Useful Life of the DMD Knowing the long-term average landed duty cycle (of the end product or application) is important because subjecting all (or a portion) of the DMD's micromirror array (also called the active array) to an asymmetric landed duty cycle for a prolonged period of time can reduce the DMD's usable life. Note that it is the symmetry/asymmetry of the landed duty cycle that is of relevance. The symmetry of the landed duty cycle is determined by how close the two numbers (percentages) are to being equal. For example, a landed duty cycle of 50/50 is perfectly symmetrical whereas a landed duty cycle of 100/0 or 0/100 is perfectly asymmetrical. #### 7.7.3 Landed Duty Cycle and Operational DMD Temperature Operational DMD Temperature and Landed Duty Cycle interact to affect the DMD's usable life, and this interaction can be exploited to reduce the impact that an asymmetrical Landed Duty Cycle has on the DMD's usable life. This is quantified in the de-rating curve shown in Figure 6-1. The importance of this curve is that: - All points along this curve represent the same usable life. - All points above this curve represent lower usable life (and the further away from the curve, the lower the usable life). - All points below this curve represent higher usable life (and the further away from the curve, the higher the usable life). In practice, this curve specifies the Maximum Operating DMD Temperature at a given long-term average Landed Duty Cycle. ### 7.7.4 Estimating the Long-Term Average Landed Duty Cycle of a Product or Application During a given period of time, the Landed Duty Cycle of a given pixel follows from the image content being displayed by that pixel. For example, in the simplest case, when displaying pure-white on a given pixel for a given time period, that pixel will experience a 100/0 Landed Duty Cycle during that time period. Likewise, when displaying pure-black, the pixel will experience a 0/100 Landed Duty Cycle. Between the two extremes (ignoring for the moment color and any image processing that may be applied to an incoming image), the Landed Duty Cycle tracks one-to-one with the gray scale value, as shown in Table 7-1. Table 7-1. Grayscale Value and Landed Duty Cycle | GRAYSCALE VALUE | LANDED DUTY CYCLE | |-----------------|-------------------| | 0% | 0/100 | | 10% | 10/90 | | 20% | 20/80 | | 30% | 30/70 | | 40% | 40/60 | | 50% | 50/50 | | 60% | 60/40 | | 70% | 70/30 | | 80% | 80/20 | | 90% | 90/10 | | 100% | 100/0 | Accounting for color rendition (but still ignoring image processing) requires knowing both the color intensity (from 0% to 100%) for each constituent primary color (red, green, and/or blue) for the given pixel as well as the color cycle time for each primary color, where "color cycle time" is the total percentage of the frame time that a given primary must be displayed in order to achieve the desired white point. During a given period of time, the landed duty cycle of a given pixel can be calculated as follows: Landed Duty Cycle = (Red\_Cycle\_% × Red\_Scale\_Value) + (Green\_Cycle\_% × Green\_Scale\_Value) + (Blue Cycle % × Blue Scale Value) #### Where • Red\_Cycle\_%, Green\_Cycle\_%, and Blue\_Cycle\_%, represent the percentage of the frame time that Red, Green, and Blue are displayed (respectively) to achieve the desired white point. (1) For example, assume that the red, green and blue color cycle times are 50%, 20%, and 30% respectively (in order to achieve the desired white point), then the Landed Duty Cycle for various combinations of red, green, and blue color intensities would be as shown in Table 7-2 and Table 7-3. Table 7-2. Example Landed Duty Cycle for Full-Color, Color Percentage | RED CYCLE | GREEN CYCLE | BLUE CYCLE | |-----------|-------------|------------| | 50% | 20% | 30% | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated Table 7-3. Example Landed Duty Cycle for Full-Color | RED SCALE | GREEN SCALE | BLUE SCALE | LANDED DUTY CYCLE | |-----------|-------------|------------|-------------------| | 0% | 0% | 0% | 0/100 | | 100% | 0% | 0% | 50/50 | | 0% | 100% | 0% | 20/80 | | 0% | 0% | 100% | 30/70 | | 12% | 0% | 0% | 6/94 | | 0% | 35% | 0% | 7/93 | | 0% | 0% | 60% | 18/82 | | 100% | 100% | 0% | 70/30 | | 0% | 100% | 100% | 50/50 | | 100% | 0% | 100% | 80/20 | | 12% | 35% | 0% | 13/87 | | 0% | 35% | 60% | 25/75 | | 12% | 0% | 60% | 24/76 | | 100% | 100% | 100% | 100/0 | ### 8 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ### **8.1 Application Information** Texas Instruments DLP® technology is a micro-electro-mechanical systems (MEMS) technology that modulates light using a digital micromirror device (DMD). The DMD is a spatial light modulator, which reflects incoming light from an illumination source to one of two directions, either towards the projection optics, or the collection optics. The large micromirror array size and ceramic package provides great thermal performance for bright display applications. Typical applications using the DLP650LE include smart lighting, education projectors, and business projectors. The following orderables have been replaced by the DLP650LE: | | | 4. | |--------|--------|--------| | Device | Intorn | າati∩n | | | | | | PART NUMBER | PACKAGE | BODY SIZE (NOM) | MECHANICAL ICD | |-------------|-----------|---------------------|----------------| | DLP650LET | FYL (149) | 32.20 mm × 22.30 mm | 2512372 | | 1280-6434B | FYL (149) | 32.20 mm × 22.30 mm | 2512372 | | 1280-6438B | FYL (149) | 32.20 mm × 22.30 mm | 2512372 | | 1280-6439B | FYL (149) | 32.20 mm × 22.30 mm | 2512372 | | 1280-643AB | FYL (149) | 32.20 mm × 22.30 mm | 2512372 | ## 8.2 Typical Application The DLP650LE DMD combined with a DLPC4430 digital controller, DLPA100 power management device, and DLPA200 micromirror driver provides WXGA resolution for bright, colorful display applications. A typical display system using the DLP650LE and additional system components is shown in Figure 8-1. Figure 8-1. Typical DLPC4430 Application (LED - top, LPCW - bottom) #### 8.2.1 Design Requirements The DLP 0.65 WXGA chipset can be used to create a powerful projection system. This chipset includes the DLP650LE, DLPC4430, DLPA100, and the DLPA200. The DLP650LE is used as the core imaging device in the display system and contains a 0.65-inch array of micromirrors. The DLPC4430 controller is the digital interface between the DMD and the rest of the system. The controller drives the DMD by taking the converted source data from the front end receiver and transmitting it to the DMD over a high speed interface. The DLPA100 power management device provides voltage regulators for the controller and colorwheel motor control. The DLPA200 provides the power and sequencing to drive the DLP650LE. To ensure reliable operation, the DLP650LE DMD must always be used with the DLPC4430 display controller, a DLPA100 PMIC driver, and a DLPA200 DMD micromirror driver. Other core components of the display system include an illumination source, an optical engine for the illumination and projection optics, other electrical and mechanical components, and software. The illumination source options include lamp, LED, laser, or laser phosphor. The type of illumination used and desired brightness will have a major effect on the overall system design and size. ### 8.2.2 Detailed Design Procedure For help connecting the DLPC4430 display controller and the DLP650LE DMD, see the reference design schematic. For a complete DLP system, an optical module or light engine is required that contains the DLP650LE DMD, associated illumination sources, optical elements, and necessary mechanical components. The optical module is typically supplied by an optical OMM (optical module manufacturer) who specializes in designing optics for DLP projectors. ## 8.2.3 Application Curve Figure 8-2. Luminance vs Current ### 9 Power Supply Recommendations The following power supplies are all required to operate the DMD: $V_{SS}$ , $V_{BIAS}$ , $V_{CC}$ , $V_{CCI}$ , $V_{OFFSET}$ , and $V_{RESET}$ . DMD power-up and power-down sequencing is strictly controlled by the DLP display controller. #### Note CAUTION: For reliable operation of the DMD, the following power supply sequencing requirements must be followed. Failure to adhere to any of the prescribed power-up and power-down requirements may affect device reliability. See Figure 9-1 - DMD Power Supply Sequencing Requirements. $V_{\text{BIAS}}$ , $V_{\text{CCI}}$ , $V_{\text{OFFSET}}$ , and $V_{\text{RESET}}$ power supplies must be coordinated during power-up and power-down operations. Failure to meet any of the below requirements will result in a significant reduction in the DMD's reliability and lifetime. Common ground $V_{\text{SS}}$ must also be connected. ## 9.1 DMD Power Supply Power-Up Procedure - During power-up, V<sub>CC</sub> and V<sub>CCI</sub> must always start and settle before V<sub>OFFSET</sub> plus the first time delay period (t<sub>D1</sub>) specified in Table 9-2. V<sub>BIAS</sub>, and V<sub>RESET</sub> voltages are applied to the DMD. - During power-up, it is a strict requirement that the voltage delta between V<sub>BIAS</sub> and V<sub>OFFSET</sub> must be within the specified limit shown in Section 6.4. - During power-up, there is no requirement for the relative timing of V<sub>RESET</sub> with respect to V<sub>BIAS</sub>. - Power supply slew rates during power-up are flexible, provided that the transient voltage levels follow the requirements specified in Section 6.1, in Section 6.4, and in Figure 9-1. - During power-up, LVCMOS input pins must not be driven high until after V<sub>CC</sub> and V<sub>CCI</sub> have settled at operating voltages listed in Section 6.4. ### 9.2 DMD Power Supply Power-Down Procedure - During power-down, V<sub>CC</sub> and V<sub>CCI</sub> must be supplied until after V<sub>BIAS</sub>, V<sub>RESET</sub>, and V<sub>OFFSET</sub> are discharged to within the specified limit of ground. See Table 9-2. - During power-down, it is a strict requirement that the voltage delta between V<sub>BIAS</sub> and V<sub>OFFSET</sub> must be within the specified limit shown in Section 6.4. - During power-down, there is no requirement for the relative timing of V<sub>RESET</sub> with respect to V<sub>BIAS</sub>. - Power supply slew rates during power-down are flexible, provided that the transient voltage levels follow the requirements specified in Section 6.1, in Section 6.4, and in Figure 9-1. - During power-down, LVCMOS input pins must be less than specified in Section 6.4. #### **Table 9-1. DMD Power Supply Transition Points** | TIME | DESCRIPTION | | | | | | | | | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--| | t1 | DLP controller software enables the DMD power supplies to turn on after RESET_OEZ is at logic high | | | | | | | | | | t1 | PG_OFFSET turns OFF after EN_OFFSET turns OFF per the t <sub>D2</sub> specification in Table 9-2. | | | | | | | | | | t2 | DLP controller software initiates the global V <sub>BIAS</sub> command. | | | | | | | | | | t3 | After the DMD micromirror park sequence is complete, the DLP controller software initiates a hardware power-down that activates PWRDNZ and disables $V_{BIAS}$ , $V_{RESET}$ and $V_{OFFSET}$ . | | | | | | | | | | t4 | Under power-loss conditions where emergency DMD micromirror park procedures are being enacted by the DLP controller hardware, EN_OFFSET may turn off after PG_OFFSET has turned off. The OEZ signal should go high prior to PG_OFFSET turning off to indicate the DMD micromirror has completed the emergency park procedures. | | | | | | | | | Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback - 1. Not to scale. Some details omitted for clarity. See Section 6.4 for all specified limits and Section 5 table for pin descriptions. - To prevent excess current, the supply voltage difference |V<sub>CCI</sub> V<sub>CC</sub>| must be less than the specified limit. To prevent excess current, the supply voltage difference |V<sub>BIAS</sub> V<sub>OFFSET</sub>| must be less than the specified - To prevent excess current, the supply voltage difference |V<sub>BIAS</sub> V<sub>RESET</sub>| must be less than the specified - 5. See Table 9-2 for delay time descriptions. - 6. See Table 9-1 for transition time point descriptions. Figure 9-1. Power Supply Timing<sup>(1)</sup> Table 9-2. Delay Times Requirements | DELAY TIME | DESCRIPTION | MIN | NOM | MAX | UNIT | |-----------------|-------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | t <sub>D1</sub> | Delay time period from $V_{\text{OFFSET}}$ settled at recommended operating voltage to $V_{\text{BIAS}}$ and $V_{\text{RESET}}$ power up. | 1 | 2 | | ms | | t <sub>D2</sub> | Delay time period between PG_OFFSET hold time and when EN_OFFSET goes low | 100 | | | ns | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated # 10 Device and Documentation Support ### 10.1 Third-Party Products Disclaimer TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE. ### 10.2 Device Support #### 10.2.1 Device Nomenclature Figure 10-1. Part Number Description #### 10.2.2 Device Markings The device marking will include both human-readable information and a 2-dimensional matrix code. The human-readable information is described in Figure 10-2. The 2-dimensional matrix code is an alpha-numeric character string that contains the DMD part number, Part 1 of Serial Number, and Part 2 of Serial Number. The first character of the DMD Serial Number (part 1) is the manufacturing year. The second character of the DMD Serial Number (part 1) is the manufacturing month. The last character of the DMD Serial Number (part 2) is the bias voltage bin letter. Example: \*1280-643AB GHXXXXX LLLLLLM Figure 10-2. DMD Marking Locations # 10.3 Documentation Support #### 10.3.1 Related Documentation The following documents contain additional information related to the chipset components used with the DLP650LE: - DLPC4430 Display Controller Data Sheet - DLPA100 Power and Motor Driver Data Sheet Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback DLPA200 Micromirror Driver Data Sheet ### 10.4 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ### 10.5 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 10.6 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. DLP® is a registered trademark of Texas Instruments. All trademarks are the property of their respective owners. #### 10.7 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 10.8 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. # 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 12-May-2023 #### PACKAGING INFORMATION | Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|---------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------| | DLP650LEFYL | ACTIVE | CLGA | FYL | 149 | 33 | RoHS & Green | (6)<br>NI-AU | N / A for Pkg Type | 0 to 70 | | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. www.ti.com 11-Mar-2023 #### **TRAY** Chamfer on Tray corner indicates Pin 1 orientation of packed units. #### \*All dimensions are nominal | Device | Package<br>Name | Package<br>Type | Pins | SPQ | Unit array<br>matrix | Max<br>temperature<br>(°C) | L (mm) | W<br>(mm) | Κ0<br>(μm) | P1<br>(mm) | CL<br>(mm) | CW<br>(mm) | |-------------|-----------------|-----------------|------|-----|----------------------|----------------------------|--------|-----------|------------|------------|------------|------------| | DLP650LEFYL | FYL | CLGA | 149 | 33 | 3 x 11 | 150 | 315 | 135.9 | 12190 | 27.5 | 20 | 27.45 | ### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated