SDLS017A - SEPTEMBER 1990 - REVISED AUGUST 1997

- Designed to Reduce Reflection Noise
- Repetitive Peak Forward Current to 200 mA
- 16-Bit Array Structure Suited for Bus-Oriented Systems
- Package Options Include Plastic Small-Outline Packages and Standard Plastic 300-mil DIPs

### description

This Schottky barrier diode bus-termination array is designed to reduce reflection noise on memory bus lines. This device consists of a 16-bit high-speed Schottky diode array suitable for clamping to  $V_{CC}$  and/or GND.

The SN74S1053 is characterized for operation from  $0^{\circ}\text{C}$  to  $70^{\circ}\text{C}$ .

#### DW OR N PACKAGE (TOP VIEW)



# schematic diagrams





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



SDLS017A – SEPTEMBER 1990 – REVISED AUGUST 1997

# absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Steady-state reverse voltage, V <sub>R</sub>                                                                 | 7 V           |
|--------------------------------------------------------------------------------------------------------------|---------------|
| Continuous forward current, I <sub>F</sub> : Any D terminal from GND or to V <sub>CC</sub>                   |               |
| Total through all GND or V <sub>CC</sub> terminals                                                           | 170 mA        |
| Repetitive peak forward current <sup>‡</sup> , I <sub>FRM</sub> : Any D terminal from GND or V <sub>CC</sub> | 200 mA        |
| Total through all GND or V <sub>CC</sub> terminals                                                           | 1.2 A         |
| Continuous total power dissipation at (or below) 25°C free-air temperature (see Note 1)                      | 625 mW        |
| Operating free-air temperature range                                                                         | 0°C to 70°C   |
| Storage temperature range, T <sub>stg</sub>                                                                  | 65°C to 150°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

# single-diode operation (see Note 2)

|                             | PARAMETER                  | TEST C             | MIN TY                  | P§ MAX | UNIT    |     |
|-----------------------------|----------------------------|--------------------|-------------------------|--------|---------|-----|
|                             |                            | To Vee             | I <sub>F</sub> = 18 mA  | 0.     | 85 1.05 |     |
| V- Chatia famusand walta an | Static forward voltage     | To V <sub>CC</sub> | I <sub>F</sub> = 50 mA  | 1.     | 05 1.3  |     |
| VF                          | v F Static forward voltage | From GND           | I <sub>F</sub> = 18 mA  | 0.     | 75 0.95 | ]   |
|                             |                            | FIOIII GIND        | I <sub>F</sub> = 50 mA  | 0.     | 95 1.2  |     |
| VFM                         | Peak forward voltage       |                    | I <sub>F</sub> = 200 mA | 1.     | 45      | V   |
| la.                         | Static reverse current     | To V <sub>CC</sub> | V <sub>R</sub> = 7 V    |        | 5       |     |
| <sup>I</sup> R              | Static reverse current     | From GND           | vR = 7 v                |        | 5       | μΑ  |
| C.                          | Total capacitance          | $V_R = 0 V$        | f = 1 MHz               |        | 8 16    | ne. |
| Ct                          | тотат сараспансе           | $V_{R} = 2 V$ ,    | f = 1 MHz               |        | 4 8     | pF  |

<sup>§</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

#### multiple-diode operation

|                            | PARAMETER                           | TEST CO                                | NDITIONS   | MIN TY | P <sup>‡</sup> MAX | UNIT |
|----------------------------|-------------------------------------|----------------------------------------|------------|--------|--------------------|------|
| I lateral mantally surrent | Total I <sub>F</sub> current = 1 A, | See Note 3                             |            | 0.8 2  | m ^                |      |
| l 'x                       | Internal crosstalk current          | Total I <sub>F</sub> current = 198 mA, | See Note 3 | C      | .02 0.2            | mA   |

<sup>§</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

NOTE 3: Ix is measured under the following conditions with one diode static, and all others switching:

Switching diodes:  $t_W = 100 \ \mu s$ , duty cycle = 20%

Static diode: V<sub>R</sub> = 5 V

The static diode input current is the internal crosstalk current I<sub>x</sub>.

# switching characteristics, T<sub>A</sub> = 25°C (see Figures 1 and 2)

|                 | PARAMETER             |                        | TEST CON                       | MIN                          | TYP                | MAX | UNIT |    |    |
|-----------------|-----------------------|------------------------|--------------------------------|------------------------------|--------------------|-----|------|----|----|
| t <sub>rr</sub> | Reverse recovery time | $I_F = 10 \text{ mA},$ | $I_{RM(REC)} = 10 \text{ mA},$ | $I_{R(REC)} = 1 \text{ mA},$ | $R_L = 100 \Omega$ |     | 8    | 16 | ns |



<sup>&</sup>lt;sup>‡</sup> These values apply for  $t_W \le 100 \mu s$ , duty cycle  $\le 20\%$ .

NOTE 1: For operation above 25°C free-air temperature, derate linearly at the rate of 5 m/W/°C.

NOTE 2: Test conditions and limits apply separately to each of the diodes. The diodes not under test are open-circuited during the measurement of these characteristics.

### PARAMETER MEASUREMENT INFORMATION



- NOTES: A. The input pulse is supplied by a pulse generator having the following characteristics:  $t_f = 20$  ns,  $Z_O = 50 \Omega$ , freq = 500 Hz, duty cycle = 1%.
  - B. The output waveform is monitored by an oscilloscope having the following characteristics:  $t_{\Gamma} \le 350$  ps,  $R_i = 50 \Omega$ ,  $C_i \le 5$  pF.

Figure 1. Forward Recovery Voltage



- NOTES: A. The input pulse is supplied by a pulse generator having the following characteristics:  $t_f = 0.5$  ns,  $Z_O = 50 \Omega$ ,  $t_W \ge 50$  ns, duty cycle = 1%.
  - B. The output waveform is monitored by an oscilloscope having the following characteristics:  $t_{\Gamma} \le 350$  ps,  $R_i = 50 \Omega$ ,  $C_i \le 5$  pF.

Figure 2. Reverse Recovery Time

SDLS017A - SEPTEMBER 1990 - REVISED AUGUST 1997

#### **APPLICATION INFORMATION**

Large negative transients occurring at the inputs of memory devices (DRAMs, SRAMs, EPROMs, etc.) or on the CLOCK lines of many clocked devices can result in improper operation of the devices. The SN74S1053 diode termination array helps suppress negative transients caused by transmission-line reflections, crosstalk, and switching noise.

Diode terminations have several advantages when compared to resistor termination schemes. Split resistor or Thevenin equivalent termination can cause a substantial increase in power consumption. The use of a single resistor to ground to terminate a line usually results in degradation of the output high level, resulting in reduced noise immunity. Series damping resistors placed on the outputs of the driver reduce negative transients, but they also can increase propagation delays down the line, as a series resistor reduces the output drive capability of the driving device. Diode terminations have none of these drawbacks.

The operation of the diode arrays in reducing negative transients is explained in the following figures. The diode conducts current when the voltage reaches a negative value large enough for the diode to turn on. Suppression of negative transients is tracked by the current-voltage characteristic curve for that diode. Typical current versus voltage curves for the SN74S1053 are shown in Figures 3 and 4.

To illustrate how the diode arrays act to reduce negative transients at the end of a transmission line, the test setup in Figure 5 was evaluated. The resulting waveforms with and without the diode are shown in Figure 6.

The maximum effectiveness of the diode arrays in suppressing negative transients occurs when the diode arrays are placed at the end of a line and/or the end of a long stub branching off a main transmission line. The diodes also can be used to reduce the negative transients that occur due to discontinuities in the middle of a line. An example of this is a slot in a backplane that is provided for an add-on card.



Figure 3. Typical Input Current vs Input Voltage (Lower Diode)



# **DIODE FORWARD CURRENT DIODE FORWARD VOLTAGE**



Figure 4. Typical Input Current vs Input Voltage (Upper Diode)

### **APPLICATION INFORMATION**



Figure 5. Diode Test Setup



Figure 6. Oscilloscope Display





www.ti.com 30-Jul-2024

#### PACKAGING INFORMATION

| Orderable Device | Status   | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan            | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | <b>Device Marking</b> (4/5) | Samples |
|------------------|----------|--------------|--------------------|------|----------------|---------------------|-------------------------------|--------------------|--------------|-----------------------------|---------|
|                  |          |              |                    |      |                |                     | (6)                           |                    |              |                             |         |
| SN74S1053DBR     | ACTIVE   | SSOP         | DB                 | 20   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | S1053                       | Samples |
| SN74S1053DW      | OBSOLETE | SOIC         | DW                 | 20   |                | TBD                 | Call TI                       | Call TI            | 0 to 70      | S1053                       |         |
| SN74S1053DWR     | ACTIVE   | SOIC         | DW                 | 20   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | S1053                       | Samples |
| SN74S1053N       | ACTIVE   | PDIP         | N                  | 20   | 20             | RoHS &<br>Non-Green | NIPDAU                        | N / A for Pkg Type | 0 to 70      | SN74S1053N                  | Samples |
| SN74S1053NE4     | ACTIVE   | PDIP         | N                  | 20   | 20             | RoHS &<br>Non-Green | NIPDAU                        | N / A for Pkg Type | 0 to 70      | SN74S1053N                  | Samples |
| SN74S1053NSR     | ACTIVE   | SO           | NS                 | 20   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 74S1053                     | Samples |
| SN74S1053PW      | OBSOLETE | TSSOP        | PW                 | 20   |                | TBD                 | Call TI                       | Call TI            | 0 to 70      | S1053                       |         |
| SN74S1053PWR     | ACTIVE   | TSSOP        | PW                 | 20   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | S1053                       | Samples |

<sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 30-Jul-2024

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 16-Apr-2024

### TAPE AND REEL INFORMATION





|    | -                                                         |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74S1053DBR | SSOP            | DB                 | 20 | 2000 | 330.0                    | 16.4                     | 8.2        | 7.5        | 2.5        | 12.0       | 16.0      | Q1               |
| SN74S1053DWR | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| SN74S1053NSR | so              | NS                 | 20 | 2000 | 330.0                    | 24.4                     | 8.4        | 13.0       | 2.5        | 12.0       | 24.0      | Q1               |
| SN74S1053PWR | TSSOP           | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.0        | 1.4        | 8.0        | 16.0      | Q1               |



www.ti.com 16-Apr-2024



#### \*All dimensions are nominal

| 7 till dillitoriolorio di o riorriiridi |              |                 |      |      |             |            |             |
|-----------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                                  | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| SN74S1053DBR                            | SSOP         | DB              | 20   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74S1053DWR                            | SOIC         | DW              | 20   | 2000 | 367.0       | 367.0      | 45.0        |
| SN74S1053NSR                            | so           | NS              | 20   | 2000 | 367.0       | 367.0      | 45.0        |
| SN74S1053PWR                            | TSSOP        | PW              | 20   | 2000 | 356.0       | 356.0      | 35.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 16-Apr-2024

### **TUBE**



#### \*All dimensions are nominal

| Device       | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|--------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN74S1053N   | N            | PDIP         | 20   | 20  | 506    | 13.97  | 11230  | 4.32   |
| SN74S1053NE4 | N            | PDIP         | 20   | 20  | 506    | 13.97  | 11230  | 4.32   |





- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-150.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# **MECHANICAL DATA**

# NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

### PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.





SOIC



- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.



SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.







- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated