











**TPD1S414** 

SLLSEH9B-OCTOBER 2013-REVISED JULY 2016

# TPD1S414 USB Charger Overvoltage, Surge, and ESD Protection for V<sub>BUS</sub> Pin

#### **Features**

- Overvoltage Protection at V<sub>BUS CON</sub> Up to 30-V
- Low Ron nFET Switch Supports Host and **Charging Mode**
- Internal 15-ms Start-Up Delay
- Internal 30-ms Soft-Start Delay to Minimize the **USB Inrush Current**
- Transient Protection for V<sub>BUS</sub> Line:
  - IEC 61000-4-2 Contact Discharge ±15 kV
  - IEC 61000-4-2 Air Gap Discharge ±15 kV
  - IEC 61000-4-5 Open-Circuit Voltage 100 V
- Integrated Input Enable and Status Output Signal
- Thermal Shutdown (TSD) Feature
- Space-Saving DSBGA Package: (1.4 mm x 1.89 mm)

# 2 Applications

- **End Equipment** 
  - Mobile Phones
  - **Tablets**
  - Wearables
  - Electronic-Point-of-Sale (EPOS)
- Interfaces
  - **USB 2.0**
  - USB 3.0
  - USB Type C

# 3 Description

The TPD1S414 device is a single-chip solution for a connector's V<sub>BUS</sub> line protection. The bidirectional nFET switch ensures safe current flow in both charging and host mode while protecting the internal system circuits from any overvoltage conditions at the  $V_{BUS\_CON}$  pin. On the  $V_{BUS\_CON}$  pin, this device can handle overvoltage protection up to 30 V. After the EN pin toggles low, the TPD1S414 waits 20 ms before turning ON the nFET through a soft-start delay. ACK pin indicates the FET is completely turned ON.

The typical application interface for the TPD1S414 is the V<sub>BUS</sub> line in USB connectors. Typical end equipment for TPD1S414 are mobiles phones, wearables, and electronic-point-of-sale (EPOS). The TPD1S414 can also be applied to any system using an interface with a 5-V power rail.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |  |  |
|-------------|------------|-------------------|--|--|
| TPD1S414    | DSBGA (12) | 1.40 mm × 1.89 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

# Typical Application Schematic





| 1 | Га | h | ۵۱ | <b>∩</b> f | C | ٦n | tο | nte  |
|---|----|---|----|------------|---|----|----|------|
| ı | ıa | v | 16 | v          |   | _  | LC | 11.5 |

| 1 | Features 1                                    |    | 7.1 Overview                                         | 10 |
|---|-----------------------------------------------|----|------------------------------------------------------|----|
| 2 | Applications 1                                |    | 7.2 Functional Block Diagram                         | 10 |
| 3 | Description 1                                 |    | 7.3 Feature Description                              | 10 |
| 4 | Revision History2                             |    | 7.4 Device Functional Modes                          | 11 |
| 5 | Pin Configuration and Functions               | 8  | Application and Implementation                       | 13 |
| 6 | Specifications                                |    | 8.1 Application Information                          | 13 |
| • | 6.1 Absolute Maximum Ratings                  |    | 8.2 Typical Application                              | 13 |
|   | 6.2 ESD Ratings                               | 9  | Power Supply Recommendations                         | 15 |
|   | 6.3 Recommended Operating Conditions          | 10 | Layout                                               | 15 |
|   | 6.4 Thermal Information                       |    | 10.1 Layout Guidelines                               | 15 |
|   | 6.5 Electrical Characteristics (EN, ACK Pins) |    | 10.2 Layout Example                                  | 15 |
|   | 6.6 Electrical Characteristics (OVP Circuit)  | 11 | Device and Documentation Support                     | 16 |
|   | 6.7 Timing Requirements6                      |    | 11.1 Receiving Notification of Documentation Updates | 16 |
|   | 6.8 Switching Characteristics (nFET)6         |    | 11.2 Community Resource                              | 16 |
|   | 6.9 Supply Current Consumption                |    | 11.3 Trademarks                                      | 16 |
|   | 6.10 Thermal Shutdown Feature                 |    | 11.4 Electrostatic Discharge Caution                 | 16 |
|   | 6.11 Typical Characteristics 8                |    | 11.5 Glossary                                        | 16 |
| 7 | Detailed Description                          | 12 | Mechanical, Packaging, and Orderable Information     |    |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision A (October 2013) to Revision B

Page

#### Changes from Original (October 2013) to Revision A

Page

| • | Changed text in the DESCRIPTION From: TPD1S414 waits 15 ms before turning ON the nFET To: TPD1S414 waits 20 ms before turning ON the nFET |
|---|-------------------------------------------------------------------------------------------------------------------------------------------|
| • | Deleted Continuous forward current through the FET body diode, I <sub>DIODE</sub> from the ABSOLUTE MAXIMUM RATINGS table                 |
| • | Deleted Peak input current on V <sub>BUS_CON</sub> pin, I <sub>BUS</sub> from the ABSOLUTE MAXIMUM RATINGS table                          |
| • | Added Voltage on ACK pin to the ABSOLUTE MAXIMUM RATINGS table                                                                            |
| • | Added Continuous current on V <sub>BUS_CON</sub> and V <sub>BUS_SYS</sub> pins to the RECOMMENDED OPERATING CONDITIONS table              |
| • | Added Continuous forward current through the FET body diode, I <sub>DIODE</sub> to the RECOMMENDED OPERATING CONDITIONS table             |
| • | Added values to the THERMAL INFORMATION table                                                                                             |
| • | Changed the I <sub>HOST LEAK</sub> MAX value From: 160 To: 200 µA in the SUPPLY CURRENT CONSUMPTION table                                 |
| • | Deleted graphs: Enabling the Load Switch, Connecting V <sub>BUS_CON</sub> , and OVP Operation from the TIMING DIAGRAMS section            |
| • | Changed horizontal axis labeling on Figure 7                                                                                              |
| • | Changed Figure 10                                                                                                                         |

Product Folder Links: TPD1S414



# 5 Pin Configuration and Functions

YZ Package 12-Pin DSBGA Top View - See Through



#### **Pin Functions**

| PIN                  |            | TVDE   | DESCRIPTION                                                                                                                |  |  |
|----------------------|------------|--------|----------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME                 | NO.        | TYPE   | DESCRIPTION                                                                                                                |  |  |
| ACK                  | B1         | 0      | Open-Drain Acknowledge pin. See Table 2.                                                                                   |  |  |
| EN                   | C1         | I      | Enable Active-Low Input. Drive $\overline{EN}$ low to enable the switch. Drive $\overline{EN}$ high to disable the switch. |  |  |
| V <sub>BUS_CON</sub> | B3, C2, C3 | I/O    | Connect to USB connector V <sub>BUS</sub> pin;<br>IEC61000-4-2 ESD protection<br>IEC61000-4-5 Surge protection             |  |  |
| V <sub>BUS_SYS</sub> | A2, A3, B2 | I/O    | Connect to internal V <sub>BUS</sub> plane                                                                                 |  |  |
| GND A1, A4, B4, C4 C |            | Ground | Connect to PCB ground plane                                                                                                |  |  |

Table 1. 12-YZ Pin Mapping

|   | 1   | 2              | 3              | 4   |
|---|-----|----------------|----------------|-----|
| Α | GND | $V_{BUS\_SYS}$ | $V_{BUS\_SYS}$ | GND |
| В | ACK | $V_{BUS\_SYS}$ | $V_{BUS\_CON}$ | GND |
| С | ĒN  | $V_{BUS\_CON}$ | $V_{BUS\_CON}$ | GND |



## 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)(2)

|                                                             |                          | MIN  | MAX | UNIT |
|-------------------------------------------------------------|--------------------------|------|-----|------|
| Supply voltage from USB connector, V <sub>BUS_CON</sub>     |                          | -0.3 | 30  | V    |
| Internal supply DC voltage rail on the PCB, V <sub>BL</sub> | IS_SYS                   | -0.5 | 7   | V    |
| Voltage on EN pin                                           |                          | -0.5 | 7   | V    |
| Voltage on ACK pin                                          |                          | -0.5 | 7   | V    |
| Output load capacitance, C <sub>LOAD</sub>                  | V <sub>BUS_SYS</sub> pin | 0.1  | 50  | μF   |
| Input capacitance, C <sub>ON</sub>                          | V <sub>BUS_CON</sub> pin | 0.1  | 50  | μF   |
| Operating free-air temperature, T <sub>A</sub>              |                          | -40  | 85  | °C   |
| Storage temperature, T <sub>stg</sub>                       |                          | -40  | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 6.2 ESD Ratings

|             |                                                        |                                                                     |                          | VALUE | UNIT |
|-------------|--------------------------------------------------------|---------------------------------------------------------------------|--------------------------|-------|------|
|             | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) |                                                                     |                          | V     |      |
|             | Electrostatic I discharge I                            | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) |                          |       | V    |
|             |                                                        | IEC 61000-4-2 contact discharge                                     |                          |       | V    |
| $V_{(ESD)}$ |                                                        | IEC 61000-4-2 air-gap discharge                                     |                          |       | V    |
|             |                                                        | IEC 61000-4-5 Peak Pulse Current ( $t_p = 8/20 \mu s$ )             | V <sub>BUS_CON</sub> pin | 21    | Α    |
| V(500)      |                                                        | IEC 61000-4-5 Peak Pulse Power ( $t_p = 8/20 \mu s$ )               | V <sub>BUS_CON</sub> pin | 700   | W    |
|             |                                                        | IEC 61000-4-5 Open circuit voltage ( $t_p = 1.2/50 \mu s$ )         | V <sub>BUS_CON</sub> pin | 100   | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Pins listed as ±2000 V may actually have higher performance.

# 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                      | PARAMETER                                                                |                                              | MIN | NOM | MAX | UNIT |
|----------------------|--------------------------------------------------------------------------|----------------------------------------------|-----|-----|-----|------|
| V <sub>BUS_CON</sub> | Supply voltage from USB connector                                        |                                              |     |     | 5.9 | V    |
| V <sub>BUS_SYS</sub> | Internal supply DC voltage rail on the PCB                               |                                              |     |     | 5.9 | V    |
| C <sub>LOAD</sub>    | Output load capacitance                                                  | V <sub>BUS_SYS</sub> pin                     |     | 2.2 |     | μF   |
| C <sub>IN</sub>      | Input capacitance                                                        | V <sub>BUS_CON</sub> pin                     |     | 1   |     | μF   |
| R <sub>PULLUP</sub>  | Pullup resistor                                                          | ACK pin                                      |     | 4.3 | 100 | kΩ   |
| I <sub>VBUS</sub>    | Continuous current on V <sub>BUS_CON</sub> and V <sub>BUS_SYS</sub> pins | V <sub>BUS_CON</sub><br>V <sub>BUS_SYS</sub> |     |     | 3.5 | А    |
| I <sub>DIODE</sub>   | Continuous current through the FET body diode                            |                                              |     |     | 1   | Α    |

<sup>(2)</sup> The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum.

<sup>(2)</sup> JEDEC document JÉP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Pins listed as ±1000 V may actually have higher performance.



#### 6.4 Thermal Information

|                        |                                              | TPD1S414   |      |
|------------------------|----------------------------------------------|------------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | YZ (DSBGA) | UNIT |
|                        |                                              | 12 PINS    |      |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 89         | °C/W |
| $R_{\theta JC(top)}$   | Junction-to-case(top) thermal resistance     | 0.6        | °C/W |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 16.3       | °C/W |
| ΨЈТ                    | Junction-to-top characterization parameter   | 2.7        | °C/W |
| ΨЈВ                    | Junction-to-board characterization parameter | 16.2       | °C/W |
| R <sub>0</sub> JC(bot) | Junction-to-case(bottom) thermal resistance  | n/A        | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

# 6.5 Electrical Characteristics (EN, ACK Pins)

over operating free-air temperature range (unless otherwise noted)

|                 | PARAMETER                     | TEST CONDITIONS        | MIN | TYP N | IAX | UNIT |
|-----------------|-------------------------------|------------------------|-----|-------|-----|------|
| $V_{IH}$        | High-level input voltage, EN  |                        | 1.2 |       | 6   | V    |
| $V_{IL}$        | Low-level input voltage, EN   |                        |     |       | 8.0 | V    |
| I <sub>IL</sub> | Input leakage current EN      | V <sub>I</sub> = 3.3 V |     |       | 1   | μA   |
| V <sub>OL</sub> | Low-level output voltage, ACK | I <sub>OL</sub> = 3 mA |     |       | 0.4 | V    |

# 6.6 Electrical Characteristics (OVP Circuit)

over operating free-air temperature range (unless otherwise noted)

|                            | PARAMETER                                                          | TEST CONDITIONS                                                   | MIN  | TYP | MAX  | UNIT |
|----------------------------|--------------------------------------------------------------------|-------------------------------------------------------------------|------|-----|------|------|
| V <sub>OVP_RISING</sub>    | Input overvoltage protection threshold, V <sub>BUS_CON</sub>       | V <sub>BUS_CON</sub> increasing from 5 V                          | 6    | 6.2 | 6.4  | V    |
| V <sub>HYS_OVP</sub>       | Hysteresis on OVP, V <sub>BUS_CON</sub>                            | V <sub>BUS_CON</sub> decreasing from 7 V to 5 V                   |      | 50  |      | mV   |
| V <sub>OVP_FALLING</sub>   | Input overvoltage protection threshold, V <sub>BUS_CON</sub>       | V <sub>BUS_CON</sub> decreasing from 7 V to 5 V                   | 5.93 |     | 6.37 | V    |
| V <sub>UVLO</sub>          | Input undervoltage lockout,<br>V <sub>BUS_</sub> CON               | V <sub>BUS_CON</sub> voltage rising from 0 V to 5 V               | 3.1  | 3.3 | 3.5  | V    |
| V <sub>HYS_UVLO</sub>      | Hysteresis on UVLO, V <sub>BUS_CON</sub>                           | Difference between rising and falling UVLO thresholds             |      | 100 |      | mV   |
| V <sub>UVLO_FALLING</sub>  | Input undervoltage lockout,<br>V <sub>BUS_</sub> CON               | $\rm V_{BUS\_CON}$ voltage rising from 5 V to 0 V                 | 3    | 3.2 | 3.4  | V    |
| V <sub>UVLO_SYS</sub>      | V <sub>BUS_SYS</sub> undervoltage lockout,<br>V <sub>BUS_SYS</sub> | V <sub>BUS_SYS</sub> voltage rising from 0 V to 5 V               | 3.1  | 3.6 | 4.3  | V    |
| V <sub>HYS_UVLO_SYS</sub>  | V <sub>BUS_SYS</sub> UVLO Hysteresis,<br>V <sub>BUS_SYS</sub>      | Difference between rising and falling UVLO thresholds on VBUS_SYS |      | 480 |      | mV   |
| V <sub>UVLO_SYS_FALL</sub> | $V_{BUS\_SYS}$ undervoltage lockout, $V_{BUS\_SYS}$                | $V_{BUS\_SYS}$ voltage falling from 7 V to 5 $\overline{V}$       | 3    | 3.2 | 3.4  | V    |



## 6.7 Timing Requirements

over operating free-air temperature range (unless otherwise noted)

|                           |                                           |                                                                                                                                                                                   | MIN | NOM | MAX | UNIT |
|---------------------------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| tDELAY                    | USB charging turnon delay                 | Measured from EN asserted LOW to nFET beginning to Turn ON <sup>(1)</sup> excluding soft-start time                                                                               |     | 20  |     | ms   |
| t <sub>SS</sub>           | USB charging rise time (soft-start delay) | Measure from $V_{BUS\_SYS}$ rises above 25% (with 1-M $\Omega$ load/ NO $C_{LOAD}$ ) until ACK goes Low (10%)                                                                     |     | 25  |     | ms   |
| toff_delay                | USB charging turnoff time                 | Measured from $\overline{\text{EN}}$ asserted High to $V_{\text{BUS\_SYS}}$ falling to 10% with $R_{\text{LOAD}}$ = 10 $\Omega$ and No $C_{\text{LOAD}}$ on $V_{\text{BUS\_SYS}}$ |     | 4   |     | рs   |
| OVERVOLTAGE               | PROTECTION                                |                                                                                                                                                                                   |     |     |     |      |
| t <sub>OVP_response</sub> | OVP response time                         | Measured from OVP Condition to FET Turn OFF <sup>(2)</sup> . V <sub>BUS_CON</sub> rises at 1V / 100 ns                                                                            |     |     | 100 | ns   |
| t <sub>OVP_Recov</sub>    | Recovery time                             | Measured from OVP Clear to FET Turn ON (3)                                                                                                                                        |     | 20  |     | ms   |

<sup>(1)</sup> Shown in Figure 1.

# 6.8 Switching Characteristics (nFET)

over operating free-air temperature range (unless otherwise noted)

|                     | PARAMETER            | TEST CONDITIONS                                                                 | MIN | TYP | MAX | UNIT |
|---------------------|----------------------|---------------------------------------------------------------------------------|-----|-----|-----|------|
| R <sub>DS(on)</sub> | Switch ON-resistance | $V_{BUS\_CON} = 5 \text{ V}, I_{OUT} = 1 \text{ A},$ $T_A = 25^{\circ}\text{C}$ |     | 39  | 50  | mΩ   |

# 6.9 Supply Current Consumption

over operating free-air temperature range (unless otherwise noted)

|                         | PARAMETER                                          | TEST CONDITIONS                                                                                                          | MIN | TYP | MAX | UNIT |
|-------------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| I <sub>VBUS_SLEEP</sub> | V <sub>BUS_CON</sub> operating current             |                                                                                                                          | 30  | 70  | μΑ  |      |
| I <sub>VBUS</sub>       | consumption                                        |                                                                                                                          | 175 | 373 | μΑ  |      |
| I <sub>VBUS_SYS</sub>   | V <sub>BUS_CON</sub> operating current consumption | Measured at $V_{BUS\_SYS}$ pin,<br>$V_{BUS\_SYS} = 5 \text{ V}$ , $EN = 0 \text{ V}$ and<br>$V_{BUS\_CON} = \text{Hi Z}$ |     | 175 | 373 | μΑ   |
| I <sub>HOST_LEAK</sub>  | Host mode leakage current                          | Measured at $V_{BUS\_SYS}$ ,<br>$V_{BUS\_CON} = Hi Z$ , $EN = 5 V$ ,<br>$V_{BUS\_SYS} = 5 V$                             | 90  |     | 200 | μΑ   |

## 6.10 Thermal Shutdown Feature

over operating free-air temperature range (unless otherwise noted)

| PARAMETER |                             | TEST CONDITIONS      | MIN | TYP M | X UNIT |
|-----------|-----------------------------|----------------------|-----|-------|--------|
| _         | Thermal shutdown            | Junction temperature |     | 145   | °C     |
| SHDN      | Thermal-shutdown hysteresis | Junction temperature |     | 35    | °C     |

<sup>(2)</sup> Parameters provided for reference only, and do not constitute part of TI's published device specifications for purposes of TI's product warranty.

<sup>(3)</sup> Excludes soft-start time





Figure 1. Thermal Shutdown Operation

# TEXAS INSTRUMENTS

# 6.11 Typical Characteristics



Submit Documentation Feedback



# **Typical Characteristics (continued)**





Copyright © 2013–2016, Texas Instruments Incorporated

Submit Documentation Feedback

## 7 Detailed Description

#### 7.1 Overview

The TPD1S414 provides a single-chip ESD protection, surge protection, and overvoltage protection solution for portable USB charging and  $\underline{\text{Hos}}$ t interfaces. It offers overvoltage protection at the  $V_{\text{BUS\_CON}}$  pin up to 30 V. The TPD1S414 also provides a ACK pin that indicates to the system if a fault condition has occurred. The TPD1S414 offers an ESD clamp and a surge clamp for  $V_{\text{BUS\_CON}}$  pin, thus eliminating the need for external TVS clamp circuits in the application.

The TPD1S414 has an internal oscillator and charge pump that controls the turnon of the internal nFET switch. The internal oscillator controls the timers that enable the charge pump and resets the open-drain  $\overline{ACK}$  output. If  $V_{BUS\_CON}$  is less than  $V_{OVP}$ , the internal charge pump is enabled. After a 15-ms internal delay, the charge-pump starts up, and turns on the internal nFET switch through a soft start. Once the nFET is completely turned ON, TPD1S414 asserts  $\overline{ACK}$  pin LOW. At any time, if  $V_{BUS\_CON}$  rises above  $V_{OVP}$ , the  $\overline{ACK}$  pin is in High-Z and is pulled HIGH through external resistors. The nFET switch is turned OFF.

#### 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 Overvoltage Protection on V<sub>BUS CON</sub> up to 30-V DC

When the  $V_{BUS\_CON}$  voltage rises above  $V_{OVP}$ , the internal nFET switch is turned off, removing power from the system side.  $V_{BUS\_CON}$  can tolerate up to 30-V DC. The response to overvoltage is very rapid, with the nFET switch turning off in less than 100 ns. When the  $V_{BUS\_CON}$  voltage returns back to below  $V_{OVP} - V_{HYS\_OVP}$ , the nFET switch is turned on again after an internal delay of  $t_{OVP\_RECOV}$  ( $t_{DELAY}$ ). This time delay ensures that the  $V_{BUS\_CON}$  supply has stabilized before turning the switch back on. After  $t_{OVP\_RECOV}$ , the TPD1S414 turns on the nFET through a soft start. Once the OVP condition is cleared the nFET is turned completely on.

#### 7.3.2 Low R<sub>ON</sub> nFET Switch Supports Host and Charging Mode

The nFET switch has a total ON-resistance ( $R_{ON}$ ) of 39 m $\Omega$ . This equates to a voltage drop of less than 140 mV when charging at the maximum 3.5-A current level. Such low  $R_{ON}$  helps provide maximum potential to the system as provided by an external charger or by the system when in host mode.

#### 7.3.3 ±15-kV IEC 61000-4-2 Level 4 ESD Protection

The  $V_{BUS\_CON}$  pin can withstand ESD events up to  $\pm 15$ -kV Contact and Air-Gap. An ESD clamp diverts the current to ground.



#### **Feature Description (continued)**

#### 7.3.4 100-V IEC 61000-4-5 µs Surge Protection

The  $V_{BUS\_CON}$  pin can withstand surge events up to 100-V open-circuit voltage ( $V_{PP}$ ), and 700 W. A precision clamp diverts the current to ground and active circuitry switches OFF the nFET earlier than 100 ns before an overvoltage can get through to  $V_{BUS\_SYS}$ .

#### 7.3.5 Start-Up and OVP Recovery Delay

The TPD1S414 has a built-in start-up delay. Once the device has been enabled, a time  $t_{DELAY}$  elapses before the charge pump is enabled which turns on the nFET. A manufactured preprogrammed soft start,  $t_{SS}$ , is used when turning on the nFET with the charge pump. Once the device is enabled, these start delays,  $t_{DELAY} + t_{SS}$ , work together to meet the USB inrush current compliance. Similarly, after an OVP event has occurred, the device waits a time  $t_{OVP\_RECOV}$  before enabling the charge pump to turn on the nFET. The soft-start,  $t_{SS}$ , is still used when turning on the nFET with the charge pump after an OVP event, making the total time for the nFET switch to turn on after the OVP event  $t_{OVP\_RECOV} + t_{SS}$ .

#### 7.3.6 Integrated Input Enable and Status Output Signal

The TPD1S414 integrates an enable signal to control the ON and OFF state of its nFET. The device also integrates an status output signal through the ACK pin which indicates whether or not a fault is occurring on the device. See the Table 2 table to understand the functionality of these pins in all of the TPD1S414's states.

#### 7.3.7 Thermal Shutdown

The TPD1S414 family has an overtemperature protection circuit to protect against system faults or improper use. The basic function of the thermal shutdown (TSD) circuit is to sense when the junction temperature has exceeded the absolute maximum rating and shuts down the device until the junction temperature has cooled to a safe level. When in the thermal shutdown condition, the device asserts a fault by setting the ACK pin to High-Z.

#### 7.4 Device Functional Modes

### 7.4.1 $V_{BUS\_CON} < V_{UVLO}$

When  $V_{BUS\_CON}$  is less than  $V_{UVLO}$ , the device is in its unpowered state. The nFET is OFF and the  $\overline{ACK}$  pin is High-Z. In this state, TPD1S414 still provides IEC 61000-4-2 ±15-kV Contact/±15-kV air-gap protection and IEC 61000-4-5 100-V open-circuit surge protection.

# 7.4.2 $V_{UVLO} < V_{BUS\_CON} < V_{OVP}$

When  $V_{BUS\_CON}$  is greater than  $V_{UVLO}$  and less than  $V_{OVP}$ , the device is in its powered state. In this state, the nFET can be controlled ON and OFF through the enable pin. When the  $\overline{EN}$  pin is Low, the nFET is ON and can be used for both charging and host or OTG mode. While the nFET switch is ON, the  $\overline{ACK}$  pin is held Low. When the enable pin is high, the nFET switch is held OFF and the  $\overline{ACK}$  pin is High-Z. In both the enable and disabled states, the TPD1S414 provides IEC 61000-4-2 ±15-kV contact/±15-kV air-gap protection and IEC 61000-4-5 100-V open-circuit surge protection.

# 7.4.3 $V_{BUS\_CON} > V_{OVP}$

When  $V_{BUS\_CON}$  is greater than  $V_{OVP}$ , the device is in the overvoltage <u>protection</u> sate. In this state, the nFET switch is forced OFF regardless of the state of the enable pin and  $\overline{ACK}$  is set High-Z.  $V_{BUS\_CON}$  can handle overvoltage protection up to 30 V.

#### 7.4.4 OVP Operation

When the  $V_{BUS\_CON}$  voltage rises above  $V_{OVP}$ , the internal nFET switch is turned off, removing power from the system. The response is rapid, with the FET switch turning off in less than 100 ns. The  $\overline{ACK}$  pin is set to High-Z when an overvoltage condition is detected and the nFET is turned OFF. This pin can be pulled up through external resistors to indicate an OVP condition. When the  $V_{BUS\_CON}$  voltage returns below  $V_{OVP} - V_{HYS-OVP}$ , the nFET switch is turned on again after the internal delay of  $t_{OVP\_Recov}$ . This delay time ensures that the  $V_{BUS\_CON}$  supply has stabilized before turning the switch back on. After  $t_{OVP\_Recov}$ , the TPD1S414 turns on the nFET through a soft start to ensure that the USB Inrush current compliance is met. When the OVP condition is cleared and the nFET is completely turned on, the  $\overline{ACK}$  is reset LOW.



## **Device Functional Modes (continued)**

#### 7.4.5 Host/OTG Mode

The TPD1S414's UVLO and OVP voltages are referenced to  $V_{BUS\_CON}$  voltage. In OTG mode,  $V_{BUS\_SYS}$  is driving the  $V_{BUS\_CON}$ . Under this situation, initially  $V_{BUS\_CON}$  is powered through the body diode of the nFET by  $V_{BUS\_SYS}$ . Once the UVLO threshold on  $V_{BUS\_CON}$  is met, the nFET turns on. If there is a short to ground on  $V_{BUS\_CON}$  the OTG supply is expected to limit the current.

**Table 2. Device Operation** 

| VOL                                                                                                                                                                                                 | TAGE CONDITION         |      |                                              | CURRENT CONDITION                                             |         |  |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------|----------------------------------------------|---------------------------------------------------------------|---------|--|--|--|--|--|
| V <sub>BUS_CON</sub>                                                                                                                                                                                | V <sub>BUS_SYS</sub>   | EN   | CURRENT FLOW                                 | COMMENT                                                       | ACK PIN |  |  |  |  |  |
| X                                                                                                                                                                                                   | <v<sub>BUS_CON</v<sub> | High | No Flow                                      | Switch off                                                    | High-Z  |  |  |  |  |  |
| X                                                                                                                                                                                                   | >V <sub>BUS_CON</sub>  | High | V <sub>BUS_SYS</sub> to V <sub>BUS_CON</sub> | Switch off, current flows through the body diode              | High-Z  |  |  |  |  |  |
| <ovp< td=""><td><v<sub>BUS_CON</v<sub></td><td>Low</td><td>V<sub>BUS_CON</sub> to V<sub>BUS_SYS</sub></td><td>Current flows through the switch, normal device charging mode</td><td>Low</td></ovp<> | <v<sub>BUS_CON</v<sub> | Low  | V <sub>BUS_CON</sub> to V <sub>BUS_SYS</sub> | Current flows through the switch, normal device charging mode | Low     |  |  |  |  |  |
| <ovp< td=""><td>&gt;V<sub>BUS_CON</sub></td><td>Low</td><td>V<sub>BUS_SYS</sub> to V<sub>BUS_CON</sub></td><td>Current flows through the switch, normal host mode</td><td>Low</td></ovp<>           | >V <sub>BUS_CON</sub>  | Low  | V <sub>BUS_SYS</sub> to V <sub>BUS_CON</sub> | Current flows through the switch, normal host mode            | Low     |  |  |  |  |  |
| >OVP                                                                                                                                                                                                | <v<sub>BUS_CON</v<sub> | Low  | No Flow                                      | Switch off due to OVP                                         | High-Z  |  |  |  |  |  |
| >OVP                                                                                                                                                                                                | >V <sub>BUS_CON</sub>  | Low  | V <sub>BUS_SYS</sub> to V <sub>BUS_CON</sub> | Switch off, current flows through the body diode              | High-Z  |  |  |  |  |  |
| Х                                                                                                                                                                                                   | X                      | Х    | No Flow/ Current through Body Diode          | Thermal shutdown condition                                    | High-Z  |  |  |  |  |  |
| <v<sub>UVLO</v<sub>                                                                                                                                                                                 | <v<sub>BUS_CON</v<sub> | Low  | No Flow                                      | Switch off, undervoltage lockout condition                    | High-Z  |  |  |  |  |  |

Product Folder Links: TPD1S414

Copyright © 2013-2016, Texas Instruments Incorporated



# 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers must validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The TPD1S414 device is added to a USB system to provide 30-V overvoltage protection, IEC 61000-4-2 ±15-kV contact/±15-kV air-gap protection, and IEC61000-4-5 100-V open-circuit surge protection. This protection is essential for USB systems as many USB charging PMICs cannot tolerate the high voltages that can occur in a USB system due to lightening surge, cable ringing, and ESD strikes. The following application example shows the typical system set-up used for TPD1S414.

#### 8.2 Typical Application

Figure 10 shows the typical system setup for TPD1S414, including external components required for proper functioning of the device.



Figure 10. Typical Application Configuration for TPD1S414

#### 8.2.1 Design Requirements

Table 3 lists the typical voltage values and external components used to operate the TPD1S414.

**Table 3. Design Parameters** 

| DESIGN PARAMETERS                                               | EXAMPLE VALUE  |
|-----------------------------------------------------------------|----------------|
| USB Signal range on V <sub>BUS_CON</sub> , V <sub>BUS_SYS</sub> | 4.4 V to 5.5 V |
| Operating current through V <sub>BUS</sub>                      | 3 A            |
| Typical V <sub>BUS_CON</sub> Capacitance                        | 1 μF           |
| Typical V <sub>BUS_SYS</sub> Capacitance                        | 2.2 μF         |
| Drive EN low (enabled)                                          | 0 V to 0.8 V   |
| Drive EN high (disabled)                                        | 1.2 V to 6 V   |



#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 USB V<sub>BUS</sub> Voltage Range

The USB  $V_{BUS}$  voltage range for a USB device operates between a minimum of 4.4 V and a maximum of 5.5 V (Legacy USB has a maximum of 5.25 V, but the new USB Type C standard raised the maximum to 5.5 V). The TPD1S414 is designed to operate with a  $V_{BUS\_CON}$ ,  $V_{BUS\_SYS}$  voltage between 3.5 V and 5.9 V. This range exceeds the requirements for USB  $V_{BUS}$ , allowing this device to be used in any USB system. Therefore, no special voltage precautions are necessary when adding TPD1S414 to a USB system.

#### 8.2.2.2 USB V<sub>BUS</sub> Operating Current

In this application example, a  $V_{BUS}$  current of 3 A is required. With the addition of the new USB Type C Standard, the VBUS operating current can vary anywhere from 0.5 A to 3 A, depending on the current capability advertised by the source on the CC pin. TPD1S414 is designed to operate up to a maximum of 3.5 A of current, allowing it to be used with the new USB Type C connector. TPD1S414 also has a low RON of 39 m $\Omega$  (typical), 50 m $\Omega$  (maximum), allowing for excellent thermal performance and low voltage drop across the switch at 3 A.

#### 8.2.2.3 V<sub>BUS CON</sub> and V<sub>BUS SYS</sub> Capacitance

The USB standard requires a minimum capacitance of 1  $\mu$ F on V<sub>BUS</sub> and allows for a maximum capacitance of 10  $\mu$ F on a USB device. The minimum capacitance is to reduce inductive spiking on V<sub>BUS</sub> when disconnecting the charging cable, and the maximum capacitance is to put a limit on how much a device can drop the V<sub>BUS</sub> rail of its host when being hot-plugged into the system. This corresponds to having a typical capacitance of 1  $\mu$ F on V<sub>BUS\_CON</sub> for a USB system, but higher capacitance up to 10  $\mu$ F can be used. No more than 10  $\mu$ F must be put on V<sub>BUS\_CON</sub> to ensure the USB specification is not violated. If more capacitance is required, place this on the V<sub>BUS\_SYS</sub> pin. TPD1S414 turns on its nFET switch with a soft start to help pass USB in-rush compliance, so it is recommended to place bulk capacitance on the V<sub>BUS\_SYS</sub> pin. External capacitors added to the V<sub>BUS\_CON</sub> pin must be placed as close to the V<sub>BUS\_CON</sub> pin as possible, and likewise external capacitors added to the V<sub>BUS\_SYS</sub> pin must be placed as close to the V<sub>BUS\_SYS</sub> pin as possible.

#### 8.2.2.4 IEC 61000-4-5 100-V Open-Circuit Surge

The IEC 61000-4-5 standard specifies the lightning and industrial surge model. Power lines like the  $V_{BUS}$  line on the USB port are subject to switching and lightning transients. Power supply switching transients can enter the system due to capacitor bank switching on the rail, minor load switching on the system and various system faults like arcing to the grounding system of the installation. Direct lightning to the outer installations cause an overvoltage condition on the  $V_{BUS}$  line. In the event of an overvoltage condition, the OVP block of the processor or the protection circuitry turns off isolating the system from these transients. Abruptly turning off the load, causes a further ripple due to the inductive nature of the charging cable. End systems require protection against these transients. These transients have greater energy than the ESD events. Systems cannot be protected from these transients using simple ESD diodes. The TPD1S414 has a precision trigger and precision clamping circuit that ensures a DC tolerance of 30 V while suppressing surge voltage up to 100 V under 35 V. Figure 11 shows the performance of TPD1S414 in the powered-down state under an 100-V surge pulse.

#### 8.2.3 Application Curve



Figure 11. TPD1S414 Response to an 100-V Surge



## 9 Power Supply Recommendations

The TPD1S414 is designed to receive power from a USB  $V_{BUS}$  rail. It can operate normally (nFET ON) between a minimum of 3.5 V and a maximum of 5.9 V, well exceeding the USB device  $V_{BUS}$  voltage range of 4.4 V to 5.5 V. Place a capacitor with a minimum capacitance of 1  $\mu$ F across system voltage range, system temperature range, and capacitor variation as close as possible to the  $V_{BUS}$  con pin on the PCB.

### 10 Layout

#### 10.1 Layout Guidelines

TPD1S414 can be routed in a single-layer PCB. PCB traces to  $V_{BUS\_SYS}$ ,  $V_{BUS\_CON}$ , and GND can be routed in the fashion shown in Figure 12.

Shorting all of the  $V_{BUS\_SYS}$  pins together, all the  $V_{BUS\_CON}$  pins together, and all the GND pins together helps provide the lowest resistance between the USB connector and the PMIC. For this example, the trace widths to  $V_{BUS\_SYS}$ ,  $V_{BUS\_CON}$  are 25 mils (0.635 mm) under TPD1S414. There are no VIAs required within the SMD pads in this design. Stitching VIAs for GND can be placed near the component instead.

The decoupling capacitors per the *Recommended Operating Conditions* must be placed as close as possible to the TPD1S414. There must be a short path from the device ground pins to the system ground plane. This ensures best protection under ESD and surge transients.

## 10.2 Layout Example



Figure 12. TPD1S414 Layout Example



## 11 Device and Documentation Support

#### 11.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 11.2 Community Resource

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.3 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 11.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# TPD1S414-xYZ

# YZ0012-C02

# **PACKAGE OUTLINE**

# DSBGA - 0.625 mm max height

DIE SIZE BALL GRID ARRAY



## NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.

www.ti.com



# TPD1S414-xYZ

# **EXAMPLE BOARD LAYOUT**

# YZ0012-C02

# DSBGA - 0.625 mm max height

DIE SIZE BALL GRID ARRAY



NOTES: (continued)

3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SNVA009 (www.ti.com/lit/snva009).

www.ti.com



# TPD1S414-xYZ

# **EXAMPLE STENCIL DESIGN**

# YZ0012-C02

# DSBGA - 0.625 mm max height

DIE SIZE BALL GRID ARRAY



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.

www.ti.com



# PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                    |              |                         |         |
| TPD1S414YZR      | ACTIVE | DSBGA        | YZ                 | 12   | 3000           | RoHS & Green | SNAGCU                        | Level-1-260C-UNLIM | -40 to 85    | RH414                   | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 20-Apr-2024

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPD1S414YZR | DSBGA           | YZ                 | 12 | 3000 | 180.0                    | 8.4                      | 1.5        | 1.99       | 0.75       | 4.0        | 8.0       | Q2               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 20-Apr-2024



#### \*All dimensions are nominal

| Ì | Device Package Typ |       | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---|--------------------|-------|-----------------|------|------|-------------|------------|-------------|
| ı | TPD1S414YZR        | DSBGA | YZ              | 12   | 3000 | 182.0       | 182.0      | 20.0        |

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated