

SLVSAO7-DECEMBER 2010

# Low Output, Adjustable, Ultralow-Power, 100-mA Low-Dropout Linear Regulator

Check for Samples: TPS76201-Q1

## FEATURES

- Qualified for Automotive Applications
- 100-mA Low-Dropout Regulator
- Adjustable Output Voltage: 0.7 V to 5.5 V
- Only 27-μA Quiescent Current at 100 mA
- 1-µA Quiescent Current in Standby Mode
- Overcurrent Limitation
- -40°C to +125°C Operating Ambient Temperature Range
- Available in 5-Pin SOT-23 (DBV) Package





#### GROUND CURRENT vs JUNCTION TEMPERATURE



# DESCRIPTION

The TPS76201-Q1 low-dropout (LDO) voltage regulator features an adjustable output voltage as low as 0.7 V. It is an ideal regulator for sub 1.2-V DSP core voltage supplies and is equally suited for similar applications with other low-voltage processors and controllers. SOT-23 packaging and the high-efficiency that results from the ultralow power regulator operation make the TPS76201-Q1 especially useful in handheld and portable battery applications. This regulator features low dropout voltages and ultralow quiescent current compared to conventional LDO regulators. Offered in a five-terminal, small outline integrated circuit (SOT-23) package, the TPS76201-Q1 is ideal for micropower operations and where board space is at a premium.

A combination of new circuit design and process innovation has enabled the usual PNP pass transistor to be replaced by a PMOS pass element. Because the PMOS pass element is a voltage-driven device, the quiescent current is ultralow (30  $\mu$ A maximum) and is stable over the entire range of output load current (10  $\mu$ A to 100 mA). Intended for use in portable systems such as laptops and cellular phones, the ultralow-power operation results in a significant increase in the system battery operating life.

The TPS76201-Q1 also features a logic-enabled sleep mode to shut down the regulator, reducing quiescent current to 1  $\mu$ A typical at T<sub>J</sub> = +25°C. The TPS76201-Q1 is offered in an adjustable version (programmable over the range of 0.7 V to 5.5 V).

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.



#### SLVSAO7-DECEMBER 2010

www.ti.com



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### ORDERING INFORMATION<sup>(1)</sup>

| VOLTAGE <sup>(2)</sup>     | T <sub>A</sub>  | PACKAGE      | PART NUMBER     | PACKAGE<br>MARKING | TRANSPORT<br>MEDIA,<br>QUANTITY |
|----------------------------|-----------------|--------------|-----------------|--------------------|---------------------------------|
| Variable<br>0.7 V to 5.5 V | −40°C to +125°C | SOT-23 (DBV) | TPS76201QDBVRQ1 | PUEQ               | Tape and reel, 3000             |

(1) For the most current package and ordering information see the Package Option Addendum at the end of this document, or visit the device product folder at www.ti.com.

(2) Contact the factory for availability of fixed output options.

## **ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>**

Over operating free-air temperature range (unless otherwise noted).

| PARAMETER                                           | TPS76201-Q1                  | UNIT |
|-----------------------------------------------------|------------------------------|------|
| Input voltage range, V <sub>IN</sub> <sup>(2)</sup> | -0.3 to +13.5                | V    |
| Voltage range at EN                                 | –0.3 to V <sub>IN</sub> +0.3 | V    |
| Voltage on OUT, FB                                  | 7                            | V    |
| Peak output current, I <sub>OUT</sub>               | Internally limited           |      |
| Operating ambient temperature range, T <sub>A</sub> | -40 to +150                  | °C   |
| Storage temperature range, T <sub>STG</sub>         | -65 to +150                  | °C   |

(1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied.

(2) All voltage values are with respect to network ground terminal.

### THERMAL INFORMATION

|                              |                                              | TPS76201-Q1 |       |
|------------------------------|----------------------------------------------|-------------|-------|
|                              | THERMAL METRIC <sup>(1)</sup>                | DBV         | UNITS |
|                              |                                              | 5 PINS      |       |
| $\theta_{JA}$                | Junction-to-ambient thermal resistance       | 183.6       |       |
| $\theta_{\text{JC(top)}}$    | Junction-to-case(top) thermal resistance     | 69.9        |       |
| $\theta_{JB}$                | Junction-to-board thermal resistance         | 41.6        | °C/W  |
| ΨJT                          | Junction-to-top characterization parameter   | 2.4         | C/W   |
| ΨJB                          | Junction-to-board characterization parameter | 40.9        |       |
| $\theta_{\text{JC(bottom)}}$ | Junction-to-case(bottom) thermal resistance  | —           |       |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.



SLVSAO7-DECEMBER 2010

# **RECOMMENDED OPERATING CONDITIONS**

Over operating free-air temperature range (unless otherwise noted).

|                                                                    | MIN  | NOM MAX | UNIT |
|--------------------------------------------------------------------|------|---------|------|
| Input voltage range, V <sub>IN</sub> <sup>(1)</sup>                | 2.7  | 10      | V    |
| Output voltage range, V <sub>OUT</sub> <sup>(2)</sup>              | 0.7  | 5.5     | V    |
| Continuous output current, I <sub>OUT</sub> <sup>(2)</sup>         | 0.01 | 100     | mA   |
| Operating ambient temperature range, T <sub>A</sub> <sup>(2)</sup> | -40  | +125    | °C   |

(1) To calculate the minimum input voltage for the desired maximum output current, use the following formula: V<sub>INmin</sub> = V<sub>OUTmax</sub> + V<sub>DO</sub> (max load)

(2) Continuous output current and operating junction temperature are limited by internal protection circuitry, but it is not recommended that the device operate under conditions beyond those specified in this table for extended periods of time.

# **ELECTRICAL CHARACTERISTICS**

Over recommended operating free-air temperature range;  $V_{IN} = V_{OUT(Typ)} + 1 V$ ;  $I_{OUT} = 100 \text{ mA}$ ,  $\overline{EN} = 0 V$ , and  $C_{OUT} = 4.7 \mu F$ , unless otherwise noted.

|                                   | PARAMETER                                      | TEST CONDITIONS                                                                                                                                             | MIN                        | TYP  | MAX                        | UNIT         |
|-----------------------------------|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|------|----------------------------|--------------|
|                                   |                                                |                                                                                                                                                             | V <sub>OUT</sub>           |      | V                          |              |
| V <sub>OUT</sub>                  | 10-μA to 100-mA load <sup>(1)</sup>            | $0.7 \text{ V} \le \text{V}_{\text{OUT}} \le 5.5 \text{ V}, \text{ T}_{\text{J}} = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}$                    | 0.97 ×<br>V <sub>OUT</sub> |      | 1.03 ×<br>V <sub>OUT</sub> | V            |
| I                                 | GND current <sup>(1)(2)</sup>                  | $\overline{\text{EN}}$ = 0 V, 10 $\mu\text{A}$ < I_{OUT} < 100 mA, T_J = +25°C                                                                              |                            | 27   |                            | μA           |
| Ι <sub>Q</sub>                    |                                                | $\overline{\text{EN}}$ = 0 V, 10 µA < I <sub>OUT</sub> < 100 mA,<br>T <sub>J</sub> = -40°C to +125°C                                                        |                            |      | 35                         | μA           |
|                                   | Load regulation                                | $\overline{\text{EN}}$ = 0 V, 10 $\mu\text{A}$ < I_{OUT} < 100 mA, T_J = +25°C                                                                              |                            | 12   |                            | mV           |
|                                   |                                                | $2.7 \text{ V} < \text{V}_{\text{IN}} \le 10 \text{ V}, \text{ T}_{\text{J}} = +25^{\circ}\text{C}, \text{ see}^{(1)}$                                      |                            | 0.04 |                            | %/V          |
| ΔV <sub>O</sub> /V <sub>OUT</sub> | Line regulation, output voltage <sup>(2)</sup> | $2.7 \text{ V} < \text{V}_{\text{IN}} \le 10 \text{ V}, \text{ T}_{\text{J}} = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C},$<br>see <sup>(1)</sup> |                            |      | 0.1                        | %/V          |
| V <sub>N</sub>                    | Output noise voltage                           | BW = 300 Hz to 50 kHz, $C_{OUT}$ = 10 µF,<br>V <sub>OUT</sub> = 0.7 V, T <sub>J</sub> = +25°C                                                               |                            | 60   |                            | $\mu V_{RM}$ |
| I <sub>CL</sub>                   | Output current limit                           | $V_{OUT} = 0 V$ , see <sup>(1)</sup>                                                                                                                        |                            | 350  | 750                        | mA           |
|                                   | 0                                              | $\overline{\text{EN}}$ = V <sub>IN</sub> , 2.7 V < V <sub>IN</sub> ≤ 10 V                                                                                   |                            | 1    |                            | μA           |
| I <sub>STBY</sub>                 | Standby current                                | $T_{J} = -40^{\circ}C \text{ to } +125^{\circ}C$                                                                                                            |                            |      | 2                          | μA           |
| V <sub>EN(HI)</sub>               | High-level enable input voltage                | $2.7 \text{ V} < \text{V}_{\text{IN}} \le 10 \text{ V}$                                                                                                     | 1.7                        |      |                            | V            |
| V <sub>EN(LO)</sub>               | Low-level enable input voltage                 | $2.7 \text{ V} < \text{V}_{\text{IN}} \le 10 \text{ V}$                                                                                                     |                            |      | 0.8                        | V            |
| PSRR                              | Power-supply rejection ratio                   | $      f = 1 \text{ kHz},  \text{C}_{\text{OUT}} = 10  \mu\text{F}, \\ \text{T}_{\text{J}} = +25^{\circ}\text{C}, \text{ see }^{(1)} $                      |                            | 60   |                            | dB           |
|                                   | E a bla mia anna a                             | $\overline{EN} = 0 \ V$                                                                                                                                     | -1                         | 0    | 1                          | μA           |
| I <sub>EN</sub>                   | Enable pin current                             | $\overline{EN} = V_{IN}$                                                                                                                                    | -1                         |      | 1                          | μA           |

(1) Minimum IN operating voltage is 2.7 V or  $V_{OUT}(typ) + 1$  V, whichever is greater. Maximum IN voltage = 10 V, minimum output current = 10  $\mu$ A, and maximum output current = 100 mA.

(2) If 
$$V_{OUT} \le 1.8 \text{ V}$$
, then  $V_{INmin} = 2.7 \text{ V}$ ,  $V_{INmax} = 10 \text{ V}$ : Line Reg. (mV) =  $(\%/V) \times \frac{V_{OUT}(V_{Imax} - 2.7 \text{ V})}{100} \times 1000$   
If  $V_{OUT} \ge 2.5 \text{ V}$ , then  $V_{INmin} = V_{OUT} + 1 \text{ V}$ ,  $V_{INmax} = 10 \text{ V}$ : Line Reg. (mV) =  $(\%/V) \times \frac{V_{OUT}[V_{Imax} - (V_{OUT} + 1 \text{ V})]}{100} \times 1000$ 

SLVSAO7-DECEMBER 2010

TEXAS INSTRUMENTS

www.ti.com

## FUNCTIONAL BLOCK DIAGRAM





## **PIN CONFIGURATION**



### **PIN DESCRIPTIONS**

| NAME | SOT-23<br>DBV | I/O | DESCRIPTION              |
|------|---------------|-----|--------------------------|
| IN   | 1             | Ι   | Input supply voltage     |
| GND  | 2             |     | Ground pin               |
| EN   | 3             | Ι   | Enable input             |
| OUT  | 4             | Ι   | Regulated output voltage |
| FB   | 5             | 0   | Feedback voltage         |

# TPS76201-Q1



SLVSAO7-DECEMBER 2010



### **TYPICAL CHARACTERISTICS**

At  $T_J = -40^{\circ}$ C to +125°C,  $V_{IN} = V_{OUT(TYP)} + 0.5$  V or 2.0 V, whichever is greater;  $I_{OUT} = 10$  mA,  $V_{EN} = V_{IN}$ ,  $C_{OUT} = 1.0 \mu$ F, unless otherwise noted. Typical values are at  $T_J = +25^{\circ}$ C.



**EXAS ISTRUMENTS** 

www.ti.com

#### SLVSAO7-DECEMBER 2010

### **TYPICAL CHARACTERISTICS (continued)**

At  $T_J = -40^{\circ}$ C to +125°C,  $V_{IN} = V_{OUT(TYP)} + 0.5$  V or 2.0 V, whichever is greater;  $I_{OUT} = 10$  mA,  $V_{EN} = V_{IN}$ ,  $C_{OUT} = 1.0 \mu$ F, unless otherwise noted. Typical values are at  $T_J = +25^{\circ}$ C.

**OUTPUT SPECTRAL NOISE DENSITY vs FREQUENCY** 



#### **OUTPUT IMPEDANCE vs FREQUENCY**

= 1 mA 1<sub>0</sub>

10 k

iN

I<sub>0</sub> = 100 mA

100 k

1 M



4

6

Output Voltage (V)

Figure 8.

8

10

20

2



# TPS76201-Q1

SLVSAO7-DECEMBER 2010

www.ti.com

## **TYPICAL CHARACTERISTICS (continued)**

At  $T_J = -40^{\circ}$ C to +125°C,  $V_{IN} = V_{OUT(TYP)} + 0.5$  V or 2.0 V, whichever is greater;  $I_{OUT} = 10$  mA,  $V_{EN} = V_{IN}$ ,  $C_{OUT} = 1.0 \mu$ F, unless otherwise noted. Typical values are at  $T_J = +25^{\circ}$ C.



Texas Instruments

www.ti.com

SLVSAO7-DECEMBER 2010





SLVSAO7-DECEMBER 2010

## **APPLICATION INFORMATION**

The TPS76201-Q1 low-dropout (LDO) regulator has been optimized for use in battery-operated equipment including, but not limited to, the sub 1.2-V DSP core voltage supplies. It features low quiescent current (23  $\mu$ A nominally) and enable inputs to reduce supply currents to 1  $\mu$ A when the regulators are turned off. A typical application circuit is shown in Figure 18.



Figure 18. Typical Application Circuit

### **External Capacitor Requirements**

Although not required, a 0.047- $\mu$ F or larger ceramic input bypass capacitor, connected between IN and GND and located close to the TPS76201-Q1, is recommended to improve transient response and noise rejection. A higher-value electrolytic input capacitor may be necessary if large, fast-rise-time load transients are anticipated and the device is located several inches from the power source.

Like all low dropout regulators, the TPS76201-Q1 requires an output capacitor connected between OUT and GND to stabilize the internal control loop. The minimum recommended capacitance is 4.7  $\mu$ F. The equivalent series resistance (ESR) of the capacitor should be between 0.3  $\Omega$  and 1.5  $\Omega$ . to ensure stability. Capacitor values larger than 4.7  $\mu$ F are acceptable, and allow the use of smaller ESR values. Capacitors less than 4.7  $\mu$ F are not recommended because they require careful selection of ESR to ensure stability. Solid tantalum electrolytic, aluminum electrolytic, and multilayer ceramic capacitors are all suitable, provided they meet the requirements described above. Most of the commercially available 4.7- $\mu$ F surface-mount solid tantalum capacitors, including devices from Sprague, Kemet, and Nichico, meet these ESR requirements. Multilayer ceramic capacitors may have very small equivalent series resistances and therefore may require the addition of a low-value series resistor to ensure stability. Table 1 summarizes the capacitor selection recommendations.

|                  |         | -      |                        |                                    |
|------------------|---------|--------|------------------------|------------------------------------|
| PART NO.         | MFR     | VALUE  | MAX ESR <sup>(1)</sup> | SIZE<br>(H × L × W) <sup>(2)</sup> |
| T494B475K016AS   | KEMET   | 4.7 μF | 1.5 Ω                  | 1.9 × 3.5 × 2.8                    |
| 195D106x0016x2T  | SPRAGUE | 10 μF  | 1.5 Ω                  | 1.3 × 7.0 × 2.7                    |
| 695D106x003562T  | SPRAGUE | 10 μF  | 1.3 Ω                  | 2.5 × 7.6 × 2.5                    |
| TPSC475K035R0600 | AVX     | 4.7 μF | 0.6 Ω                  | 2.6 × 6.0 × 3.2                    |

| Table | 1. | Capacitor | Selection |
|-------|----|-----------|-----------|
|-------|----|-----------|-----------|

(1) ESR is maximum resistance in Ohms at 100 kHz and  $T_A = +25^{\circ}C$ . Contact manufacturer for minimum ESR values.

(2) Size is shown in mm.

TPS76201-Q1

SLVSAO7-DECEMBER 2010

 $R1 = \left(\frac{V_{OUT}}{V_{REF}} - 1\right) \times R2$ 

DIVIDER RESISTANCE OUTPUT  $(k\Omega)^{(1)}$ VOLTAGE (V) R1 R2 0.7 3.36 66.5 0.9 23.2 66.5 66.5 1.2 53.6 1.5 83.5 66.5 1.8 113 66.5 2.5 182 66.5 3.3 246 66.5 3.6 66.5 294 4 332 66.5

66.5 5 432 (1) 1% values shown. Figure 19. TPS76201-Q1 Adjustable LDO Regulator Programming

# **Power Dissipation and Junction Temperature**

Specified regulator operation is assured to a junction temperature of +125°C; the maximum junction temperature should be restricted to +150°C under normal operating conditions. This restriction limits the power dissipation the regulator can handle in any given application. To ensure the junction temperature is within acceptable limits, calculate the maximum allowable dissipation, P<sub>D(max)</sub>, and the actual dissipation, P<sub>D</sub>, which must be less than or equal to P<sub>D(max)</sub>.

The maximum power dissipation limit is determined using Equation 3:

$$\mathsf{P}_{\mathsf{D}(\mathsf{max})} = \frac{\mathsf{T}_{\mathsf{J}(\mathsf{max})} - \mathsf{T}_{\mathsf{A}}}{\mathsf{R}_{\mathsf{\theta},\mathsf{J}\mathsf{A}}}$$

Where:

 $T_{Jmax}$  is the maximum allowable junction temperature.

R<sub>0.JA</sub> is the thermal resistance junction-to-ambient for the package; see the *Thermal Information* table.  $T_A$  is the ambient temperature.



OUTPUT VOLTAGE

**PROGRAMMING GUIDE** 

The output voltage of the TPS76201-Q1 adjustable regulator is programmed using an external resistor divider as shown in Figure 19. The output voltage is calculated using:

$$V_{OUT} = V_{REF} \times (1 + \frac{R1}{R2})$$

Output Voltage Programming

Where:

 $V_{RFF} = 0.6663 \text{ V}$ , typ (the internal reference voltage)

Resistors R1 and R2 should be chosen for approximately 10-µA divider current. Lower value resistors can be used but offer no inherent advantage and waste more power. Higher values should be avoided because leakage currents at FB increase the output voltage error. The recommended design procedure is to choose R2 = 66.5 k $\Omega$ to set the divider current at 10  $\mu$ A and then calculate R1 using Equation 2:

(1)

(2)

Copyright © 2010, Texas Instruments Incorporated





SLVSAO7-DECEMBER 2010

The regulator dissipation is calculated using Equation 4:

$$\mathsf{P}_{\mathsf{D}} = (\mathsf{V}_{\mathsf{IN}} - \mathsf{V}_{\mathsf{OUT}}) \times \mathsf{I}_{\mathsf{OUT}}$$

(4)

Power dissipation resulting from quiescent current is negligible. Excessive power dissipation triggers the thermal protection circuit.

### **Regulator Protection**

The TPS76201-Q1 PMOS-pass transistor has a built-in back diode that conducts reverse current when the input voltage drops below the output voltage (for example, during power down). Current is conducted from the output to the input and is not internally limited. If extended reverse voltage operation is anticipated, external limiting might be appropriate.

The TPS76201-Q1 features internal current limiting and thermal protection. During normal operation, the TPS76201-Q1 limits output current to approximately 350 mA. When current limiting engages, the output voltage scales back linearly until the overcurrent condition ends. While current limiting is designed to prevent gross device failure, care should be taken not to exceed the power dissipation ratings of the package. If the temperature of the device exceeds approximately +165°C, thermal protection circuitry shuts it down. Once the device has cooled to below approximately +140°C, regulator operation resumes.



## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| TPS76201QDBVRQ1  | ACTIVE        | SOT-23       | DBV                | 5    | 3000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | PUEQ                    | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TPS76201-Q1 :



• Catalog : TPS76201

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product

# **PACKAGE MATERIALS INFORMATION**

www.ti.com

Texas Instruments

## **TAPE AND REEL INFORMATION**





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device                      | Package | Package | Pins | SPQ |
|-----------------------------|---------|---------|------|-----|
| *All dimensions are nominal |         |         |      |     |

| Device          | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS76201QDBVRQ1 | SOT-23          | DBV                | 5 | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

5-Jan-2021



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS76201QDBVRQ1 | SOT-23       | DBV             | 5    | 3000 | 200.0       | 183.0      | 25.0        |

# **DBV0005A**



# **PACKAGE OUTLINE**

# SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  This drawing is subject to change without notice.
  Reference JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
- 5. Support pin may differ or may not be present.



# DBV0005A

# **EXAMPLE BOARD LAYOUT**

# SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DBV0005A

# **EXAMPLE STENCIL DESIGN**

# SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated