







**BQ25176M** 

JAJSOA8 - SEPTEMBER 2022

# BQ25176M 0.8A、1 セル、リニア・ソーラー充電器、バッテリ・トラッキング 用 VINDPM 機能付き、ハーベスト・アプリケーション用

# 1 特長

- 最大 30V の入力電圧に対応
- 入力電圧のダイナミック・パワー・マネージメント (VINDPM) によるバッテリ電圧トラッキング
- 自動スリープ・モードによる消費電力低減
  - バッテリ・リーク電流:350nA
  - 充電を無効にした際の入力リーク電流:80µA
- 1 セルのリチウムイオン、リチウムポリマ、LiFePO₄を
- 外付け抵抗でプログラム可能な動作
  - VSET によるバッテリ・レギュレーション電圧の設定
    - リチウムイオン:4.05V、4.15V、4.2V、4.35V、 4.4V
    - LiFePO<sub>4</sub>:3.5V, 3.6V, 3.7V
  - ISET による充電電流の設定 (10mA~800mA)
- 高精度
  - ±0.5% の充電電圧精度
  - ±10%の充電電流精度
- 充電機能
  - プリチャージ電流:ISET の 20%
  - 終了電流:ISET の 10%
  - バッテリ・トラッキング入力電圧ダイナミック・パワー・ マネージメント (VINDPM) によるソーラー充電
  - BIASピンによる充電機能制御
  - ステータスおよびフォルト表示用のオープン・ドレイ ン出力
  - パワー・グッド表示用のオープン・ドレイン出力
- フォルト保護機能内蔵
  - 18.1VのIN過電圧保護
  - VSET に基づく OUT 過電圧保護
  - 1000mA の過電流保護機能
  - 125°Cのサーマル・レギュレーション、150°Cのサー マル・シャットダウン保護
  - OUT 短絡保護
  - VSET、ISET ピンの短絡 / 開放保護

# 2 アプリケーション

- スマート追跡機能
- 低消費電力のハンドヘルド・デバイス
- 補助ソーラー充電器

# 3 概要

BQ25176M は、1 セルのリチウムイオン、リチウムポリマ、 LiFePO₄ バッテリ用の 統合型 800mA リニア・ソーラー充 電器で、連続充電モードとバッテリ・トラッキング用の VINDPM を備えています。このデバイスは、バッテリ充電 用の電力出力を 1 つ備えています。システム負荷をバッ テリと並列に配置した場合、充電電流はシステムとバッテリ の間で共有されます。

このデバイスは、リチウムイオン/リチウムポリマ・バッテリ充 電用の次の4つのフェーズを備えています。これらは、バ ッテリ電圧を  $V_{\mathsf{BAT}}$  SHORT まで引き上げるトリクル充電、完 全に放電されたバッテリを回復するプリチャージ、大量の 電荷を供給する定電流の高速充電、最大容量に達するた めの電圧レギュレーションです。

これらすべての充電フェーズで、内部制御ループにより IC 接合部の温度が監視され、内部の温度スレッショルド (T<sub>RFG</sub>)を超えた場合は充電電流が引き下げられます。

充電器の電源段と充電電流センス機能は完全に統合され ています。充電器には、高精度の電流および電圧レギュレ ーション・ループ、充電ステータスの表示、および充電の 自動終了の機能があります。充電電圧と高速充電電流 は、外付け抵抗で設定できます。プリチャージおよび終了 電流スレッショルドは、高速充電電流の設定に応じて設定 されます。

#### 製品情報

|                     | P-4 119 194 |               |
|---------------------|-------------|---------------|
| 部品番号 <sup>(1)</sup> | パッケージ       | 本体サイズ (公称)    |
| BQ25176M            | WSON (8)    | 2.0mm × 2.0mm |

利用可能なパッケージについては、このデータシートの末尾にあ る注文情報を参照してください。



概略回路図



# **Table of Contents**

| 1 特長                                 | 1 | 7.4 Device Functional Modes                     | 16                     |
|--------------------------------------|---|-------------------------------------------------|------------------------|
| 2 アプリケーション                           |   | 8 Application and Implementation                | 18                     |
| 3 概要                                 |   | 8.1 Application Information                     | 18                     |
| 4 Revision History                   |   | 8.2 Typical Applications                        | 18                     |
| 5 Pin Configuration and Functions    |   | 9 Power Supply Recommendations                  | 22                     |
| 6 Specifications                     |   | 10 Layout                                       | 22                     |
| 6.1 Absolute Maximum Ratings         |   | 10.1 Layout Guidelines                          | 22                     |
| 6.2 ESD Ratings                      |   | 10.2 Layout Example                             | 22                     |
| 6.3 Recommended Operating Conditions |   | 11 Device and Documentation Support             | 23                     |
| 6.4 Thermal Information              |   | 11.1 Device Support                             | <mark>2</mark> 3       |
| 6.5 Electrical Characteristics       |   | 11.2 Receiving Notification of Documentation Up | odates <mark>23</mark> |
| 6.6 Timing Requirements              |   | 11.3 サポート・リソース                                  | <mark>2</mark> 3       |
| 6.7 Typical Characteristics          |   | 11.4 Trademarks                                 | <mark>2</mark> 3       |
| 7 Detailed Description               |   | 11.5 Electrostatic Discharge Caution            | 23                     |
| 7.1 Overview                         |   | 11.6 Glossary                                   | 23                     |
| 7.2 Functional Block Diagram         |   | 12 Mechanical, Packaging, and Orderable         |                        |
| 7.3 Feature Description              |   | Information                                     | <mark>2</mark> 4       |
| •                                    |   |                                                 |                        |

4 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

| DATE           | REVISION | NOTES           |
|----------------|----------|-----------------|
| September 2022 | *        | Initial Release |



# **5 Pin Configuration and Functions**



図 5-1. DSG Package 8-Pin WSON Top View

表 5-1. Pin Functions

| PIN         |        | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                 |
|-------------|--------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME        | NUMBER | "0  | DESCRIPTION                                                                                                                                                                                                                                                                                                                 |
| IN          | 1      | Р   | Input power, connected to external DC supply. Bypass IN with at least 1-µF capacitor to GND, placed close to the IC.                                                                                                                                                                                                        |
| ISET        | 2      | I   | Programs the device fast-charge current. External resistor from ISET to GND defines fast charge current value. Expected range is 30 k $\Omega$ (10 mA) to 375 $\Omega$ (800 mA). ICHG = K <sub>ISET</sub> / R <sub>ISET</sub> . Precharge current is defined as 20% of ICHG. Termination current is defined as 10% of ICHG. |
| BIAS        | 3      | I   | Bias sense pin. Connect an external $10-k\Omega$ resistor from this pin to GND. This pin can also be used as a charging disable pin by pulling the pin to GND by means of an external NMOS. Refer to the applications section for more information.                                                                         |
| GND         | 4      | _   | Ground pin                                                                                                                                                                                                                                                                                                                  |
| STAT        | 5      | 0   | Open drain charger status indication output. Connect to pull-up rail via $10$ -k $\Omega$ resistor. LOW indicates charge in progress. HIGH indicates charge complete or charge disabled. When a fault condition is detected STAT pin blinks at 1 Hz.                                                                        |
| PG          | 6      | 0   | Open drain charge power good indication output. Connect to pull-up rail via 10-k $\Omega$ resistor. $\overline{PG}$ pulls low when $V_{IN} > V_{IN\_LOWV}$ and $VOUT + V_{SLEEPZ} < V_{IN} < V_{IN\_OV}$ .                                                                                                                  |
| VSET        | 7      | I   | Programs the regulation voltage for OUT pin with a pull-down resistor. Valid resistor range is 18.2 kΩ to 100 kΩ, values outside this range will suspend charge. Refer to セクション 7.3.1.2 for voltage level details. Recommend using ±1% tolerance resistor with <200 ppm/°C temperature coefficient.                         |
| OUT         | 8      | Р   | Battery connection. System Load may be connected in parallel to battery. Bypass OUT with at least 1-µF capacitor to GND, placed close to the IC.                                                                                                                                                                            |
| Thermal Pad | _      | _   | Exposed pad beneath the IC for heat dissipation. Solder thermal pad to the board with vias connecting to solid GND plane.                                                                                                                                                                                                   |



# **6 Specifications**

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                      |                            | MIN  | MAX | UNIT |
|----------------------|----------------------------|------|-----|------|
| Voltage              | IN                         | -0.3 | 30  | V    |
| Voltage              | OUT                        | -0.3 | 13  | V    |
| Voltage              | ISET, PG, STAT, BIAS, VSET | -0.3 | 5.5 | V    |
| Output Sink Current  | PG, STAT                   |      | 5   | mA   |
| Junction temperature | T <sub>J</sub>             | -40  | 150 | °C   |
| Storage temperature  | T <sub>stg</sub>           | -65  | 150 | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute maximum ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If briefly operating outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not sustain damage, but it may not be fully functional. Operating the device in this manner may affect device reliability, functionality, performance, and shorten the device lifetime.

# 6.2 ESD Ratings

|                    |                         |                                                                           |       | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------------|-------|------|
|                    | Cleatractatic discharge | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001 <sup>(1)</sup>     | ±2500 | \/   |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per ANSI/ESDA/<br>JEDEC JS-002 <sup>(2)</sup> | ±1500 | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                          |                                           | MIN   | NOM MAX | UNIT   |
|--------------------------|-------------------------------------------|-------|---------|--------|
| V <sub>IN</sub>          | Input voltage                             | 3.0   | 18      | V      |
| V <sub>OUT</sub>         | Output voltage                            |       | 4.4     | V      |
| I <sub>OUT</sub>         | Output current                            |       | 0.8     | Α      |
| TJ                       | Junction temperature                      | -40   | 125     | °C     |
| C <sub>IN</sub>          | IN capacitor                              | 1     |         | μF     |
| C <sub>OUT</sub>         | OUT capacitor                             | 1     |         | μF     |
| R <sub>VSET</sub>        | VSET resistor                             | 18.2  | 100     | kΩ     |
| R <sub>VSET_TOL</sub>    | Tolerance for VSET resistor               | -1    | 1       | %      |
| R <sub>VSET_TEMPCO</sub> | Temperature coefficient for VSET resistor |       | 200     | ppm/°C |
| R <sub>ISET</sub>        | ISET resistor                             | 0.375 | 30      | kΩ     |
| R <sub>BIAS</sub>        | BIAS resistor                             |       | 10      | kΩ     |

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated



# **6.4 Thermal Information**

|                        |                                                                | BQ25176M |      |
|------------------------|----------------------------------------------------------------|----------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                                  | DSG      | UNIT |
|                        |                                                                | 8 PINS   |      |
| R <sub>θJA</sub>       | Junction-to-ambient thermal resistance (JEDEC <sup>(1)</sup> ) | 75.2     | °C/W |
| R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance                      | 93.4     | °C/W |
| R <sub>θJB</sub>       | Junction-to-board thermal resistance                           | 41.8     | °C/W |
| $\Psi_{JT}$            | Junction-to-top characterization parameter                     | 3.8      | °C/W |
| $\Psi_{JB}$            | Junction-to-board characterization parameter                   | 41.7     | °C/W |
| R <sub>θJC(bot)</sub>  | Junction-to-case (bottom) thermal resistance                   | 17.0     | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



### 6.5 Electrical Characteristics

 $3.0V < V_{IN} < \text{and } V_{IN} > V_{OLIT} + V_{SLEEP}$ ,  $T_{J} = -40^{\circ}\text{C}$  to  $+125^{\circ}\text{C}$ , and  $T_{J} = 25^{\circ}\text{C}$  for typical values (unless otherwise noted)

|                            | PARAMETER                                                                               | +125°C, and T <sub>J</sub> = 25°C for typical values <b>TEST CONDITIONS</b>                                  | MIN  | TYP   | MAX  |    |
|----------------------------|-----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|------|-------|------|----|
| QUIESCENT CL               | JRRENTS                                                                                 |                                                                                                              |      |       |      |    |
| la au-                     | Quiescent output current (OUT)                                                          | OUT= 4.2V, IN floating or IN = 0V - 5V,<br>Charge Disabled, T <sub>J</sub> = 25 °C                           |      | 0.35  | 0.6  | μA |
| I <sub>Q_OUT</sub>         | Quiescent output current (OOT)                                                          | OUT= 4.2V, IN floating or IN = 0V - 5V, Charge Disabled, $T_J$ < 105 $^{\circ}$ C                            |      | 0.35  | 0.8  | μA |
| I <sub>SD_IN_BIAS</sub>    | Shutdown input current (IN) with charge disabled via BIAS pin                           | IN = 5V, Charge Disabled (V <sub>BIAS</sub> < V <sub>BIAS_ENZ</sub> ), no battery                            |      | 80    | 110  | μA |
| I <sub>STANDBY_IN</sub>    | Standby input current (IN) with charge terminated                                       | IN = 5V, Charge Enabled, charge terminated                                                                   |      | 190   |      | μΑ |
| I <sub>Q_IN</sub>          | Quiescent input current (IN)                                                            | IN = 5V, OUT = 3.8V, Charge Enabled, ICHG = 0A                                                               |      | 0.45  | 0.6  | mA |
| INPUT                      |                                                                                         |                                                                                                              |      |       |      |    |
| V <sub>IN_OP</sub>         | IN operating range                                                                      |                                                                                                              | 3.0  |       | 18   | V  |
| V <sub>IN_LOWV</sub>       | IN voltage to start charging                                                            | IN rising                                                                                                    | 3.05 | 3.09  | 3.15 | V  |
| V <sub>IN_LOWV</sub>       | IN voltage to stop charging                                                             | IN falling                                                                                                   | 2.80 | 2.95  | 3.10 | V  |
| V <sub>SLEEPZ</sub>        | Exit SLEEP mode threshold                                                               | IN rising, V <sub>IN</sub> - V <sub>OUT</sub> , OUT = 4V                                                     | 30   | 55    | 80   | mV |
| V <sub>SLEEP</sub>         | Enter SLEEP mode threshold                                                              | IN falling, V <sub>IN</sub> - V <sub>OUT</sub> , OUT = 4V                                                    | 5    | 30    | 50   | mV |
| V <sub>IN_OV</sub>         | VIN overvoltage rising threshold                                                        | IN rising                                                                                                    | 18.1 | 18.4  | 18.7 | V  |
| V <sub>IN_OVZ</sub>        | VIN overvoltage falling threshold                                                       | IN falling                                                                                                   |      | 18.2  |      | V  |
| V <sub>IN_DPM_MIN</sub>    | Minimum input voltage DPM threshold                                                     | VOUT = 2.9V, VSET = 4.35V, measured at IN pin                                                                | 3.15 | 3.25  | 3.35 | V  |
| V <sub>IN_DPM_BATTRK</sub> | Input voltage DPM threshold tracking VOUT                                               | VOUT = 3.5V, VSET = 4.35V, measured at IN pin                                                                | 3.57 | 3.645 | 3.7  | V  |
| CONFIGURATION              | ON PINS SHORT/OPEN PROTECTION                                                           |                                                                                                              |      |       |      |    |
| R <sub>ISET_SHORT</sub>    | Highest resistor value considered short                                                 | R <sub>ISET</sub> below this at startup, charger does not initiate charge, power cycle toggle to reset       |      |       | 350  | Ω  |
| R <sub>VSET_SHORT</sub>    | Highest resistor value considered short                                                 | R <sub>VSET</sub> below this at startup, charger does not initiate charge, power cycle or TS toggle to reset |      |       | 2.8  | kΩ |
| R <sub>VSET_OPEN</sub>     | Lowest resistor value considered open                                                   | R <sub>VSET</sub> below this at startup, charger does not initiate charge, power cycle or TS toggle to reset |      | 200   |      | kΩ |
| BATTERY CHAI               | RGER                                                                                    |                                                                                                              |      |       |      |    |
| $V_{DO}$                   | Dropout voltage (V <sub>IN</sub> - V <sub>OUT</sub> )                                   | VIN falling, VOUT = 4.35V, IOUT = 500mA                                                                      |      | 425   |      | mV |
| \/                         | OUT charge voltage regulation                                                           | Tj = 25°C, all VSET settings                                                                                 | -0.5 |       | 0.5  | %  |
| $V_{REG\_ACC}$             | accuracy                                                                                | Tj = -40°C to 125°C, all VSET settings                                                                       | -0.8 |       | 0.8  | %  |
| I <sub>CHG_RANGE</sub>     | Typical charge current regulation range                                                 | V <sub>OUT</sub> > V <sub>BAT_LOWV</sub>                                                                     | 10   |       | 800  | mA |
| K <sub>ISET</sub>          | Charge current setting factor, I <sub>CHG</sub> = K <sub>ISET</sub> / R <sub>ISET</sub> | 10mA < ICHG < 800mA                                                                                          | 270  | 300   | 330  | ΑΩ |
|                            |                                                                                         | R <sub>ISET</sub> = 375Ω, OUT = 3.8V                                                                         | 720  | 800   | 880  | mA |
| Inc.                       | Charge current accuracy                                                                 | $R_{ISET}$ = 600 $\Omega$ , OUT = 3.8V                                                                       | 450  | 500   | 550  | mA |
| I <sub>CHG_ACC</sub>       | Charge current accuracy                                                                 | $R_{ISET}$ = 3.0kΩ, OUT = 3.8V                                                                               | 90   | 100   | 110  | mA |
|                            |                                                                                         | $R_{ISET}$ = 30kΩ, OUT = 3.8V                                                                                | 9    | 10    | 11   | mA |
| I <sub>PRECHG</sub>        | Typical pre-charge current, as percentage of ICHG                                       | V <sub>OUT</sub> < V <sub>BAT_LOWV</sub>                                                                     |      | 20    |      | %  |



# **6.5 Electrical Characteristics (continued)**

 $3.0 \text{V} < \text{V}_{\text{IN}} < \text{and V}_{\text{IN}} > \text{V}_{\text{OUT}} + \text{V}_{\text{SLEEP}}, \text{T}_{\text{J}} = -40 ^{\circ}\text{C} \text{ to } +125 ^{\circ}\text{C}, \text{ and T}_{\text{J}} = 25 ^{\circ}\text{C} \text{ for typical values (unless otherwise noted)}$ 

| O.OV VIIIV GITE            |                                                                                        | 1 125 C, and 1 J = 25 C for typical values                                                     |      |     |      |      |
|----------------------------|----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|------|-----|------|------|
|                            | PARAMETER                                                                              | TEST CONDITIONS                                                                                | MIN  | TYP | MAX  | UNIT |
|                            |                                                                                        | $R_{ISET}$ = 375 $\Omega$ , OUT = 2.5V                                                         | 144  | 160 | 176  | mA   |
| I                          | Precharge current accuracy                                                             | $R_{ISET} = 600\Omega$ , OUT = 2.5V                                                            | 85   | 100 | 110  | mA   |
| PRECHG_ACC                 | Trecharge current accuracy                                                             | $R_{ISET} = 3.0k\Omega$ , OUT = 2.5V                                                           | 18   | 20  | 22   | mA   |
|                            |                                                                                        | $R_{ISET} = 30k\Omega$ , OUT = 2.5V                                                            | 1.4  | 2   | 2.6  | mA   |
| I <sub>TERM</sub>          | Typical termination current, as percentage of ICHG                                     | V <sub>OUT</sub> = V <sub>REG</sub>                                                            |      | 10  |      | %    |
|                            |                                                                                        | R <sub>ISET</sub> = 600Ω, OUT = VREG = 4.2V                                                    | 45   | 50  | 55   | mA   |
| I <sub>TERM_ACC</sub>      | Termination current accuracy                                                           | $R_{ISET}$ = 3.0kΩ, OUT = VREG = 4.2V                                                          | 8.5  | 10  | 11.5 | mA   |
|                            |                                                                                        | $R_{ISET}$ =30kΩ, OUT = VREG = 4.2V                                                            | 0.4  | 1   | 1.6  | mA   |
| V <sub>BAT_SHORT</sub>     | Output (OUT) short circuit voltage rising threshold, for Li-lon chemistry              | OUT rising, VSET configured for Li-lon                                                         | 2.1  | 2.2 | 2.3  | V    |
| V <sub>BAT_SHORT</sub>     | Output (OUT) short circuit voltage rising threshold, for LiFePO <sub>4</sub> chemistry | OUT rising, VSET configured for LiFePO <sub>4</sub>                                            | 1.1  | 1.2 | 1.3  | ٧    |
| V <sub>BAT_SHORT_HYS</sub> | Output (OUT) short circuit voltage hysteresis                                          | OUT falling                                                                                    |      | 200 |      | mV   |
| I <sub>BAT_SHORT</sub>     | OUT short circuit charging current                                                     | V <sub>OUT</sub> < V <sub>BAT_SHORT</sub>                                                      | 12   | 16  | 20   | mA   |
| V <sub>BAT_LOWV</sub>      | Pre-charge to fast-charge transition threshold, for Li-lon chemistry                   | OUT rising, VSET configured for Li-lon                                                         | 2.7  | 2.8 | 3.0  | V    |
| V <sub>BAT_LOWV</sub>      | Pre-charge to fast-charge transition threshold for Li-FePO <sub>4</sub> chemistry      | OUT rising, VSET configured for LiFePO <sub>4</sub>                                            | 1.9  | 2.0 | 2.1  | V    |
| V <sub>BAT_LOWV_HYS</sub>  | Battery LOWV hysteresis                                                                | OUT falling                                                                                    |      | 100 |      | mV   |
| V <sub>RECHG</sub>         | Battery recharge threshold for Li-Ion chemistry                                        | OUT falling, VSET configured for Li-<br>IonV <sub>REG_ACC</sub> - V <sub>OUT</sub>             | 75   | 100 | 125  | mV   |
| V <sub>RECHG</sub>         | Battery recharge threshold for LiFePO <sub>4</sub> chemistry                           | OUT falling, VSET configured for LiFePO <sub>4</sub> , V <sub>REG_ACC</sub> - V <sub>OUT</sub> | 175  | 200 | 225  | mV   |
| В                          | Charging path FET on-resistance                                                        | IOUT = 400mA, T <sub>J</sub> = 25°C                                                            |      | 845 | 1000 | mΩ   |
| R <sub>ON</sub>            |                                                                                        | IOUT = 400mA, T <sub>J</sub> = -40 - 125°C                                                     |      | 845 | 1450 | mΩ   |
| BATTERY CHAR               | GER PROTECTION                                                                         |                                                                                                |      |     |      |      |
| V <sub>OUT_OVP</sub>       | OUT overvoltage rising threshold                                                       | VOUT rising, as percentage of VREG                                                             | 103  | 104 | 105  | %    |
| V <sub>OUT_OVP</sub>       | OUT overvoltage falling threshold                                                      | VOUT falling, as percentage of VREG                                                            | 101  | 102 | 103  | %    |
| I <sub>OUT_OCP</sub>       | Output current limit threshold                                                         | IOUT rising                                                                                    | 0.9  | 1   | 1.1  | Α    |
| TEMPERATURE                | REGULATION AND TEMPERATURE S                                                           | HUTDOWN                                                                                        |      |     |      |      |
| T <sub>REG</sub>           | Typical junction temperature regulation                                                |                                                                                                |      | 125 |      | °C   |
| т                          | Thermal shutdown rising threshold                                                      | Temperature increasing                                                                         |      | 150 |      | °C   |
| T <sub>SHUT</sub>          | Thermal shutdown falling threshold                                                     | Temperature decreasing                                                                         |      | 135 |      | °C   |
| BIAS PIN                   |                                                                                        |                                                                                                |      |     |      |      |
| I <sub>BIAS</sub>          | BIAS pin current                                                                       |                                                                                                | 36.5 | 38  | 39.5 | μA   |
| V <sub>BIAS_ENZ</sub>      | Charge Disable threshold. Crossing this threshold shall shutdown IC                    | BIAS pin voltage falling                                                                       | 40   | 50  | 60   | mV   |
| V <sub>BIAS_EN</sub>       | Charge Enable threshold. Crossing this threshold shall restart IC operation            | BIAS pin voltage rising                                                                        | 65   | 75  | 85   | mV   |
| V <sub>BIAS_CLAMP</sub>    | BIAS maximum voltage clamp                                                             | BIAS pin open-circuit (float)                                                                  | 2.3  | 2.6 | 2.9  | V    |
| LOGIC OUTPUT               | PIN (STAT, PG)                                                                         |                                                                                                |      |     |      |      |
| V <sub>OL</sub>            | Output low threshold level                                                             | Sink current = 5mA                                                                             |      |     | 0.4  | V    |
| I <sub>OUT_BIAS</sub>      | High-level leakage current                                                             | Pull up rail 3.3V                                                                              |      |     | 1    | μA   |
|                            | 1                                                                                      | I                                                                                              | 1    |     |      |      |



# **6.6 Timing Requirements**

|                            |                                                      | MIN | NOM | MAX | UNIT |
|----------------------------|------------------------------------------------------|-----|-----|-----|------|
| BATTERY CHARGER            |                                                      |     |     |     |      |
| t <sub>BIAS_DUTY_OFF</sub> | BIAS turn-off time during BIAS duty cycle mode       |     | 2   |     | S    |
| t <sub>OUT_OCP_DGL</sub>   | Deglitch time for I <sub>OUT_OCP</sub> , IOUT rising |     | 100 |     | μs   |



# **6.7 Typical Characteristics**

 $C_{IN}$  = 1  $\mu$ F,  $C_{OUT}$  = 1  $\mu$ F,  $V_{IN}$  = 5 V,  $V_{OUT}$  = 3.8 V (unless otherwise specified)





# **6.7 Typical Characteristics (continued)**

 $C_{IN}$  = 1  $\mu$ F,  $C_{OUT}$  = 1  $\mu$ F,  $V_{IN}$  = 5 V,  $V_{OUT}$  = 3.8 V (unless otherwise specified)





# 7 Detailed Description

### 7.1 Overview

The BQ25176M is an integrated 800-mA linear solar charger for 1-cell Li-lon, Li-Polymer, and LiFePO $_4$  batteries. The device has a single power output that charges the battery. The system load can be placed in parallel with the battery. When the system load is placed in parallel with the battery, the output current is shared between the system and the battery.

The device has four phases for charging a Li-lon/Li-Poly battery: trickle charge to bring the battery voltage up to  $V_{BAT\_SHORT}$ , precharge to recover a fully discharged battery, fast-charge constant current to supply the bulk of the charge, and voltage regulation to reach full capacity.

The charger includes flexibility in programming of the fast-charge current and regulation voltage. This charger is designed to work with a standard USB connection or dedicated charging adapter (DC output).

The charger also comes with a full set of safety features: overvoltage protection, and configuration pin (VSET, ISET) short and open protection. All of these features and more are described in detail below.

The charger is designed for a single path from the input to the output to charge the battery. Upon application of a valid input power source, the configuration pins are checked for short/open circuit.

If the battery voltage is below the  $V_{BAT\_LOWV}$  threshold, the battery is considered discharged and a preconditioning cycle begins. If the battery voltage is below  $V_{BAT\_SHORT}$ , the charge current is  $I_{BAT\_SHORT}$ . If the battery voltage is higher than  $V_{BAT\_SHORT}$  but lower than  $V_{BAT\_LOWV}$ , the amount of precharge current is 20% of the programmed fast-charge current via the ISET pin.

Once the battery has charged to the  $V_{BAT\_LOWV}$  threshold, Fast Charge Mode is initiated. The fast charge constant current is programmed using the ISET pin. The constant current phase provides the bulk of the charge. Power dissipation in the IC is greatest in fast charge with a lower battery voltage. If the IC temperature reaches  $T_{REG}$ , the IC enters thermal regulation.  $\boxed{\mathbb{Z}}$  7-1 shows the typical lithium battery charging profile with thermal regulation. Under normal operating conditions, the IC junction temperature is less than  $T_{REG}$  and thermal regulation is not entered.

Once the battery has charged to the regulation voltage, the voltage loop takes control and holds the battery at the regulation voltage until the current tapers to the termination threshold. The termination threshold is 10% of the programmed fast-charge current.

Further details are described in セクション 7.3.



図 7-1. Lithium-Ion Battery Charging Profile with Thermal Regulation



# 7.2 Functional Block Diagram



# 7.3 Feature Description

#### 7.3.1 Device Power Up from Input Source

When an input source is plugged in and charge is enabled, the device checks the input source voltage to turn on all the bias circuits. It detects and sets the charge current and charge voltage limits before the linear regulator is started. The power up sequence from input source is as listed:

- 1. ISET pin detection
- 2. VSET pin detection to select charge voltage
- 3. Charger power up

#### 7.3.1.1 ISET Pin Detection

After a valid VIN is plugged in, the device checks the resistor on the ISET pin for a short circuit ( $R_{ISET} < R_{ISET\_SHORT}$ ). If a short condition is detected, the charger remains in the FAULT state until the input or BIAS pin is toggled. If the ISET pin is open-circuit, the charger proceeds through pin detection and starts the charger with no charge current. This pin is monitored while charging and changes in  $R_{ISET}$  while the charger is operating will immediately translate to changes in charge current.

An external pulldown resistor (±1% or better is recommended to minimize charge current error) from the ISET pin to GND sets the charge current as:

$$I_{CHG} = \frac{K_{ISET}}{R_{ISET}}$$

(1)

#### where:

- · I<sub>CHG</sub> is the desired fast-charge current
- K<sub>ISET</sub> is a gain factor found in the electrical specifications
- R<sub>ISET</sub> is the pulldown resistor from the ISET pin to GND

For charge currents below 50 mA, an extra RC circuit is recommended on ISET to achieve a more stable current signal. For greater accuracy at lower currents, part of the current-sensing FET is disabled to give better resolution.

#### 7.3.1.2 VSET Pin Detection

VSET pin is used to program the device regulation voltage at end-of-charge using a ±1% pulldown resistor. The available pulldown resistor and corresponding charging levels are:

表 7-1. VSET Pin Resistor Value Table

| RESISTOR | CHARGE VOLTAGE (V)                  |
|----------|-------------------------------------|
| > 150 kΩ | No Charge (open-circuit)            |
| 100kΩ    | 1-cell LiFePO <sub>4</sub> : 3.50 V |
| 82.5kΩ   | 1-cell LiFePO <sub>4</sub> : 3.60 V |
| 61.9kΩ   | 1-cell LiFePO <sub>4</sub> : 3.70 V |
| 47.5kΩ   | 1-cell Lilon: 4.05 V                |
| 35.7kΩ   | 1-cell Lilon: 4.15 V                |
| 27.4kΩ   | 1-cell Lilon: 4.20 V                |
| 24.3kΩ   | 1-cell Lilon: 4.35 V                |
| 18.2kΩ   | 1-cell Lilon: 4.40 V                |
| < 3.0 kΩ | No Charge (short-circuit)           |



If either a short- or open-circuit condition is detected, charger stops operation and remains in the FAULT state until the input or BIAS pin is toggled.

Once a valid resistor value has been detected, the corresponding charge voltage is latched in and the pin is not continuously monitored during operation. A change in this pin will not be acknowledged by the IC until the input supply or BIAS pin is toggled.

### 7.3.1.3 Charger Power Up

After VSET, ISET pin resistor values have been validated, the device proceeds to enable the charger. The device automatically begins operation at the correct stage of battery charging depending on the OUT voltage.

#### 7.3.2 Battery Charging Features

When charge is enabled, the device automatically completes a charging cycle according to the setting on the ISET pin without any intervention. The lithium-based charging cycle is automatically terminated when the charging current is below termination threshold, charge voltage is above recharge threshold, and device is not in VINDPM or in thermal regulation (TREG). When a full battery is discharged below the recharge threshold ( $V_{RECHG}$ ), the device automatically starts a new charging cycle. After charge is done, toggling the input supply or the BIAS pin can initiate a new charging cycle.

# 7.3.2.1 Lithium-Ion Battery Charging Profile

The device charges a lithium based battery in four phases: trickle charge, precharge, constant current, and constant voltage. At the beginning of a charging cycle, the device checks the battery voltage and regulates current and voltage accordingly.

If the charger is in thermal regulation during charging, the actual charging current is less than the programmed value. In this case, termination is temporarily disabled.



図 7-2. Battery Charging Profile

#### 7.3.2.2 Input Voltage Based Dynamic Power Management (VINDPM)

The VINDPM feature is used to detect an input source voltage that is reaching its current limit due to excessive load and causing the voltage to reduce. When the input voltage drops to the VINDPM threshold  $(V_{IN\_DPM})$ , the internal pass FET reduces the current until there is no further drop in voltage at the input. This prevents a source with voltage less than the  $V_{IN\_DPM}$  to power the OUT pin. This unique feature makes the IC work well with current limited (for example, high impedance) power sources, such as solar panels or inductive charging pads. This is also an added safety feature that helps protect the source from excessive loads.

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

The BQ25176M solar charger features the battery tracking VINDPM.  $V_{IN\_DPM}$  tracks the battery voltage (OUT pin voltage), which is typically  $V_{OUT}$ +145mV. The minimum  $V_{IN\_DPM}$  is 3.25V. It enables charging from the solar panel when the battery voltage is low and maintains the charging as the battery voltage increases even when the charge current is low.

### 7.3.2.3 Charge Termination and Battery Recharge

The device terminates a charge cycle when the OUT pin voltage is above the recharge threshold ( $V_{RECHG}$ ) and the current is below the termination threshold ( $I_{TERM}$ ). Termination is temporarily disabled when the charger device is in thermal regulation or VINDPM. After charge termination is detected, the linear regulator turns off and the device enters the Standby state. Once the OUT pin drops below the  $V_{RECHG}$  threshold, a new charge cycle is automatically initiated.

#### 7.3.3 Status Outputs (PG, STAT)

# 7.3.3.1 Power Good Indicator (PG Pin)

This open-drain pin pulls LOW to indicate a good input source when:

- 1. VIN above V<sub>IN LOWV</sub>
- 2. VIN above V<sub>OUT</sub> + V<sub>SLEEPZ</sub> (not in SLEEP)
- 3. VIN below  $V_{\text{IN OV}}$

#### 7.3.3.2 Charging Status Indicator (STAT)

The device indicates the charging state on the open-drain STAT pin. This pin can drive an LED.

# 表 7-2. STAT Pin State

| CHARGING STATE                                                                            | STAT PIN STATE |
|-------------------------------------------------------------------------------------------|----------------|
| Charge completed, charger in Sleep mode or charge disabled ( $V_{BIAS} < V_{BIAS\_ENZ}$ ) | HIGH           |
| Charge in progress (including automatic recharge)                                         | LOW            |
| Fault (VIN_OV, VOUT_OVP, IOUT_OCP, TSHUT, VSET pin short/open, or ISET pin short)         | BLINK at 1Hz   |

#### 7.3.4 Protection Features

The device closely monitors input and output voltages, as well as internal FET current and temperature for safe linear regulator operation.

# 7.3.4.1 Input Overvoltage Protection (VIN\_OV)

If the voltage at the IN pin exceeds  $V_{\text{IN\_OV}}$ , the device turns off after a deglitch,  $t_{\text{VIN\_OV\_DGL}}$ . The device enters Standby mode. Once the IN voltage recovers to a normal level, the charge cycle automatically resumes operation.

#### 7.3.4.2 Output Overvoltage Protection (VOUT OVP)

If the voltage at the OUT pin exceeds  $V_{OUT\_OVP}$ , the device immediately stops charging. The device enters Standby mode. Once the OUT voltage recovers to a normal level, the charge cycle automatically resumes operation.

# 7.3.4.3 Output Overcurrent Protection (IOUT\_OCP)

During normal operation, the OUT current should be regulated to the ISET programmed value. However, if a short circuit occurs on the ISET pin, the OUT current may rise to an unintended level. If the current at the OUT pin exceeds I<sub>OUT\_OCP</sub>, the device turns off after a deglitch, t<sub>OUT\_OCP\_DGL</sub>. An input supply or BIAS pin toggle is required to restart operation.



☑ 7-3. Overcurrent Protection

#### 7.3.4.4 Thermal Regulation and Thermal Shutdown (TREG and TSHUT)

The device monitors its internal junction temperature (T<sub>J</sub>) to avoid overheating and to limit the IC surface temperature. When the internal junction temperature exceeds the thermal regulation limit, the device automatically reduces the charge current to maintain the junction temperature at the thermal regulation limit (TREG). During thermal regulation, the actual charging current is usually below the programmed value on the ISET pin.

Therefore, the termination comparator for the Lithium-Ion battery is disabled.

Additionally, the device has thermal shutdown to turn off the linear regulator when the IC junction temperature exceeds the TSHUT threshold. The charger resumes operation when the IC die temperature decreases below the TSHUT falling threshold.

# 7.4 Device Functional Modes

#### 7.4.1 Shutdown or Undervoltage Lockout (UVLO)

The device is in the shutdown state if the IN pin voltage is less than  $V_{IN\_LOWV}$  or the BIAS pin is below  $V_{BIAS\_ENZ}$ . The internal circuitry is powered down, all the pins are high impedance, and the device draws  $I_{SD\_IN\_BIAS}$  from the input supply. Once the IN voltage rises above the  $V_{IN\_LOW}$  threshold and the BIAS pin is above  $V_{BIAS\_EN}$ , the IC enters Sleep mode or Active mode depending on the OUT pin voltage.

#### 7.4.2 Sleep Mode

The device is in Sleep mode when  $V_{IN\_LOWV} < V_{IN} < V_{OUT} + V_{SLEEPZ}$ . The device waits for the input voltage to rise above  $V_{OUT} + V_{SLEEPZ}$  to start operation.

#### 7.4.3 Active Mode

The device is powered up and charges the battery when the BIAS pin is above  $V_{BIAS\_ENZ}$  and the IN voltage ramps above both  $V_{IN\_LOWV}$  and  $V_{OUT}$  +  $V_{SLEEPZ}$ . The device draws  $I_{Q\_IN}$  from the supply to bias the internal circuitry. For details on the device power-up sequence, refer to  $2992 \times 7.3.1$ .

#### 7.4.3.1 Standby Mode

The device is in Standby mode if a valid input supply is present and charge is terminated or if a recoverable fault is detected. The internal circuitry is partially biased, and the device continues to monitor for either VOUT to drop below  $V_{RECHG}$  or the recoverable fault to be removed.



### 7.4.4 Fault Mode

The fault conditions are categorized into recoverable and nonrecoverable as follows:

- Recoverable, from which the device should automatically recover once the fault condition is removed:
  - VIN\_OV
  - VOUT\_OVP
  - TSHUT
- Nonrecoverable, requiring BIAS pin or input supply toggle to resume operation:
  - IOUT\_OCP
  - ISET pin short detected
  - VSET pin short/open detected

# 8 Application and Implementation

注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

# 8.1 Application Information

A typical application consists of the device configured as a standalone battery charger for single-cell Lithium-lon, Li-Polymer, or LiFePO $_4$  chemistries. The charge voltage is configured using a pull-down resistor on the VSET pin. The charge current is configured using a pull-down resistor on the ISET pin. Pulling the BIAS pin below  $V_{BIAS\_ENZ}$  disables the charging function. The charger and input supply status is reported via the STAT and PG pins.

# 8.2 Typical Applications

# 8.2.1 Li-Ion Charger Design Example



図 8-1. BQ25176M Typical Application for Li-lon Charging at 500 mA

# 8.2.1.1 Design Requirements

- Supply voltage = 5 V
- · Battery is single-cell Li-lon
- Fast charge current: I<sub>CHG</sub> = 500 mA
- Charge voltage: V<sub>REG</sub> = 4.35 V
- Termination current: I<sub>TERM</sub> = 10% of I<sub>CHG</sub> or 50 mA
- Precharge current: I<sub>PRECHG</sub> = 20% of I<sub>CHG</sub> or 100 mA
- BIAS pin can be pulled down to disable charging

#### 8.2.1.2 Detailed Design Procedure

The regulation voltage is set via the VSET pin to 4.35 V, the input voltage is 5 V and the charge current is programmed via the ISET pin to 500 mA.

 $R_{ISET} = [K_{ISET} / I_{CHG}]$ 

from electrical characteristics table. . .  $K_{ISET}$  = 300 A $\Omega$ 

 $R_{ISFT} = [300 \text{ A}\Omega/0.5 \text{ A}] = 600 \Omega$ 

Selecting the closest 1% resistor standard value, use a  $604-\Omega$  resistor between ISET and GND, for an expected I<sub>CHG</sub> 497 mA.

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated



# 8.2.1.3 Application Curves

 $C_{IN}$  = 1  $\mu$ F,  $C_{OUT}$  = 1  $\mu$ F,  $V_{IN}$  = 5 V,  $V_{OUT}$  = 3.8 V,  $I_{CHG}$  = 600 mA (unless otherwise specified)









# 8.2.2 LiFePO<sub>4</sub> Charger Design Example



図 8-12. BQ25176M Typical Application for LiFePO<sub>4</sub> Charging at 100 mA

# 8.2.2.1 Design Requirements

The design requirements include the following:

- Input supply = 5 V
- Battery is 1-cell LiFePO₄
- Fast charge current: I<sub>CHG</sub> = 100 mA
- Charge voltage: V<sub>REG</sub> = 3.6 V
- Termination current: I<sub>TERM</sub> = 10% of I<sub>CHG</sub> or 10 mA
- Precharge current: I<sub>PRECHG</sub> = 20% of I<sub>CHG</sub> or 20 mA
- · BIAS pin can be pulled down to disable charging

### 8.2.2.2 Detailed Design Procedure

The regulation voltage is set via the VSET pin to 3.6 V, the input voltage is 5 V and the charge current is programmed via the ISET pin to 100 mA.

 $R_{ISET} = [K_{ISET} / I_{CHG}]$ 

from electrical characteristics table. . .  $K_{ISET}$  = 300 A $\Omega$ 

 $R_{ISFT} = [300 \text{ A}\Omega/0.1 \text{ A}] = 3 \text{ k}\Omega$ 

Selecting the closest 1% resistor standard value, use a 3.01-k $\Omega$  resistor between ISET and GND, for an expected I<sub>CHG</sub> 99.67 mA.

#### 8.2.2.3 Application Curves

For application curves, see セクション 8.2.1.3.

# 9 Power Supply Recommendations

The device is designed to operate from an input voltage supply range between 3.0 V and 18 V (up to 30 V tolerant) and current capability of at least the maximum designed charge current. If located more than a few inches from the IN and GND pins, a larger capacitor is recommended.

# 10 Layout

## 10.1 Layout Guidelines

To obtain optimal performance, the decoupling capacitor from the IN pin to the GND pin and the output filter capacitor from the OUT pin to the GND pin should be placed as close as possible to the device, with short trace runs to both IN, OUT, and GND.

- All low-current GND connections should be kept separate from the high-current charge or discharge paths
  from the battery. Use a single-point ground technique incorporating both the small signal ground path and the
  power ground path.
- The high current charge paths into the IN pin and from the OUT pin must be sized appropriately for the maximum charge current in order to avoid voltage drops in these traces.

To achieve correct pin detection, the ISET pin and VSET pin resistors should be placed as close as possible to the device, with short trace runs to both ISET, VSET, and GND.

#### 10.2 Layout Example



図 10-1. Board Layout Example

Submit Document Feedback



# 11 Device and Documentation Support

# 11.1 Device Support

#### 11.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

# 11.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 11.3 サポート・リソース

TI E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。

リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。 TI の使用条件を参照してください。

#### 11.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

すべての商標は、それぞれの所有者に帰属します。

# 11.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 11.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.



# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 9-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
| BQ25176MDSGR          | Active | Production    | WSON (DSG)   8 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 176M             |
| BQ25176MDSGR.A        | Active | Production    | WSON (DSG)   8 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 176M             |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

2 x 2, 0.5 mm pitch

PLASTIC SMALL OUTLINE - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TIの製品は、TIの販売条件、TIの総合的な品質ガイドライン、 ti.com または TI 製品などに関連して提供される他の適用条件に従い提供されます。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 TI がカスタム、またはカスタマー仕様として明示的に指定していない限り、TI の製品は標準的なカタログに掲載される汎用機器です。

お客様がいかなる追加条項または代替条項を提案する場合も、TIはそれらに異議を唱え、拒否します。

Copyright © 2025, Texas Instruments Incorporated

最終更新日: 2025 年 10 月