







LM5157-Q1, LM51571-Q1 JAJSK70B - OCTOBER 2020 - REVISED AUGUST 2023

# LM5157x-Q1 2.2MHz、広い V<sub>IN</sub>、50V 昇圧 / SEPIC / フライバック・コンバータ、 デュアル・ランダム・スペクトラム拡散機能付き

## 1 特長

- 車載アプリケーション向けに AEC-Q100 認証済み
- 機能安全対応
  - 機能安全システムの設計に役立つ資料を利用可
- 車載バッテリ・アプリケーションの広い動作範囲に適し ています。
  - 2.9V~45V の入力動作範囲
  - 最大出力 48V (絶対最大定格 50V)

- 温度グレード 1:-40℃~125℃、T<sub>Δ</sub>

- BIAS ≥ 2.9V のときの最小昇圧電源電圧 1.5V
- 最大 50V の入力過渡保護
- バッテリ消費の最小化
  - 低いシャットダウン電流 (I<sub>O</sub> ≤ 2.6µA)
  - 低い動作電流 (I<sub>O</sub> ≤ 700µA)
- 小さなソリューション・サイズと低コスト
  - 最大 2.2MHz のスイッチング周波数
  - ウェッタブル・フランク付きの 16 ピンの QFN パッケ ージ (3mm × 3mm)
  - 内蔵エラー・アンプによりフォトカプラ (フライバック) なしに 1 次側レギュレーションが可能
  - クランキング中のアンダーシュートを最小化 (始動 / 停止アプリケーション)
  - 高精度の電流制限 (デバイス比較表を参照)
- EMI 低減
  - 選択可能なデュアル・ランダム・スペクトラム拡散機
  - リードレス・パッケージ
- 高い効率と低消費電力
  - $R_{DSON} = 45m\Omega$  のスイッチ
  - 高速スイッチング、低スイッチング損失
- AM 帯域の干渉とクロストークを回避
  - (オプション) クロック同期
  - スイッチング周波数を 100kHz~2.2MHz の広範 囲で動的にプログラム可能
- 保護機能内蔵
  - 入力電圧範囲全体にわたって一定の電流制限
  - 選択可能なヒカップ・モード過負荷保護
  - ライン UVLO をプログラム可能
  - OVP 保護
  - サーマル・シャットダウン
- ±1% 精度の高精度帰還基準電圧
- 調整可能なソフト・スタート
- PGOOD インジケータ
- WEBENCH® Power Designer により、LM5157x-Q1 を使用するカスタム設計を作成

## 2 アプリケーション

- バッテリ駆動、広入力範囲の昇圧、SEPIC、フライバッ ク・コンバータ
- SEPIC の車載用電圧スタビライザ
- 車載用始動 / 停止アプリケーション
- 車載緊急通報アプリケーション / バックアップ・バッテ リ・ブースタ
- 高電圧 LiDAR 電源
- 車載 LED バイアス電源
- フォトカプラを使用しない複数出力フライバック
- ホールドアップ・コンデンサ・チャージャ
- オーディオ・アンプの電源
- ピエゾ・ドライバ / モータ・ドライバのバイアス電源

## 3 概要

LM5157x-Q1 デバイスは、50V/6.5A (LM5157-Q1) また は 50V/4.33A (LM51571-Q1) のパワー・スイッチを内蔵 した、入力範囲が広い非同期昇圧コンバータです。

このデバイスは、昇圧、SEPIC、フライバックのトポロジで 使用可能です。このデバイスは、最低 2.9V のシングル・ セル・バッテリで起動できます。 バイアス・ピンが 2.9V を上 回っている場合、最低 1.5V の入力電源電圧で動作でき

#### 製品情報

| 部品番号       | パッケージ <sup>(1)</sup> | 本体サイズ (公称)             |  |  |  |  |  |
|------------|----------------------|------------------------|--|--|--|--|--|
| LM5157-Q1  | WQFN (16)            | 3.00mm × 3.00mm        |  |  |  |  |  |
| LM51571-Q1 | VVQLIV(10)           | 3.0011111 × 3.00111111 |  |  |  |  |  |

利用可能なすべてのパッケージについては、このデータシートの 末尾にある注文情報を参照してください。



代表的な SEPIC アプリケーション



## **Table of Contents**

| 1 特長                                      | 1           | 10 Application and Implementation       | <mark>2</mark> 7 |
|-------------------------------------------|-------------|-----------------------------------------|------------------|
| 2 アプリケーション                                |             | 10.1 Application Information            |                  |
| 3 概要                                      |             | 10.2 Typical Application                |                  |
| 4 Revision History                        |             | 10.3 System Examples                    |                  |
| - Nevision History<br>5 概要 (続き)           |             | 11 Power Supply Recommendations         |                  |
| 5 (M)会 (M)会 (M)会 (M)会 (M)会 (M)会 (M)会 (M)会 |             | 12 Layout                               |                  |
| 7 Pin Configuration and Functions         |             | 12.1 Layout Guidelines                  | 35               |
|                                           |             | 12.2 Layout Examples                    |                  |
| 8 Specifications                          | 7           | 13 Device and Documentation Support     |                  |
| 8.2 ESD Ratings                           |             | 13.1 Device Support                     |                  |
| 8.3 Recommended Operating Conditions      |             | 13.2 Documentation Support              |                  |
| 8.4 Thermal Information                   |             | 13.3ドキュメントの更新通知を受け取る方法                  |                  |
| 8.5 Electrical Characteristics            |             | 13.4 サポート・リソース                          |                  |
| 8.6 Typical Characteristics               |             | 13.5 Trademarks                         |                  |
| • •                                       |             | 13.6 静電気放電に関する注意事項                      |                  |
| 9 Detailed Description                    |             | 13.7 用語集                                |                  |
|                                           |             |                                         |                  |
| 9.2 Functional Block Diagram              |             | 14 Mechanical, Packaging, and Orderable | 20               |
| 9.3 Feature Description                   |             | Information                             | 38               |
| 4 Revision History                        |             |                                         |                  |
| 資料番号末尾の英字は改訂を表しています。そ                     | の改訂履歴       | は英語版に準じています。                            |                  |
| Changes from Revision A (March 2021) to   | Revision E  | 3 (August 2023)                         | Page             |
| Updated Quick Start Calculator links      |             |                                         | 27               |
| Changes from Revision * (October 2020) 1  | to Revision | A (March 2021)                          | Page             |

LM51571-Q1 のデバイス・ステータスを「事前情報」から「量産データ」に変更.......1



## 5 概要 (続き)

BIAS ピンは、車載負荷ダンプ用に最大 45V (絶対最大定格 50V) で動作します。スイッチング周波数は、外付けの抵抗により 100kHz~2.2MHz の範囲で動的にプログラム可能です。2.2MHz でのスイッチングにより、AM 帯域との干渉が最小化され、ソリューション・サイズの小型化と、高速な過渡応答を実現できます。電源の EMI を低減させるため本デバイスは、選択可能なデュアル・ランダム・スペクトラム拡散機能を備えています。そのため、広い周波数範囲にわたって EMI を低減できます。

本デバイスは、入力電圧に対する高精度のピーク電流制限機能を備えています。そのため、パワー・インダクタを必要以上に大きく設計することを避けられます。小さい動作電流とパルス・スキッピング動作により、軽負荷時の効率を改善します。

本デバイスは、過電圧保護、ライン UVLO、サーマル・シャットダウン、選択可能なヒカップ・モード過負荷保護などの保護機能を内蔵しています。その他の機能には、シャットダウン時の低 IQ、プログラム可能なソフトスタート、高精度基準電圧、パワー・グッド・インジケータ、外部クロック同期が含まれます。



## **6 Device Comparison Table**

| DEVICE OPTION | MINIMUM PEAK CURRENT LIMIT | MAXIMUM SW VOLTAGE  |
|---------------|----------------------------|---------------------|
| LM5157-Q1     | 6.5 A                      | 48 V (50-V abs max) |
| LM51571-Q1    | 4.33 A                     | 40 V (30-V abs max) |



## 7 Pin Configuration and Functions



図 7-1. 16-Pin WQFN With Wettable Flanks RTE Package (Top View)

表 7-1. Pin Functions

|       | PIN              | <b>=</b> (1) | DECORPORTION                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                 |  |
|-------|------------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NO.   |                  |              | DESCRIPTION                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                 |  |
| 1, 16 | PGND             | Р            | Power ground pin. Source connection of the internal N-channel power MOSFET                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                 |  |
| 2     | VCC              | Р            | Output of the internal VCC regulator and supply voltage input of the internal MOSFET driver. Connect a 5-Ω resistor in series with a 1-μF ceramic bypass capacitor from this pin to PGND.                                    |                                                                                                                                                                                                                                                                                                                                 |  |
| 3     | BIAS             | Р            | oply voltage input to the VCC regulator. Connect a bypass capacitor from this pin to PGND.                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                 |  |
| 4     | PGOOD            | 0            | Power-good indicator. An open-drain output that goes low if FB is below the undervoltage threshold (V <sub>UVTH</sub> ). Connect a pullup resistor to the system voltage rail.                                               |                                                                                                                                                                                                                                                                                                                                 |  |
| 5     | RT               | I            | witching frequency setting pin. The switching frequency is programmed by a single resistor etween RT and AGND.                                                                                                               |                                                                                                                                                                                                                                                                                                                                 |  |
|       | UVLO/<br>SYNC/EN |              | Enable pin. The converter shuts down when the pin is less than the enable threshold (V <sub>EN</sub> ).                                                                                                                      |                                                                                                                                                                                                                                                                                                                                 |  |
| 6     |                  |              | I                                                                                                                                                                                                                            | Undervoltage lockout programming pin. The converter start-up and shutdown levels can be programmed by connecting this pin to the supply voltage through a voltage divider. If a programmable UVLO is used, connect the low-side UVLO resistor to AGND. This pin must not be left floating. Connect to the BIAS pin if not used. |  |
|       |                  |              | External synchronization clock input pin. The internal clock can be synchronized to an external clock by applying a negative pulse signal into the pin.                                                                      |                                                                                                                                                                                                                                                                                                                                 |  |
| 7     | AGND             | G            | Analog ground pin. Connect to the analog ground plane through a wide and short path.                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                 |  |
| 8     | COMP             | 0            | Output of the internal transconductance error amplifier. Connect the loop compensation components between this pin and AGND.                                                                                                 |                                                                                                                                                                                                                                                                                                                                 |  |
| 9     | FB               | I            | Inverting input of the error amplifier. Connect a voltage divider to set the output voltage in boost, SEPIC, or primary-side regulated flyback topologies. Connect the low-side feedback resistor close to AGND.             |                                                                                                                                                                                                                                                                                                                                 |  |
| 10    | SS               | I            | Soft-start time programming pin. An external capacitor and an internal current source set the ramp rate of the internal error amplifier reference during soft start. Connect the ground connection of the capacitor to AGND. |                                                                                                                                                                                                                                                                                                                                 |  |



## 表 7-1. Pin Functions (continued)

|               | NO. NAME |          | PIN TYPE(1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  | DESCRIPTION |
|---------------|----------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------|
| NO.           |          |          | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |             |
|               |          |          | MODE = 0 V or connect to AGND during initial power up. Hiccup mode protection is disabled and spread spectrum is disabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |             |
| 11            | MODE     |          | MODE = 370 mV or connect a 37.4-k $\Omega$ resistor between this pin and AGND during initial power up. Hiccup mode protection is enabled and spread spectrum is enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |             |
|               | MODE     | <b>'</b> | ADDE = 370 mV or connect a 37.4-kΩ resistor between this pin and AGND during initial power up. diccup mode protection is enabled and spread spectrum is enabled.  MODE = 620 mV or connect a 62.0-kΩ resistor between this pin and AGND during initial power up. diccup mode protection is enabled and spread spectrum is disabled.  MODE > 1 V or connect a 100-kΩ resistor between this pin and AGND during initial power up. diccup mode protection is disabled and spread spectrum is enabled.  Switch pin. Drain connection of the internal N-channel power MOSFET  No internal electrical contact. Optionally connect to PGND for improved thermal conductivity.  Exposed pad of the package. The exposed pad must be connected to AGND and the large ground |  |             |
|               |          |          | MODE > 1 V or connect a 100-kΩ resistor between this pin and AGND during initial power up. Hiccup mode protection is disabled and spread spectrum is enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |             |
| 12, 13,<br>14 | sw       |          | Switch pin. Drain connection of the internal N-channel power MOSFET                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |             |
| 15            | NC       | _        | No internal electrical contact. Optionally connect to PGND for improved thermal conductivity.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |             |
| _             | EP       | _        | Exposed pad of the package. The exposed pad must be connected to AGND and the large ground copper plane to decrease thermal resistance.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |             |

(1) G = Ground, I = Input, O = Output, P = Power

English Data Sheet: SNVSBK8

## 8 Specifications

## 8.1 Absolute Maximum Ratings

Over the recommended operating junction temperature range<sup>(1)</sup>

|                                                     | 1 33 1                        | MIN  | MAX                     | UNIT |
|-----------------------------------------------------|-------------------------------|------|-------------------------|------|
|                                                     | BIAS to AGND                  | -0.3 | 50                      |      |
|                                                     | UVLO to AGND                  | -0.3 | V <sub>BIAS</sub> + 0.3 |      |
| Input                                               | SS, RT to AGND <sup>(2)</sup> | -0.3 | 3.8                     | V    |
| Input                                               | FB to AGND                    | -0.3 | 4.0                     | V    |
|                                                     | MODE to AGND                  | -0.3 | 3.8                     |      |
|                                                     | PGND to AGND                  | -0.3 | 0.3                     |      |
|                                                     | VCC to AGND                   | -0.3 | 5.8 <sup>(3)</sup>      |      |
|                                                     | PGOOD to AGND <sup>(4)</sup>  | -0.3 | 18                      |      |
| Output                                              | COMP to AGND <sup>(5)</sup>   | -0.3 |                         | V    |
|                                                     | SW to AGND (DC)               | -0.3 | 50                      |      |
|                                                     | SW to AGND (6 ns transient)   | -4.0 |                         |      |
| Junction temperature, T <sub>J</sub> <sup>(6)</sup> |                               | -40  | 150                     | °C   |
| Storage tem                                         | nperature, T <sub>stg</sub>   | -55  | 150                     | O    |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability

- (2) This pin is not specified to have an external voltage applied.
- (3) Operating lifetime is de-rated when the pin voltage is greater than 5.5V
- (4) The maximum current sink is limited to 1 mA when V<sub>PGOOD</sub>>V<sub>BIAS</sub>.
- (5) This pin has an internal max voltage clamp which can handle up to 1.6 mA.
- (6) High junction temperatures degrade operating lifetimes. Operating lifetime is de-rated for junction temperatures greater than 125°C.

## 8.2 ESD Ratings

|                    |               |                                                                                           |             | VALUE | UNIT |
|--------------------|---------------|-------------------------------------------------------------------------------------------|-------------|-------|------|
|                    | Electrostatic | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup><br>HBM ESD Classification Level 2 |             |       |      |
| V <sub>(ESD)</sub> | discharge     | Charged-device model (CDM), per AEC Q100-011                                              | All pins    | ±500  | V    |
|                    |               | CDM ESD Classification Level C4B                                                          | Corner pins | ±750  |      |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

## 8.3 Recommended Operating Conditions

Over the recommended operating junction temperature range<sup>(1)</sup>

|                     |                                               | MIN                 | NOM MAX                 | UNIT |
|---------------------|-----------------------------------------------|---------------------|-------------------------|------|
| V <sub>SUPPLY</sub> | Boost Converter Input (when BIAS ≥ 2.9V)      | 1.5                 | 45                      | V    |
| $V_{LOAD}$          | Boost Converter Output                        | V <sub>SUPPLY</sub> | 48 <sup>(2)</sup>       | V    |
| V <sub>BIAS</sub>   | BIAS Input <sup>(3)</sup>                     | 2.9                 | 45                      | V    |
| V <sub>UVLO</sub>   | UVLO Input                                    | 0                   | 45                      | V    |
| V <sub>FB</sub>     | FB Input                                      | 0                   | 4.0                     | V    |
| I <sub>SW</sub>     | Switch Current                                | 0                   | See note <sup>(4)</sup> | Α    |
| f <sub>SW</sub>     | Typical Switching Frequency                   | 100                 | 2200                    | kHz  |
| f <sub>SYNC</sub>   | Synchronization Pulse Frequency               | 100                 | 2200                    | kHz  |
| TJ                  | Operating Junction Temperature <sup>(5)</sup> | -40                 | 150                     | °C   |

<sup>(1)</sup> Recommended Operating Conditions are conditions under the device is intended to be functional. For specifications and test conditions, see Electrical Characteristics.

(2) Boost converter output can be up to 48V, but the SW pin voltage should be less than or equal to 50 V during transient.



- (3) BIAS pin operating range is from 2.9 V to 45 V when VCC is supplied from the internal VCC regulator. When the VCC pin is directly connected to the BIAS pin, the device requires minimum 2.85V at the BIAS pin to start up, and the BIAS pin operating range is from 2.75V to 5.5 V after starting up.
- (4) Maximum switch currrent is limited by pre-programmed peak current limit (I<sub>LIM</sub>), and is guaranteed when T<sub>J</sub> < T<sub>TSD</sub>
- (5) High junction temperatures degrade operating lifetimes. Operating lifetime is de-rated for junction temperatures greater than 125°C.

#### 8.4 Thermal Information

|                        |                                                              | LM5157x-Q1 |      |
|------------------------|--------------------------------------------------------------|------------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                                | RTE(QFN)   | UNIT |
|                        |                                                              | 16 PINS    |      |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance (LM5157EVM-BST)       | 32.7       | °C/W |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance                       | 45.8       | °C/W |
| R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance                    | 45.3       | °C/W |
| R <sub>0JB</sub>       | Junction-to-board thermal resistance                         | 20.0       | °C/W |
| $\Psi_{JT}$            | Junction-to-top characterization parameter (LM5157EVM-BST)   | 0.6        | °C/W |
| $\Psi_{JT}$            | Junction-to-top characterization parameter                   | 0.8        | °C/W |
| $\Psi_{JB}$            | Junction-to-board characterization parameter (LM5157EVM-BST) | 14.8       | °C/W |
| $\Psi_{JB}$            | Junction-to-board characterization parameter                 | 20.0       | °C/W |
| R <sub>θJC(bot)</sub>  | Junction-to-case (bottom) thermal resistance                 | 6.9        | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the application report.

### 8.5 Electrical Characteristics

Typical values correspond to  $T_J$  = 25°C. Minimum and maximum limits apply over  $T_J$  = -40°C to 150°C. Unless otherwise stated,  $V_{BIAS}$  = 12 V,  $R_T$  = 9.09 k $\Omega$ 

|                                   | PARAMETER                                | TEST CONDITIONS                                                                      | MIN   | TYP   | MAX      | UNIT |
|-----------------------------------|------------------------------------------|--------------------------------------------------------------------------------------|-------|-------|----------|------|
| SUPPLY CURR                       | ENT                                      |                                                                                      |       |       |          |      |
| I <sub>SHUTDOWN(BIAS)</sub>       | BIAS shutdown current                    | V <sub>BIAS</sub> = 12 V, V <sub>UVLO</sub> = 0 V                                    |       | 2.6   | 5        | μA   |
| I <sub>OPERATING(BIAS)</sub>      | BIAS operating current                   | $V_{BIAS}$ = 12 V, $V_{UVLO}$ = 2.0 V, $V_{FB}$ = $V_{REF}$ , $R_T$ = 220 k $\Omega$ |       | 700   | 775      | μA   |
| VCC REGULAT                       | OR                                       |                                                                                      |       |       | -        |      |
| V <sub>VCC-REG</sub>              | VCC regulation                           | V <sub>BIAS</sub> = 8 V, I <sub>VCC</sub> = 18 mA                                    | 4.66  | 4.9   | 5.14     | V    |
| V <sub>VCC-</sub><br>UVLO(RISING) | VCC UVLO threshold                       | VCC rising                                                                           | 2.75  | 2.8   | 2.85     | V    |
|                                   | VCC UVLO hysteresis                      | VCC falling                                                                          |       | 0.1   |          | V    |
| ENABLE                            |                                          |                                                                                      |       |       | 1        |      |
| V <sub>EN(RISING)</sub>           | Enable threshold                         | EN rising                                                                            | 0.4   | 0.52  | 0.7      | V    |
| V <sub>EN(FALLING)</sub>          | Enable threshold                         | EN falling                                                                           | 0.33  | 0.49  | 0.63     | V    |
| V <sub>EN(HYS)</sub>              | Enable hysteresis                        | EN falling                                                                           |       | 0.03  |          | V    |
| UVLO/SYNC                         |                                          |                                                                                      |       |       | <u> </u> |      |
| V <sub>UVLO(RISING)</sub>         | UVLO / SYNC threshold                    | UVLO rising                                                                          | 1.425 | 1.5   | 1.575    | V    |
| V <sub>UVLO(FALLING)</sub>        | UVLO / SYNC threshold                    | UVLO falling                                                                         | 1.370 | 1.45  | 1.520    | V    |
| V <sub>UVLO(HYS)</sub>            | UVLO / SYNC threshold hysteresis         | UVLO falling                                                                         |       | 0.05  |          | V    |
| I <sub>UVLO</sub>                 | UVLO hysteresis current                  | V <sub>UVLO</sub> = 1.6 V                                                            | 4     | 5     | 6        | μA   |
| MODE, SPREAL                      | SPECTRUM                                 |                                                                                      |       |       |          |      |
|                                   | F <sub>SW</sub> modulation (upper limit) |                                                                                      |       | 7.8%  |          |      |
|                                   | F <sub>SW</sub> modulation (lower limit) |                                                                                      |       | -7.8% |          |      |
| ss                                | •                                        |                                                                                      |       |       |          |      |
| I <sub>SS</sub>                   | Soft-start current                       |                                                                                      | 9     | 10    | 11       | μΑ   |
|                                   | SS pulldown switch R <sub>DSON</sub>     |                                                                                      |       | 50    |          | Ω    |



## 8.5 Electrical Characteristics (continued)

Typical values correspond to  $T_J$  = 25°C. Minimum and maximum limits apply over  $T_J$  = -40°C to 150°C. Unless otherwise stated,  $V_{BIAS}$  = 12 V,  $R_T$  = 9.09 k $\Omega$ 

|                      | PARAMETER                               | TEST CONDITIONS                            | MIN  | TYP   | MAX  | UNIT   |
|----------------------|-----------------------------------------|--------------------------------------------|------|-------|------|--------|
| PULSE WIE            | OTH MODULATION                          |                                            | -    |       |      |        |
| fsw1                 | Switching frequency                     | $R_T = 220 \text{ k}\Omega$                | 85   | 100   | 115  | kHz    |
| fsw2                 | Switching frequency                     | $R_T = 49.3 \text{ k}\Omega$               | 388  | 440   | 492  | kHz    |
| fsw3                 | Switching frequency                     | $R_T = 9.09 \text{ k}\Omega$               | 1980 | 2200  | 2420 | kHz    |
| t <sub>ON(MIN)</sub> | Minimum on time                         | $R_T = 9.09 \text{ k}\Omega$               |      | 80    |      | ns     |
| D <sub>MAX1</sub>    | Maximum duty cycle limit                | $R_T = 9.09 \text{ k}\Omega$               | 80%  | 85%   | 90%  |        |
| D <sub>MAX2</sub>    | Maximum duty cycle limit                | $R_T = 220 \text{ k}\Omega$                | 90%  | 93%   | 96%  |        |
|                      | RT regulation voltage                   |                                            |      | 0.5   |      | V      |
| CURRENT              | LIMIT                                   |                                            | 1    |       |      |        |
| I <sub>LIM</sub>     | Internal MOSFET current limit           | LM5157                                     | 6.5  | 7.5   | 8.5  | Α      |
|                      | Internal MOSFET current limit           | LM51571                                    | 4.33 | 5     | 5.67 | Α      |
| HICCUP MO            | ODE PROTECTION                          |                                            |      |       | l    |        |
|                      | Hiccup enable cycles                    |                                            |      | 64    |      | Cycles |
|                      | Hiccup timer reset cycles               |                                            |      | 8     |      | Cycles |
| ERROR AM             | IPLIFIER                                |                                            |      |       |      |        |
| V <sub>REF</sub>     | FB reference                            |                                            | 0.99 | 1     | 1.01 | V      |
| Gm                   | Transconductance                        |                                            |      | 2     |      | mA/V   |
|                      | COMP sourcing current                   | V <sub>COMP</sub> = 1.2 V                  | 180  |       |      | μΑ     |
|                      | COMP clamp voltage                      | COMP rising (V <sub>UVLO</sub> = 2.0 V)    | 2.5  | 2.8   |      | V      |
|                      | COMP clamp voltage                      | COMP falling                               |      | 1     | 1.1  | V      |
| A <sub>CS</sub>      | ΔV <sub>COMP</sub> / ΔI <sub>SW</sub>   |                                            |      | 0.095 |      |        |
| OVP                  | 1                                       |                                            |      |       | l    |        |
| V <sub>OVTH</sub>    | Overvoltage threshold                   | FB rising (referece to V <sub>REF</sub> )  | 107% | 110%  | 113% |        |
|                      | Overvoltage threshold                   | FB falling (referece to V <sub>REF</sub> ) |      | 105%  |      |        |
| PGOOD                | ,                                       |                                            | _    |       |      |        |
|                      | PGOOD pulldown switch R <sub>DSON</sub> | 1 mA sinking                               |      | 70    |      | Ω      |
| $V_{UVTH}$           | Undervoltage threshold                  | FB falling (referece to V <sub>REF</sub> ) | 87%  | 90%   | 93%  |        |
|                      | Undervoltage threshold                  | FB rising (referece to V <sub>REF</sub> )  |      | 95%   |      |        |
| POWER SV             | VITCH                                   |                                            | •    |       |      |        |
| r <sub>DS(ON)</sub>  | Internal MOSFET on-resistance           | V <sub>BIAS</sub> = 12 V                   |      | 45    | 90   | mΩ     |
|                      |                                         | V <sub>BIAS</sub> = 3.5 V                  |      | 47    | 95   | mΩ     |
|                      | Leakage current                         | V <sub>SW</sub> = 12 V                     |      |       | 1200 | nA     |
| THERMAL              | SHUTDOWN                                |                                            |      | ,     |      |        |
| T <sub>TSD</sub>     | Thermal shutdown threshold              | Temperature rising                         |      | 175   |      | °C     |
|                      | Thermal shutdown hysteresis             |                                            |      | 15    |      | °C     |



## 8.6 Typical Characteristics







図 8-7. EN Threshold vs Temperature







図 8-9. FB Reference vs Temperature

図 8-10. Frequency vs RT Resistance





図 8-11. Frequency vs Temperature

図 8-12. Current Limit Threshold vs Temperature







図 8-14. Internal MOSFET Drain Source On-state **Resistance vs Temperature** 



図 8-15. Minimum On Time vs Frequency



図 8-16. Maximum Duty Cycle Limit vs Frequency



## 9 Detailed Description

### 9.1 Overview

The LM5157x-Q1 device is a wide input range, non-synchronous boost converter that uses peak-current-mode control. The device can be used in boost, SEPIC, and flyback topologies.

The device can start up from a single-cell battery with a minimum of 2.9 V. It can operate with input supply voltage as low as 1.5 V if the BIAS pin is greater than 2.9 V. The internal VCC regulator also supports BIAS pin operation up to 45 V (50-V absolute maximum) for automotive load dump. The switching frequency is dynamically programmable with an external resistor from 100 kHz to 2.2 MHz. Switching at 2.2 MHz minimizes AM band interference and allows for a small solution size and fast transient response. To reduce the EMI of the power supply, the device provides an optional dual random spread spectrum, which reduces the EMI over a wide frequency span.

The device features an accurate current limit over the input voltage range. Low operating current and pulse skipping operation improve efficiency at light loads.

The device also has built-in protection features such as overvoltage protection, line UVLO, and thermal shutdown. Selectable Hiccup mode overload protection protects the converter during prolonged current limit conditions. Additional features include the following:

- Low shutdown I<sub>O</sub>
- Programmable soft start
- Precision reference
- · Power good indicator
- External clock synchronization



## 9.2 Functional Block Diagram



## 9.3 Feature Description

### 9.3.1 Line Undervoltage Lockout (UVLO/SYNC/EN Pin)

The device has a dual-level EN/UVLO circuit. During power on, if the BIAS pin voltage is greater than 2.7 V and the UVLO pin voltage is between the enable threshold ( $V_{EN}$ ) and the UVLO threshold ( $V_{UVLO}$ ) for more than 1.5 µs (see 29.3.6 for more details), the device starts up and an internal configuration starts. The device typically requires a 90-µs internal start-up delay before entering Standby mode. In Standby mode, the VCC regulator and RT regulator are operational, the SS pin is grounded, and there is no switching at the SW pin.



図 9-1. Line UVLO and Enable

When the UVLO pin voltage is above the UVLO threshold, the device enters Run mode. In Run mode, a soft-start sequence starts if the VCC voltage is greater than the VCC UV threshold ( $V_{VCC-UVLO}$ ). UVLO hysteresis is accomplished with an internal 50-mV voltage hysteresis and an additional 5- $\mu$ A current source that is switched on or off. When the UVLO pin voltage exceeds the UVLO threshold, the UVLO hysteresis current source is enabled to quickly raise the voltage at the UVLO pin. When the UVLO pin voltage falls below the UVLO threshold, the current source is disabled, causing the voltage at the UVLO pin to fall quickly. When the UVLO pin voltage is less than the enable threshold ( $V_{EN}$ ), the device enters Shutdown mode after a 40- $\mu$ s (typical) delay with all functions disabled.



図 9-2. Boost Start-Up Waveforms Case 1: Start-Up by VCC UVLO, UVLO Toggle After Start-Up





図 9-3. Boost Start-Up Waveforms Case 2: Start-Up by VCC UVLO, EN Toggle After Start-Up

The external UVLO resistor divider must be designed so that the voltage at the UVLO pin is greater than 1.5 V (typical) when the input voltage is in the desired operating range. The values of  $R_{UVLOT}$  and  $R_{UVLOB}$  can be calculated as shown in  $\pm$  1 and  $\pm$  2.

$$R_{UVLOT} = \frac{V_{SUPPLY(ON)} \times \frac{V_{UVLO(FALLING)}}{V_{UVLO(RISING)}} - V_{SUPPLY(OFF)}}{I_{UVLO}}$$

$$(1)$$

### where

- V<sub>SUPPLY(ON)</sub> is the desired start-up voltage of the converter
- V<sub>SUPPLY(OFF)</sub> is the desired turn-off voltage of the converter

$$R_{UVLOB} = \frac{V_{UVLO(RISING)} \times R_{UVLOT}}{V_{SUPPLY(ON)} - V_{UVLO(RISING)}}$$
(2)

A UVLO capacitor ( $C_{UVLO}$ ) is required in case the input voltage drops below the  $V_{SUPPLY(OFF)}$  momentarily during start-up or during a severe load transient at the low input voltage. If the required UVLO capacitor is large, an additional series UVLO resistor ( $R_{UVLOS}$ ) can be used to quickly raise the voltage at the UVLO pin when the 5- $\mu$ A hysteresis current turns on.



図 9-4. Line UVLO using Three UVLO Resistors

Do not leave the UVLO pin floating. Connect to the BIAS pin if not used.

## 9.3.2 High Voltage VCC Regulator (BIAS, VCC Pin)

The device has an internal wide input VCC regulator that is sourced from the BIAS pin. The wide input VCC regulator allows the BIAS pin to be connected directly to supply voltages from 2.9 V to 45 V (transient protection up to 50 V).

The VCC regulator turns on when the device is in Standby or Run mode. When the BIAS pin voltage is below the VCC regulation target, the VCC output tracks BIAS with a small dropout voltage. When the BIAS pin voltage is greater than the VCC regulation target, the VCC regulator provides a 5-V supply (typical) for the device and the internal N-channel MOSFET driver.

The VCC regulator sources current into the capacitor connected to the VCC pin. Connect a 5- $\Omega$  resistor in series with a 1- $\mu$ F ceramic bypass capacitor from this pin to PGND.

The minimum supply voltage after start-up can be further decreased by supplying the BIAS pin from the boost converter output or from an external power supply as shown in  $\boxtimes$  9-5. Also, this configuration allows the device to handle more power when  $V_{SUPPLY}$  is less than 5 V. Practical minimum supply voltage after start-up is decided by the maximum duty cycle limit ( $D_{MAX}$ ).



図 9-5. Decrease the Minimum Operating Voltage After Start-Up

In flyback topology, the internal power dissipation of the device can be decreased by supplying the BIAS using an additional transformer winding, especially in PSR flyback. In this configuration, the external BIAS supply voltage ( $V_{AUX}$ ) must be greater than the regulation target of the external LDO, and the BIAS pin voltage must always be greater than 2.9 V.





図 9-6. External BIAS Supply (PSR Flyback)

### 9.3.3 Soft Start (SS Pin)

The soft-start feature helps the converter gradually reach the steady state operating point, thus reducing start-up stresses and surges. The device regulates the FB pin to the SS pin voltage or the internal reference, whichever is lower

At start-up, the internal 10- $\mu$ A soft-start current source (I<sub>SS</sub>) turns on after the VCC voltage exceeds the VCC UV threshold. The soft-start current gradually increases the voltage on an external soft-start capacitor connected to the SS pin. This results in a gradual rise of the output voltage. The SS pin is pulled down to ground by an internal switch when the VCC is less than VCC UVLO threshold, the UVLO is less than the UVLO threshold, during Hiccup mode off time or thermal shutdown.

In boost topology, soft-start time ( $t_{SS}$ ) varies with the input supply voltage. The soft-start time in boost topology is calculated as shown in  $\pm 3$ .

$$t_{SS} = \frac{C_{SS}}{I_{SS}} \times (1 - \frac{V_{SUPPLY}}{V_{LOAD}}) \times V_{REF}$$
(3)

In SEPIC topology, the soft-start time (t<sub>SS</sub>) is calculated as follows.

$$t_{SS} = \frac{C_{SS}}{I_{SS}} \times V_{REF} \tag{4}$$

TI recommends choosing the soft-start time long enough so that the converter can start up without going into an overcurrent state. See セクション 9.3.11 for more detailed information.

9-7 shows an implementation of primary side soft start in flyback topology.



図 9-7. Primary-Side Soft Start in Flyback



図 9-8. Secondary-Side Soft Start in Flyback

### 9.3.4 Switching Frequency (RT Pin)

The switching frequency of the device can be set by a single RT resistor connected between the RT and the AGND pins. The resistor value to set the RT switching frequency ( $f_{RT}$ ) is calculated as shown in  $\pm 5$ .

$$R_{T} = \frac{2.21 \times 10^{10}}{f_{RT(TYPICAL)}} - 955 \tag{5}$$

The RT pin is regulated to 0.5 V by the internal RT regulator when the device is enabled.

## 9.3.5 Dual Random Spread Spectrum - DRSS (MODE Pin)

The device provides a digital spread spectrum, which reduces the EMI of the power supply over a wide frequency range. This function is enabled by a single resistor (37.4 k $\Omega$  or 100 k $\Omega$ ) between the MODE pin and the AGND pin or by programming the MODE pin voltage (370 mV or greater than 1.0 V) during initial power up. When the spread spectrum is enabled, the internal modulator dithers the internal clock. When an external synchronization clock is applied to the SYNC pin, the internal spread spectrum is disabled. DRSS (a) combines a low frequency triangular modulation profile (b) with a high frequency cycle-by-cycle random modulation profile (c). The low frequency triangular modulation improves performance in lower radio frequency bands (for example, AM band), while the high frequency random modulation improves performance in higher radio frequency bands (for example, FM band). In addition, the frequency of the triangular modulation is further modulated randomly to reduce the likelihood of any audible tones. In order to minimize output voltage ripple caused by spread spectrum, duty cycle is modified on a cycle-by-cycle basis to maintain a nearly constant duty cycle when dithering is enabled (see  $\boxtimes$  9-9).





図 9-9. Dual Random Spread Spectrum

### 9.3.6 Clock Synchronization (UVLO/SYNC/EN Pin)

The switching frequency of the device can be synchronized to an external clock by pulling down the EN/UVLO/SYNC pin. The internal clock of the device is synchronized at the falling edge, but ignores the falling edge input during the forced off time, which is determined by the maximum duty cycle limit. The external synchronization clock must pull down the EN/UVLO/SYNC pin voltage below  $V_{UVLO(FALLING)}$ . The duty cycle of the pulldown pulse is not limited, but the minimum pulldown pulse width must be greater than 150 ns. The minimum pullup pulse width must be greater than 250 ns.  $\boxed{3}$  9-10 shows an implementation of the remote shutdown function. The UVLO pin can be pulled down by a discrete MOSFET or an open-drain output of an MCU. In this configuration, the device stops switching immediately after the UVLO pin is grounded, and the device shuts down 40  $\mu$ s (typical) after the UVLO pin is grounded.



図 9-10. UVLO and Shutdown

 $\boxtimes$  9-11 shows an implementation of shutdown and clock synchronization functions together. In this configuration, the device immediately stops switching when the UVLO pin is grounded, and the device shuts down if the f<sub>SYNC</sub> stays in high logic state for longer than 40  $\mu$ s (typical). UVLO is in low logic state for more than 40  $\mu$ s (typical). The device runs at f<sub>SYNC</sub> if clock pulses are provided after the device is enabled.



図 9-11. UVLO, Shutdown, and Clock Synchronization



図 9-12. Required Duty Cycle to Start-Up by External Synchronization Clock



図 9-13. UVLO, Standby, and Clock Synchronization (a)





図 9-14. UVLO, Standby, and Clock Synchronization (b)

If the UVLO function is not required, the shutdown and clock synchronization functions can be implemented together by using one push-pull output of the MCU. In this configuration, the device shuts down if  $f_{SYNC}$  stays in low logic state for longer than 40  $\mu$ s (typical). The device is enabled if  $f_{SYNC}$  stays in high logic state for longer than 1.5  $\mu$ s. The device runs at  $f_{SYNC}$  if clock pulses are provided after the device is enabled. Also, in this configuration, it is recommended to apply the external clock pulses after the BIAS is supplied. By limiting the current flowing into the UVLO pin below 1 mA using a current limiting resistor, the external clock pulses can be supplied before the BIAS is supplied (see  $\boxtimes$  9-15).



図 9-15. Shutdown and Clock Synchronization

9-16 shows an implementation of inverted enable using external circuit.



図 9-16. Inverted UVLO

The external clock frequency ( $f_{SYNC}$ ) must be within +25% and -30% of  $f_{RT(TYPICAL)}$ . Since the maximum duty cycle limit and the peak current limit with a slope resistor ( $R_{SL}$ ) are affected by the clock synchronization, take extra care when using the clock synchronization function. See 29.3.7 and 29.3.7 and 29.3.12 for more information.

### 9.3.7 Current Sense and Slope Compensation

The device senses switch current which flows into the SW pin, and provides a fixed internal slope compensation ramp, helping prevent subharmonic oscillation at high duty cycle. The internal slope compensation ramp is

added to the sensed switch current for the PWM operation, but no slope compensation ramp is added to the sensed inductor current for the current limit operation to provide an accurate peak current limit over the input supply voltage (see 29-17).



**図** 9-17. Current Sensing and Slope Compensation



図 9-18. Current Sensing and Slope Compensation (a) at PWM Comparator Inputs



図 9-19. Current Sensing (b) at Current Limit Comparator Inputs

Use  $\pm$  6 to calculate the value of the peak slope voltage ( $V_{SLOPE}$ ).

$$V_{SLOPE} = 500 \text{mV} \times \frac{f_{RT}}{f_{SYNC}}$$
 (6)

where

-  $f_{SYNC}$  is  $f_{RT}$  if clock synchronization is not used



According to peak current mode control theory, the slope of the compensation ramp must be greater than half of the sensed inductor current falling slope to prevent subharmonic oscillation at high duty cycle. Therefore, the minimum amount of slope compensation in boost topology must satisfy the following inequality:

$$0.5 \times \frac{\left(V_{LOAD} + V_{F}\right) - V_{SUPPLY}}{L_{M}} \times A_{CS} \times Margin < 500 \text{mV} \times f_{SW}$$
(7)

where

• V<sub>F</sub> is a forward voltage drop of D1, the external diode

Typically, 82% of the sensed inductor current falling slope is known as an optimal amount of the slope compensation. By increasing the margin to 1.6, the amount of slope compensation becomes close to the optimal amount.

If clock synchronization is not used, the  $f_{SW}$  frequency equals the  $f_{RT}$  frequency. If clock synchronization is used, the  $f_{SW}$  frequency equals the  $f_{SYNC}$  frequency.

#### 9.3.8 Current Limit and Minimum On Time

The device provides cycle-by-cycle peak current limit protection that turns off the internal MOSFET when the inductor current reaches the current limit threshold (I<sub>LIM</sub>). To avoid an unexpected Hiccup mode operation during a harsh load transient condition, it is recommended to have more margin when programming the peak-current limit.

Boost converters have a natural pass-through path from the supply to the load through the high-side power diode (D1). Because of this path and the minimum on-time limitation of the device, boost converters cannot provide current limit protection when the output voltage is close to or less than the input supply voltage. The minimum on time is is calculated as  $3 \times 8$ .

$$t_{ON(MIN)} \approx \frac{800 \times 10^{-15}}{\frac{1}{8 \times R_T} + 4 \times 10^{-6}}$$
(8)

## 9.3.9 Feedback and Error Amplifier (FB, COMP Pin)

The feedback resistor divider is connected to an internal transconductance error amplifier that features high output resistance ( $R_O$  = 10  $M\Omega$ ) and wide bandwidth (BW = 7 MHz). The internal transconductance error amplifier sources current, which is proportional to the difference between the FB pin and the SS pin voltage or the internal reference, whichever is lower. The internal transconductance error amplifier provides symmetrical sourcing and sinking capability during normal operation and reduces its sinking capability when the FB is greater than OVP threshold.

To set the output regulation target, select the feedback resistor values as shown in  $\pm$  9.

$$V_{LOAD} = V_{REF} \times \left(\frac{R_{FBT}}{R_{FBB}} + 1\right)$$
(9)

The output of the error amplifier is connected to the COMP pin, allowing the use of a Type 2 loop compensation network.  $R_{COMP}$ ,  $C_{COMP}$ , and optional  $C_{HF}$  loop compensation components configure the error amplifier gain and phase characteristics to achieve a stable loop response. The absolute maximum voltage rating of the FB pin is 4.0 V. If necessary, especially during automotive load dump transient, the feedback resistor divider input can be clamped by using an external zener diode.

The COMP pin features internal clamps. The maximum COMP clamp limits the maximum COMP pin voltage below its absolute maximum rating even in shutdown. The minimum COMP clamp limits the minimum COMP pin

voltage to start switching as soon as possible during no load to heavy load transition. The minimum COMP clamp is disabled when FB is connected to ground in flyback topology.

### 9.3.10 Power-Good Indicator (PGOOD Pin)

The device has a power-good indicator (PGOOD) to simplify sequencing and supervision. The PGOOD switches to a high impedance open-drain state when the FB pin voltage is greater than the feedback undervoltage threshold ( $V_{UVTH}$ ), the VCC is greater than the VCC UVLO threshold and the UVLO/EN is greater than the EN threshold. A 25-µs deglitch filter prevents any false pulldown of the PGOOD due to transients. The recommended minimum pullup resistor value is 10 k $\Omega$ .

Due to the internal diode path from the PGOOD pin to the BIAS pin, the PGOOD pin voltage cannot be greater than  $V_{BIAS}$  + 0.3 V.

### 9.3.11 Hiccup Mode Overload Protection (MODE Pin)

To further protect the converter during prolonged current limit conditions, the device provides selectable Hiccup mode overload protection. This function is enabled by a single resistor (37.4 k $\Omega$  or 62.0 k $\Omega$ ) between the MODE pin and the AGND pin or by programming the MODE pin voltage (370 mV or 620 mV) during initial power up. The internal Hiccup mode fault timer of the device counts the PWM clock cycles when the cycle-by-cycle current limiting occurs after soft start is finished. When the Hiccup mode fault timer detects 64 cycles of current limiting, an internal Hiccup mode off timer forces the device to stop switching and pulls down SS. Then, the device restarts after 32 768 cycles of Hiccup mode off time. The 64-cycle Hiccup mode fault timer is reset if eight consecutive switching cycles occur without exceeding the current limit threshold. The soft-start time must be long enough not to trigger the Hiccup mode protection after the soft start is finished.



図 9-20. Hiccup Mode Overload Protection

#### 9.3.12 Maximum Duty Cycle Limit and Minimum Input Supply Voltage

The practical duty cycle is greater than the estimated due to voltage drops across the MOSFET and sense resistor. The estimated duty cycle is calculated as shown in  $\pm$  10.

$$D = 1 - \frac{V_{SUPPLY}}{V_{LOAD} + V_F}$$
 (10)

When designing boost converters, the maximum required duty cycle must be reviewed at the minimum supply voltage. The minimum input supply voltage that can achieve the target output voltage is limited by the maximum duty cycle limit, and it can be estimated as follows:

$$V_{\text{SUPPLY(MIN)}} \approx \left(V_{\text{LOAD}} + V_{\text{F}}\right) \times \left(1 - D_{\text{MAX}}\right) + I_{\text{SUPPLY(MAX)}} \times R_{\text{DCR}} + I_{\text{SUPPLY(MAX)}} \times 110m \times D_{\text{MAX}}$$
(11)

#### where

- I<sub>SUPPLY(MAX)</sub> is the maximum input current
- R<sub>DCR</sub> is the DC resistance of the inductor



$$D_{MAX1} = 1 - 0.1 \times \frac{f_{SYNC}}{f_{RT}}$$
(12)

$$D_{MAX2} = 1 - 100 \text{ns} \times f_{SW} \tag{13}$$

The minimum input supply voltage can be further decreased by supplying  $f_{SYNC}$ , which is less than  $f_{RT}$ . Practical  $D_{MAX}$  is  $D_{MAX1}$  or  $D_{MAX2}$ , whichever is lower.

## 9.3.13 Internal MOSFET (SW Pin)

The device provides an internal switch with an  $r_{DS(ON)}$  that is typically 45 m $\Omega$  when the BIAS pin is greater than 5 V. The  $r_{DS(ON)}$  of the internal switch is increased when the BIAS pin is less than 5 V. The device temperature must be checked at the minimum supply voltage especially when the BIAS pin is less than 5 V.

The dV/dT of the SW pin must be limited during the 90- $\mu$ s internal start-up delay to avoid a false turn-on, which is caused by the coupling through  $C_{DG}$  parasitic capacitance of the internal MOSFET switch.

### 9.3.14 Overvoltage Protection (OVP)

The device has OVP for the output voltage. OVP is sensed at the FB pin. If the voltage at the FB pin rises above the overvoltage threshold ( $V_{OVTH}$ ), OVP is triggered and switching stops. During OVP, the internal error amplifier is operational, but the maximum source and sink capability is decreased to 60  $\mu$ A.

### 9.3.15 Thermal Shutdown (TSD)

An internal thermal shutdown turns off the VCC regulator, disables switching, and pulls down the SS when the junction temperature exceeds the thermal shutdown threshold ( $T_{TSD}$ ). After the junction temperature is decreased by 15°C, the VCC regulator is enabled again and the device performs a soft start.

### 9.4 Device Functional Modes

### 9.4.1 Shutdown Mode

If the UVLO/EN/SYNC pin voltage is below  $V_{EN}$  for longer than 40  $\mu s$  (typical), the device goes into Shutdown mode with all functions disabled. In Shutdown mode, the device decreases the BIAS pin current consumption to below 2.6  $\mu A$  (typical).

#### 9.4.2 Standby Mode

If the UVLO/EN/SYNC pin voltage is greater than  $V_{EN}$  and below  $V_{UVLO}$  for longer than 1.5  $\mu$ s, the device enters Standby mode with the VCC regulator operational, RT regulator operational, SS pin grounded, and no switching. The PGOOD is activated when the VCC voltage is greater than the VCC UV threshold.

#### 9.4.3 Run Mode

If the UVLO pin voltage is above V<sub>UVLO</sub> and the VCC voltage is sufficient, the device enters Run mode.

#### 9.4.3.1 Spread Spectrum Enabled

The spread spectrum function is enabled by a single resistor (37.4 k $\Omega$  ±5% or 100 k $\Omega$  ±5%) between the MODE pin and the AGND pin or by programming the MODE pin voltage (370 mV ±10% or greater than 1.0 V) during initial power up. To switch the spread spectrum function, EN must be grounded for more than 60  $\mu$ s, or VCC must be fully discharged.

#### 9.4.3.2 Hiccup Mode Protection Enabled

The Hiccup mode protection is enabled by a single resistor (37.4 k $\Omega$  ±5% or 62.0 k $\Omega$  ±5%) between the MODE pin and the AGND pin or by programming the MODE pin voltage (370 mV ±10% or 620 mV ±10%) during initial power up. To switch the Hiccup mode protection function, EN should be grounded for more than 60  $\mu$ s, or VCC must be fully discharged.

## 10 Application and Implementation

注

以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。

## 10.1 Application Information

TI provides three application notes that explain how to design boost, SEPIC, and flyback converters using the device. These comprehensive application notes include component selections and loop response optimization.

See these application reports for more information on loop response and component selection:

- How to Design a Boost Converter Using LM5157x
- How to Design an Isolated Flyback Converter Using LM5157x
- How to Design a SEPIC Converter Using LM5157x

## 10.2 Typical Application



図 10-1. Typical Boost Converter Circuit With Optional Components

#### 10.2.1 Design Requirements

表 10-1 shows the intended input, output, and performance parameters for this application example.

 DESIGN PARAMETER
 VALUE

 Minimum input supply voltage  $(V_{SUPPLY(MIN)})$  6 V

 Target output voltage  $(V_{LOAD})$  12 V

 Maximum load current  $(I_{LOAD})$  1.6 A ( $\approx$  19.2 Watt)

 Typical switching frequency  $(f_{SW})$  2100 kHz

表 10-1. Design Example Parameters

#### 10.2.2 Detailed Design Procedure

Use the Quick Start Calculator to expedite the process of designing of a regulator for a given application. Download these Quick Start Calculator for more information on loop response and component selection:

- LM5157x Boost Quick Start Calculator
- LM5157x Flyback Quick Start Calculator



### • LM5157x SEPIC Quick Start Calculator

The device is also WEBENCH® Designer enabled. The WEBENCH software uses an iterative design procedure and accesses comprehensive data bases of components when generating a design.

### 10.2.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage  $(V_{IN})$ , output voltage  $(V_{OUT})$ , and output current  $(I_{OUT})$  requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- · Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

### 10.2.2.2 Recommended Components

表 10-2 shows a recommended list of materials for this typical application.

表 10-2. List of Materials

| REFERENCE<br>DESIGNATOR                     | QTY. | SPECIFICATION                                                                                    | MANUFACTURER <sup>(1)</sup> | PART NUMBER          |
|---------------------------------------------|------|--------------------------------------------------------------------------------------------------|-----------------------------|----------------------|
| R <sub>T</sub> 1 RES, 9.53 k, 1%, 0.1 W, AE |      | RES, 9.53 k, 1%, 0.1 W, AEC-Q200 Grade 0, 0603                                                   | Vishay-Dale                 | CRCW06039K53FKEA     |
| R <sub>FBT</sub>                            | 1    | RES, 49.9 k, 1%, 0.1 W, 0603                                                                     | Yageo America               | RC0603FR-0749K9L     |
| R <sub>FBB</sub>                            | 1    | RES, 4.53 k, 1%, 0.1 W, AEC-Q200 Grade 0, 0603                                                   | Vishay-Dale                 | CRCW06034K53FKEA     |
| L <sub>M</sub>                              | 1    | Inductor, Shielded, Composite, 1.5 μH, 14 A, 0.01052 Ω, AEC-Q200 Grade 1, SMD                    | Coilcraft                   | XEL6030-152MEB       |
| C <sub>OUT1</sub>                           | 6    | CAP, CERM, 4.7 µF, 50 V, ±10%, X7R, 1210                                                         | TDK                         | C3225X7R1H475K250AB  |
| C <sub>OUT2</sub> (Bulk)                    | 2    | CAP, Aluminum Polymer, 100 $\mu$ F, 50 V, ±20%, 0.025 $\Omega$ , AEC-Q200 Grade 2, D10xL10mm SMD | Chemi-Con                   | HHXB500ARA101MJA0G   |
| C <sub>IN1</sub>                            | 4    | CAP, CERM, 10 μF, 50 V, ±10%, X7R, 1210                                                          | MuRata                      | GRM32ER71H106KA12L   |
| C <sub>IN2</sub> (Bulk)                     | 1    | CAP, AL, 22 uF, 100 V, ±20%, 1.3 Ω, AEC-Q200<br>Grade 2, SMD                                     | Panasonic                   | EEE-FK2A220P         |
| D1                                          | 1    | Diode, Schottky, 45 V, 10 A, AEC-Q101, CFP15                                                     | Nexperia                    | PMEG045V100EPDAZ     |
| R <sub>COMP</sub>                           | 1    | RES, 2.61 k, 1%, 0.1 W, 0603                                                                     | Yageo America               | RC0603FR-072K61L     |
| C <sub>COMP</sub>                           | 1    | CAP, CERM, 0.01 μF, 50 V, ±10%, X7R, 0603                                                        | Kemet                       | C0603X103K5RACTU     |
| C <sub>HF</sub>                             | 1    | CAP, CERM, 100 pF, 50 V, ±5%, C0G/NP0, AEC-<br>Q200 Grade 0, 0603                                | TDK                         | CGA3E2NP01H101J080AA |
| R <sub>UVLOT</sub>                          | 1    | RES, 61.9 k, 1%, 0.1 W, AEC-Q200 Grade 0, 0603                                                   | Vishay-Dale                 | CRCW060361K9FKEA     |
| R <sub>UVLOB</sub>                          | 1    | RES, 71.5 k, 1%, 0.1 W, AEC-Q200 Grade 0, 0603                                                   | Vishay-Dale                 | CRCW060371K5FKEA     |
| R <sub>UVLOS</sub>                          | 1    | RES, 0, 5%, 0.1 W, 0603                                                                          | Yageo America               | RC0603JR-070RL       |
| C <sub>SS</sub>                             | 1    | CAP, CERM, 0.022 μF, 50 V, ±10%, X7R, 0603                                                       | Kemet                       | C0603X223K5RACTU     |
| R <sub>BIAS</sub>                           | 1    | RES, 0, 5%, 0.1 W, 0603                                                                          | Yageo America               | RC0603JR-070RL       |
| C <sub>BIAS</sub> 1 CAP, CERM, 0.           |      | CAP, CERM, 0.1 μF, 100 V, ±10%, X7R, AEC-Q200<br>Grade 1, 0603                                   | MuRata                      | GCJ188R72A104KA01D   |
| C <sub>VCC</sub>                            | 1    | CAP, CERM, 1 μF, 16 V, ±10%, X7R, AEC-Q200<br>Grade 1, 0603                                      | TDK                         | CGA3E1X7R1C105K080AC |
| R <sub>VCC</sub>                            | 1    | RES, 5.1, 5%, 0.1 W, 0603                                                                        | Yageo America               | RC0603JR-075R1L      |

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

## 表 10-2. List of Materials (continued)

| REFERENCE<br>DESIGNATOR | QTY. | SPECIFICATION                                 | MANUFACTURER <sup>(1)</sup> | PART NUMBER      |
|-------------------------|------|-----------------------------------------------|-----------------------------|------------------|
| R <sub>PG</sub>         | 1    | RES, 100 k, 1%, 0.1 W, AEC-Q200 Grade 0, 0603 | Vishay-Dale                 | CRCW0603100KFKEA |
| R <sub>MODE</sub>       | 1    | RES, 0, 5%, 0.1 W, 0603                       | Yageo America               | RC0603JR-070RL   |

<sup>(1)</sup> See the Third-Party Products Disclaimer.

### 10.2.2.3 Inductor Selection (L<sub>M</sub>)

When selecting the inductor, consider three key parameters: inductor current ripple ratio (RR), falling slope of the inductor current, and RHP zero frequency ( $f_{RHP}$ ).

Inductor current ripple ratio is selected to have a balance between core loss and copper loss. The falling slope of the inductor current must be low enough to prevent subharmonic oscillation at high duty cycle (additional  $R_{SL}$  resistor is required if not). Higher  $f_{RHP}$  (lower inductance) allows a higher crossover frequency and is always preferred when using a small value output capacitor.

The inductance value can be selected to set the inductor current ripple between 30% and 70% of the average inductor current as a good compromise between RR, F<sub>RHP</sub>, and inductor falling slope.

## 10.2.2.4 Output Capacitor (COUT)

There are a few ways to select the proper value of output capacitor ( $C_{OUT}$ ). The output capacitor value can be selected based on output voltage ripple, output overshoot, or undershoot due to load transient.

The ripple current rating of the output capacitors must be enough to handle the output ripple current. By using multiple output capacitors, the ripple current can be split. In practice, ceramic capacitors are placed closer to the diode and the MOSFET than the bulk aluminum capacitors in order to absorb the majority of the ripple current.

### 10.2.2.5 Input Capacitor

The input capacitors decrease the input voltage ripple. The required input capacitor value is a function of the impedance of the source power supply. More input capacitors are required if the impedance of the source power supply is not low enough.

#### 10.2.2.6 Diode Selection

A Schottky is the preferred type for a D1 diode due to its low forward voltage drop and small reverse recovery charge. Low reverse leakage current is an important parameter when selecting the Schottky diode. The diode must be rated to handle the maximum output voltage plus any switching node ringing. Also, it must be able to handle the average output current.

## 10.2.3 Application Curve



図 10-2. Efficiency versus Output Current



## 10.3 System Examples



図 10-3. Typical Boost Application



図 10-4. Typical Start-Stop Application



図 10-5. Emergency-Call/Boost On-Demand/Portable Speaker





図 10-6. Typical SEPIC Application



図 10-7. LiDAR Bias Supply 1 (DCM Operation)



図 10-8. LiDAR Bias Supply 2 (CCM Operation)





図 10-9. Low-Cost Single String LED Driver



図 10-10. Secondary-Side Regulated Isolated Flyback





図 10-11. Primary-Side Regulated Multiple-Output Isolated Flyback/Isolated SEPIC



図 10-12. Typical Non-Isolated Flyback



## 11 Power Supply Recommendations

The device is designed to operate from a power supply or a battery whose voltage range is from 1.5 V to 45 V. The input power supply must be able to supply the maximum boost supply voltage and handle the maximum input current at 1.5 V. The impedance of the power supply and battery including cables must be low enough that an input current transient does not cause an excessive drop. Additional input ceramic capacitors can be required at the supply input of the converter.

English Data Sheet: SNVSBK8



## 12 Layout

## 12.1 Layout Guidelines

The performance of switching converters heavily depends on the quality of the PCB layout. The following guidelines will help users design a PCB with the best power conversion performance, thermal performance, and minimize generation of unwanted EMI.

- · Put the D1 component on the board first.
- Use a small size ceramic capacitor for C<sub>OUT</sub>.
- Make the switching loop (C<sub>OUT</sub> to D1 to SW to PGND to C<sub>OUT</sub>) as small as possible.
- Leave a copper area near the D1 diode for thermal dissipation.
- Put the R<sub>VCC</sub> resistor in series with the C<sub>VCC</sub> capacitor as near the device as possible between the VCC and PGND pins.
- Connect the COMP pin to the compensation components (R<sub>COMP</sub> and C<sub>COMP</sub>).
- Connect the C<sub>COMP</sub> capacitor to the analog ground trace.
- Connect the AGND pin directly to the analog ground plane. Connect the AGND pin to the R<sub>MODE</sub>, R<sub>UVLOB</sub>, R<sub>T</sub>, C<sub>SS</sub>, and R<sub>FBB</sub> components.
- Connect the exposed pad to the AGND pin under the device.
- Add several vias under the exposed pad to help conduct heat away from the device. Connect the vias to a large ground plane on the bottom layer.



## 12.2 Layout Examples



図 12-1. PCB Layout Example

## 13 Device and Documentation Support

## 13.1 Device Support

## 13.1.1 サード・パーティ製品に関する免責事項

サード・パーティ製品またはサービスに関するテキサス・インスツルメンツの出版物は、単独またはテキサス・インスツルメンツの製品、サービスと一緒に提供される場合に関係なく、サード・パーティ製品またはサービスの適合性に関する是認、サード・パーティ製品またはサービスの是認の表明を意味するものではありません。

## 13.1.2 Development Support

## 13.1.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the LM5157x-Q1 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage  $(V_{IN})$ , output voltage  $(V_{OUT})$ , and output current  $(I_{OUT})$  requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- · Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

### 13.1.3 Export Control Notice

Recipient agrees to not knowingly export or re-export, directly or indirectly, any product or technical data (as defined by the U.S., EU, and other Export Administration Regulations) including software, or any controlled product restricted by other applicable national regulations, received from disclosing party under nondisclosure obligations (if any), or any direct product of such technology, to any destination to which such export or re-export is restricted or prohibited by U.S. or other applicable laws, without obtaining prior authorization from U.S. Department of Commerce and other competent Government authorities to the extent required by those laws.

### 13.2 Documentation Support

## 13.2.1 Related Documentation

For related documentation see the following:

- Texas Instruments, How to Design a Boost Converter Using LM5157x
- Texas Instruments, How to Design an Isolated Flyback Converter Using LM5157x
- Texas Instruments, How to Design a SEPIC Converter Using LM5157x
- Texas Instruments, LM5157Q1EVM-BST User's Guide
- Texas Instruments, LM5157Q1EVM-FLY User's Guide
- Texas Instruments, LM5157Q1EVM-SEPIC User's Guide

## 13.3 ドキュメントの更新通知を受け取る方法

ドキュメントの更新についての通知を受け取るには、ti.com のデバイス製品フォルダを開いてください。「更新の通知を受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。

## 13.4 サポート・リソース

TI E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。



リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。 TI の使用条件を参照してください。

## 13.5 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

WEBENCH® is a registered trademark of Texas Instruments.

すべての商標は、それぞれの所有者に帰属します。

## 13.6 静電気放電に関する注意事項



この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。

ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。

## 13.7 用語集

テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。



## 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 9-Nov-2025

### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
|                       |        |               |                 |                       |      | (4)                           | (5)                        |              |                  |
| LM51571QRTERQ1        | Active | Production    | WQFN (RTE)   16 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 150   | 51571Q           |
| LM51571QRTERQ1.A      | Active | Production    | WQFN (RTE)   16 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 150   | 51571Q           |
| LM5157QRTERQ1         | Active | Production    | WQFN (RTE)   16 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 150   | L5157Q           |
| LM5157QRTERQ1.A       | Active | Production    | WQFN (RTE)   16 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 150   | L5157Q           |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents Tl's knowledge and belief as of the date that it is provided. Tl bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. Tl has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. Tl and Tl suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF LM5157-Q1:

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# **PACKAGE OPTION ADDENDUM**

www.ti.com 9-Nov-2025

● Catalog : LM5157

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 16-Aug-2023

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LM51571QRTERQ1 | WQFN            | RTE                | 16 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| LM5157QRTERQ1  | WQFN            | RTE                | 16 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |

www.ti.com 16-Aug-2023



## \*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LM51571QRTERQ1 | WQFN         | RTE             | 16   | 3000 | 367.0       | 367.0      | 35.0        |
| LM5157QRTERQ1  | WQFN         | RTE             | 16   | 3000 | 367.0       | 367.0      | 35.0        |

3 x 3, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





PLASTIC QUAD FLATPACK - NO LEAD



## NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TIの製品は、TIの販売条件、TIの総合的な品質ガイドライン、 ti.com または TI 製品などに関連して提供される他の適用条件に従い提供されます。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 TI がカスタム、またはカスタマー仕様として明示的に指定していない限り、TI の製品は標準的なカタログに掲載される汎用機器です。

お客様がいかなる追加条項または代替条項を提案する場合も、TIはそれらに異議を唱え、拒否します。

Copyright © 2025, Texas Instruments Incorporated

最終更新日: 2025 年 10 月