# MCT8314Z センサ付き台形制御、統合 FET BLDC モーター ドライバ

## 1 特長

- センサ付き台形波制御機能を内蔵した三相 BLDC モ ーター ドライバ
  - ホール センサを使った台形波 (120°) 整流
  - アナログまたはデジタル ホール入力をサポート
  - 構成可能な PWM 変調: 同期 / 非同期
  - サイクル単位の電流制限により位相電流を制限
  - 最大 100kHz の PWM 周波数をサポート
  - 自動同期整流により電力損失を低減
- 動作電圧:5.0V~35V (絶対最大定格 40V)
- 高い出力電流能力: 1.5A (ピーク)
- 低い MOSFET オンステート抵抗
  - $T_A$  = 25°C  $\sim$  575mΩ  $\oslash$   $R_{DS(ON)}$  (HS + LS)
- 低消費電力スリープ モード
  - V<sub>VM</sub> = 24V \ T<sub>A</sub> = 25°C ♥ 1.5µA
- 電流制限機能内蔵により、外付けの電流センス抵抗が
- 柔軟なデバイス構成オプション
  - MCT8314ZS:デバイスの構成とフォルトステータ スのための 5MHz、16 ビット SPI インターフェイス
  - MCT8314ZH:ハードウェア ピンベースの構成
- 1.8V、3.3V、5V のロジック入力をサポート
- 5V (5%)、30mA の LDO レギュレータを内蔵
- 各種保護機能を内蔵
  - 電源低電圧誤動作防止 (UVLO)
  - チャージ ポンプ低電圧 (CPUV)
  - 過電流保護 (OCP)
  - モーター ロック保護
  - 熱警告およびシャットダウン (OTW/OTSD)
  - フォルト状況表示ピン (nFAULT)
  - SPI によるフォルト診断 (オプション)

# 2 アプリケーション

- ブラシレス DC (BLDC) モーター モジュール
- HVAC モーター
- 小型家電製品
- OA 機器
- ファクトリ オートメーションおよびロボティクス

### 3 概要

MCT8314Z は、12~24V ブラシレス DC モーターを駆動 するための、コード作成不要のセンサ付きシングルチップ 台形波整流デバイスを提供します。MCT8314Z は、大電 力駆動能力を実現するため、40V の絶対最大定格と  $575m\Omega$  (ハイサイドとローサイドを合わせて) の小さい R<sub>DS(ON)</sub> を持つ 3 つのハーフ H ブリッジを内蔵していま す。内蔵された電流制限機能により、起動時または高負 荷時のモーター電流が制限され、外付けの検出抵抗が不 要になります。内蔵の 5V LDO は、デバイスに必要な電 圧レールを生成し、外部回路に電力を供給できます。

MCT8314Z は固定機能のステートマシンでセンサ付き台 形波制御を実装しているため、ブラシレス DC モーターを 回転させるための外部マイクロコントローラは不要です。 MCT8314Z デバイスは、位置をセンスするために 3 個の アナログホールコンパレータを内蔵しており、センサ付き 台形波 BLDC モーター制御を実現できます。制御方式 は、モーター電流制限動作からフォルト応答まで、ハード ウェア ピンまたはレジスタ設定を使って詳細に設定できま す。速度は、PWM 入力を使って制御できます。

MCT8314Z は、本デバイス自身、モーター、システムをフ オルトイベントから保護するために設計された多くの保護 機能を内蔵しています。

設計上の考慮事項とデバイス使用上の推奨事項について は、Application Information を参照してください。

## 製品情報(1)

| 部品番号                     | パッケージ     | 本体サイズ (公称)      |
|--------------------------|-----------|-----------------|
| MCT8314ZS <sup>(2)</sup> | WQFN (24) | 3.00mm × 3.00mm |
| MCT8314ZH                | WQFN (24) | 3.00mm × 3.00mm |

- 利用可能なすべてのパッケージについては、データシートの末尾 にある注文情報を参照してください。
- このデバイスはプレビューのみで供給されます。



簡略回路図



## **Table of Contents**

| 1 特長                                  | 1  | 8 Register Map                               | 46               |
|---------------------------------------|----|----------------------------------------------|------------------|
| 2アプリケーション                             |    | 8.1 STATUS Registers                         |                  |
| 3 概要                                  |    | 8.2 CONTROL Registers                        | 51               |
| 4 Device Comparison Table             |    | 9 Application and Implementation             | 6 <mark>2</mark> |
| 5 Pin Configuration and Functions     |    | 9.1 Application Information                  | 62               |
| 6 Specifications                      |    | 9.2 Hall Sensor Configuration and Connection | 63               |
| 6.1 Absolute Maximum Ratings          | 6  | 9.3 Typical Applications                     | 67               |
| 6.2 ESD Ratings                       |    | 9.4 Power Supply Recommendations             | 70               |
| 6.3 Recommended Operating Conditions  |    | 9.5 Layout                                   | 70               |
| 6.4 Thermal Information               |    | 10 Device and Documentation Support          |                  |
| 6.5 Electrical Characteristics        |    | 10.1 Documentation Support                   |                  |
| 6.6 SPI Timing Requirements           |    | 10.2 サポート・リソース                               | 74               |
| 6.7 SPI Secondary Device Mode Timings |    | 10.3 Trademarks                              |                  |
| 6.8 Typical Characteristics           |    | 10.4 静電気放電に関する注意事項                           | 74               |
| 7 Detailed Description                |    | 10.5 用語集                                     | 74               |
| 7.1 Overview                          |    | 11 Revision History                          |                  |
| 7.2 Functional Block Diagram          |    | 12 Mechanical, Packaging, and Orderable      |                  |
| 7.3 Feature Description               |    | Information                                  | 74               |
| 7.4 Device Functional Modes           |    | 12.1 Package Option Addendum                 | 75               |
| 7.5 SPI Communication                 | 44 | 12.2 Tape and Reel Information               |                  |



# **4 Device Comparison Table**

| DEVICE    | PACKAGES                 | INTERFACE |
|-----------|--------------------------|-----------|
| MCT8314ZS | 24-pin WQFN (3x3 mm)     | SPI       |
| MCT8314ZH | 24-piii WQFN (3X3 IIIII) | Hardware  |

表 4-1. MCT8314ZS (SPI variant) vs. MCT8314ZH configuration comparison

| Parameters                                                 | MCT8314ZS (SPI variant)                                                                                                  | MCT8314ZH (Hardware variant)                                                                                                   |
|------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|
| PWM control mode settings                                  | PWM_MODE bits (4 settings)                                                                                               | MODE pin (7 settings)                                                                                                          |
| Direction settings                                         | DIR bit (2 settings)                                                                                                     | DIR pin (2 settings)                                                                                                           |
| Current limit threshold                                    | Selectable by resistor                                                                                                   | r to AGND on ILIM pin                                                                                                          |
| Current limit configuration                                | ILIM_RECIR bit (2 settings),<br>PWM_100_DUTY_SEL bit                                                                     | Recirculation fixed to Brake mode and PWM frequency for 100% duty fixed to 20 kHz                                              |
| Lead angle settings                                        | ADVANCE_LVL bits (8 settings)                                                                                            | ADVANCE pin (7 settings)                                                                                                       |
| FG configuration                                           | FGOUT_SEL bits (4 settings)                                                                                              | 3x or 1x commutation frequency depending FGSEL/LOCK_DET_TIME pin configuration                                                 |
| Motor lock configuration: mode, detection and retry timing | MTR_LOCK_MODE bits (4 settings), MTR_LOCK_TDET bits (4 settings), MTR_LOCK_RETRY bit (2 settings)                        | Enabled with 500-ms automatic retry time, FGSEL/LOCK_DET_TIME pin (3 or 4 detection time settings, depending on configuration) |
| Automatic synchronous rectification                        | EN_ASR bit (2 settings)                                                                                                  | MODE pin (6 settings)                                                                                                          |
| OCP configuration                                          | OCP_MODE bits (4 settings), I <sub>OCP,min</sub> = 3 A,<br>OCP_DEG bits (4 settings), and<br>OCP_RETRY bits (2 settings) | Enabled with latched shutdown mode, I <sub>OCP,min</sub> = 3 A, 0.6 μs deglitch time                                           |
| Overvoltage protection configuration                       | OVP_EN bit (2 settings), OVP_SEL bit (2 settings)                                                                        | Enabled and level is fixed to 34 V (typ)                                                                                       |
| SDO pin configuration                                      | SDO_MODE bit (2 settings)                                                                                                | NA                                                                                                                             |
| SPI fault configuration                                    | SPI_PARITY bit (2 settings), SPI_SCLK_FLT bit (2 settings), SPI_ADDR_FLT bit (2 settings)                                | NA                                                                                                                             |

資料に関するフィードバック(ご意見やお問い合わせ)を送信

3



## **5 Pin Configuration and Functions**



FGSEL/ LOCK\_DET\_TIME HNC HNB 24 23 22 7 20 ADVANCE 19 HPB DIR HNA 2 18 ILIM 3 17 HPA MCT8314ZH **BRAKE** AGND 4 16 (PowerPAD) PWM 5 15 AVDD 14 nSLEEP FG 6 CP 7 13 nFAULT 10 12 OUTC ₹

図 5-1. MCT8314ZS 24-Pin VQFN With Exposed Thermal Pad Top View

図 5-2. MCT8314ZH 24-Pin VQFN With Exposed Thermal Pad Top View

表 5-1. Pin Functions

| PIN                         | 24-pin F  | Package   | TYPE(1)                                                                                                                                                       | DESCRIPTION                                                                                                                                                                       |  |  |
|-----------------------------|-----------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME                        | MCT8314ZS | MCT8314ZH | ITPE(')                                                                                                                                                       | DESCRIPTION                                                                                                                                                                       |  |  |
| ADVANCE                     | _         | 1         | I                                                                                                                                                             | Advance angle level setting. This pin is a 7-level input pin set by an external resistor.                                                                                         |  |  |
| AGND                        | 16        | 16        | GND                                                                                                                                                           | Device analog ground. Refer Layout Guidelines for connections recommendation.                                                                                                     |  |  |
| AVDD                        | 15        | 15        | 5.0-V internal regulator output. Connect an X5R or X7R, 2.2-μF, 16-V ce capacitor between the AVDD and AGND pins. This regulator can source 30 mA externally. |                                                                                                                                                                                   |  |  |
| BRAKE                       | 4         | 4         | I                                                                                                                                                             | High $\to$ Brake the motor when High by turning all low side MOSFETs ON Low $\to$ normal operation                                                                                |  |  |
| СР                          | 7         | 7         | PWR O                                                                                                                                                         | between the CP and VM pins.                                                                                                                                                       |  |  |
| DIR                         | _         | 2         | I                                                                                                                                                             | Direction pin for setting the direction of the motor rotation to clockwise or counterclockwise.                                                                                   |  |  |
| FG                          | 6         | 6         | 0                                                                                                                                                             | Motor Speed indicator output. Open-drain output requires an external pull-up resistor to 1.8V to 5.0V. It can be set to different division factor of Hall signals (see FG Signal) |  |  |
| FGSEL/<br>LOCK_DE<br>T_TIME | _         | 24        | 1                                                                                                                                                             | Electrical frequency generation output mode and Motor lock detection time settings. This pin is a 7-level input pin set by an external resistor.                                  |  |  |
| HNA                         | 18        | 18        | I                                                                                                                                                             | Phase A hall element negative input. Noise filter capacitors may be desirable, connected between the positive and negative hall inputs.                                           |  |  |
| HNB                         | 20        | 20        | I                                                                                                                                                             | Phase B hall element negative input. Noise filter capacitors may be desirable, connected between the positive and negative hall inputs.                                           |  |  |
| HNC                         | 22        | 22        | I                                                                                                                                                             | Phase C hall element negative input. Noise filter capacitors may be desirable, connected between the positive and negative hall inputs.                                           |  |  |

資料に関するフィードバック(ご意見やお問い合わせ)を送信

Copyright © 2025 Texas Instruments Incorporated



## 表 5-1. Pin Functions (続き)

| PIN         | 24-pin F  | Package   | <b>=</b> (1)        | DECODINE                                                                                                                                                                                                                                                      |
|-------------|-----------|-----------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME        | MCT8314ZS | MCT8314ZH | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                   |
| HPA         | 17        | 17        | I                   | Phase A hall element positive input. Noise filter capacitors may be desirable, connected between the positive and negative hall inputs.                                                                                                                       |
| НРВ         | 19        | 19        | I                   | Phase B hall element positive input. Noise filter capacitors may be desirable, connected between the positive and negative hall inputs.                                                                                                                       |
| HPC         | 21        | 21        | I                   | Phase C hall element positive input. Noise filter capacitors may be desirable, connected between the positive and negative hall inputs.                                                                                                                       |
| ILIM        | 3         | 3         | I                   | Set the threshold for phase current used in cycle by cycle current limit.                                                                                                                                                                                     |
| MODE        | _         | 23        | I                   | PWM input mode setting. This pin is a 7-level input pin set by an external resistor.                                                                                                                                                                          |
| nFAULT      | 13        | 13        | 0                   | Fault indicator. Pulled logic-low with fault condition; Open-drain output requires an external pull-up resistor to 1.8V to 5.0V. Tie nFAULT to GND if not used.                                                                                               |
| nSCS        | 2         | _         | I                   | Serial chip select. A logic low on this pin enables serial interface communication.                                                                                                                                                                           |
| nSLEEP      | 14        | 14        | I                   | Driver nSLEEP. When this pin is logic low, the device goes into a low-power sleep mode. An 20 to 40-µs low pulse can be used to reset fault conditions without entering sleep mode.                                                                           |
| OUTA        | 10        | 10        | PWR O               | Half bridge output A                                                                                                                                                                                                                                          |
| OUTB        | 11        | 11        | PWR O               | Half bridge output B                                                                                                                                                                                                                                          |
| OUTC        | 12        | 12        | PWR O               | Half bridge output C                                                                                                                                                                                                                                          |
| PGND        | 9         | 9         | GND                 | Device power ground. Refer Layout Guidelines for connections recommendation.                                                                                                                                                                                  |
| PWM         | 5         | 5         | I                   | PWM input for motor control. Set the duty cycle and switching frequency of the phase voltage of the motor.                                                                                                                                                    |
| SCLK        | 1         | _         | I                   | Serial clock input. Serial data is shifted out and captured on the corresponding rising and falling edge on this pin (SPI devices).                                                                                                                           |
| SDI         | 24        | _         | I                   | Serial data input. Data is captured on the falling edge of the SCLK pin (SPI devices).                                                                                                                                                                        |
| SDO         | 23        | _         | 0                   | Serial data output. Data is shifted out on the rising edge of the SCLK pin. This pin requires an external pullup resistor (SPI devices).                                                                                                                      |
| VM          | 8         | 8         | PWR I               | Power supply. Connect to motor supply voltage; bypass to PGND with two 0.1- $\mu\text{F}$ capacitors (for each pin) plus one bulk capacitor rated for VM. TI recommends a capacitor voltage rating at least twice the normal operating voltage of the device. |
| Thermal pad |           |           | GND                 | Must be connected to analog ground.                                                                                                                                                                                                                           |

<sup>(1)</sup> I = input, O = output, GND = ground pin, PWR = power, NC = no connect



## 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating ambient temperature range (unless otherwise noted)(1)

|                                                                                                                    | MIN             | MAX                 | UNIT |
|--------------------------------------------------------------------------------------------------------------------|-----------------|---------------------|------|
| Power supply pin voltage (VM)                                                                                      | -0.3            | 40                  | V    |
| Power supply voltage ramp (VM) from $V_{VM}$ < 4.2 V to $V_{VM}$ = 35 V and from 6 V < $V_{VM}$ to $V_{VM}$ = 35 V |                 | 4                   | V/µs |
| Power supply voltage ramp (VM) from 4.2 V $\leq$ V <sub>VM</sub> $\leq$ 6 V to V <sub>VM</sub> = 35 V              |                 | 1                   | V/µs |
| Voltage difference between ground pins (PGND, AGND)                                                                | -0.3            | 0.3                 | V    |
| Charge pump voltage (CP)                                                                                           | -0.3            | V <sub>M</sub> + 6  | V    |
| Analog regulators pin voltage (AVDD)                                                                               | -0.3            | 5.75                | V    |
| Hall pin input voltage (HPx, HNx)                                                                                  | -0.3            | 5.75                | V    |
| Configuration pin input voltage (ILIM, ADVANCE, LOCK_DET_TIME, MODE)                                               | -0.3            | 5.75                | V    |
| Logic pin input voltage (PWM, BRAKE, DIR, nSLEEP, nSCS, SCLK, SDI)                                                 | -0.3            | 5.75                | V    |
| Logic pin output voltage (nFAULT, SDO)                                                                             | -0.3            | 5.75                | V    |
| Output pin voltage (OUTA, OUTB, OUTC)                                                                              | -1              | V <sub>VM</sub> + 1 | V    |
| Ambient temperature, T <sub>A</sub>                                                                                | -40             | 125                 | °C   |
| Junction temperature, T <sub>J</sub>                                                                               | -40             | 150                 | °C   |
| Storage tempertaure, T <sub>stg</sub>                                                                              | <del>-</del> 65 | 150                 | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

## 6.2 ESD Ratings

|                    |               |                                                                       | VALUE | UNIT |
|--------------------|---------------|-----------------------------------------------------------------------|-------|------|
| ./                 | Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>     | ±2000 | V    |
| V <sub>(ESD)</sub> | discharge     | Charged device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±500  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## **6.3 Recommended Operating Conditions**

over operating ambient temperature range (unless otherwise noted)

|                      |                                |                                              | MIN  | NOM | MAX  | UNIT |
|----------------------|--------------------------------|----------------------------------------------|------|-----|------|------|
| V <sub>VM</sub>      | Power supply voltage           | V <sub>VM</sub>                              | 5    | 24  | 35   | V    |
| f <sub>PWM</sub>     | Output PWM frequency           | OUTA, OUTB, OUTC                             |      |     | 100  | kHz  |
| I <sub>OUT</sub> (1) | Peak output winding current    | OUTA, OUTB, OUTC                             |      |     | 1.5  | Α    |
| V                    | Logic input voltage            | PWM, BRAKE, DIR, nSLEEP, nSCS, SCLK, SDI     | -0.1 |     | 5.5  | V    |
| V <sub>IN</sub>      | Configuration input voltage    | ILIM, ADVANCE, FGSEL/<br>LOCK_DET_TIME, MODE | -0.1 |     | AVDD | V    |
| V <sub>OD</sub>      | Open drain pullup voltage      | nFAULT, SDO                                  | -0.1 |     | 5.5  | V    |
| V <sub>SDO</sub>     | Push-pull voltage              | SDO                                          | 2.2  |     | 5.5  | V    |
| I <sub>OD</sub>      | Open drain output current      | nFAULT, SDO                                  |      |     | 5    | mA   |
| T <sub>A</sub>       | Operating ambient temperature  |                                              | -40  |     | 125  | °C   |
| TJ                   | Operating Junction temperature |                                              | -40  |     | 150  | °C   |

(1) Power dissipation and thermal limits must be observed

資料に関するフィードバック(ご意見やお問い合わせ)を送信

Copyright © 2025 Texas Instruments Incorporated

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## **6.4 Thermal Information**

|                       |                                              | MCT8314Z   |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | WQFN (RRM) | UNIT |
|                       |                                              | 24 Pins    |      |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance       | 43.6       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 39.7       | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 17.6       | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 0.7        | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 17.6       | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 6.1        | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## 6.5 Electrical Characteristics

 $T_J = -40$ °C to +150°C,  $V_{VM} = 5$  to 35 V (unless otherwise noted). Typical limits apply for  $T_A = 25$ °C,  $V_{VM} = 24$  V

|                    | PARAMETER                           | TEST CONDITIONS                                                                            | MIN | TYP | MAX  | UNIT |
|--------------------|-------------------------------------|--------------------------------------------------------------------------------------------|-----|-----|------|------|
| POWER S            | SUPPLIES                            |                                                                                            |     |     |      |      |
|                    | V04 -1                              | V <sub>VM</sub> > 6 V, nSLEEP = 0, T <sub>A</sub> = 25 °C                                  |     | 1.5 | 2.5  | μA   |
| $I_{VMQ}$          | VM sleep mode current               | nSLEEP = 0                                                                                 |     | 1.5 | 5    | μA   |
|                    | VM standbases de santa              | nSLEEP = 1, PWM = BRAKE = 0, SPI = 'OFF'                                                   |     | 6.8 | 10   | mA   |
| I <sub>VMS</sub>   | VM standby mode current             | V <sub>VM</sub> > 6 V, nSLEEP = 1, PWM = BRAKE<br>= 0, SPI = 'OFF', T <sub>A</sub> = 25 °C |     | 6.8 | 8    | mA   |
|                    |                                     | V <sub>VM</sub> > 6 V, nSLEEP = 1, f <sub>PWM</sub> = 25 kHz,<br>T <sub>A</sub> = 25 °C    |     | 8   | 9    | mA   |
| I <sub>VM</sub>    | VM operating mode current           | $V_{VM} > 6 \text{ V, nSLEEP} = 1, f_{PWM} = 100 \text{ kHz,}$<br>$T_A = 25 \text{ °C}$    |     | 9   | 10   | mA   |
|                    |                                     | nSLEEP =1, f <sub>PWM</sub> = 25 kHz                                                       |     | 9   | 11   | mA   |
|                    |                                     | nSLEEP =1, f <sub>PWM</sub> = 100 kHz                                                      |     | 9   | 11   | mA   |
| V <sub>AVDD</sub>  | Analog regulator voltage            | V <sub>VM</sub> > 6 V, 0 mA ≤ I <sub>AVDD</sub> ≤ 30 mA                                    | 4.7 | 5   | 5.3  | V    |
| I <sub>AVDD</sub>  | External analog regulator load      |                                                                                            |     |     | 30   | mA   |
| C <sub>AVDD</sub>  | Capacitance for AVDD <sup>(1)</sup> | External load: 0mA ≤l <sub>AVDD</sub> ≤ 30 mA                                              | 0.7 | 2.2 | 2.64 | uF   |
| $V_{CP}$           | Charge pump regulator voltage       | V <sub>CP</sub> with respect to VM                                                         | 3.5 | 4.7 | 5.2  | V    |
| C <sub>CP</sub>    | Charge pump capacitance (1)         | Capacitance between CP and VM                                                              | 80  | 220 | 330  | nF   |
| t <sub>WAKE</sub>  | Wakeup time                         | V <sub>VM</sub> > V <sub>UVLO</sub> , nSLEEP = 1 to outputs ready and nFAULT released      |     | 3.5 | 5    | ms   |
| t <sub>SLEEP</sub> | Time to enter sleep mode            | nSLEEP = 0 period to enter sleep mode                                                      |     |     | 120  | μs   |
| t <sub>RST</sub>   | Reset Pulse time                    | nSLEEP = 0 period to reset faults                                                          | 20  |     | 40   | μs   |
| LOGIC-LI           | EVEL INPUTS (PWM, BRAKE, DIR, nSL   | EEP, SCLK, SDI, nSCS)                                                                      |     |     |      |      |
| V <sub>IL</sub>    | Input logic low voltage             |                                                                                            | 0   |     | 0.6  | V    |
| V                  | Input logic high voltage            | Other Pins                                                                                 | 1.5 |     | 5.5  | V    |
| $V_{IH}$           | Imput logic high voltage            | nSLEEP                                                                                     | 1.6 |     | 5.5  | V    |
| V                  | Input logic hystoresis              | Other Pins                                                                                 | 150 | 250 | 420  | mV   |
| $V_{HYS}$          | Input logic hysteresis              | nSLEEP                                                                                     | 95  | 300 | 420  | mV   |
| I <sub>IL</sub>    | Input logic low current             | V <sub>PIN</sub> (Pin Voltage) = 0 V                                                       | -1  |     | 1    | μA   |

資料に関するフィードバック(ご意見やお問い合わせ)を送信

1



 $T_J = -40$ °C to +150°C,  $V_{VM} = 5$  to 35 V (unless otherwise noted). Typical limits apply for  $T_A = 25$ °C,  $V_{VM} = 24$  V

|                     | PARAMETER                                                             | TEST CONDITIONS                                                        | MIN                  | TYP                    | MAX                  | UNIT |
|---------------------|-----------------------------------------------------------------------|------------------------------------------------------------------------|----------------------|------------------------|----------------------|------|
|                     |                                                                       | nSCS, V <sub>nSCS</sub> (Pin Voltage) = 5 V, VM < 6 V                  | -1                   |                        | 1                    | μΑ   |
| I <sub>IH</sub>     | Input logic high current                                              | nSCS, V <sub>nSCS</sub> (Pin Voltage) = 5 V, VM ≥ 6 V                  | -1                   |                        | 1                    | μΑ   |
|                     |                                                                       | nSLEEP, V <sub>nSLEEP</sub> (Pin Voltage) = 5 V                        | 10                   |                        | 30                   | μA   |
|                     |                                                                       | Other pins, V <sub>PIN</sub> (Pin Voltage) = 5 V                       | 25                   |                        | 75                   | μA   |
|                     | In and an III down an air to a co                                     | nSLEEP                                                                 | 150                  | 225                    | 300                  | kΩ   |
| R <sub>PD</sub>     | Input pulldown resistance                                             | Other pins                                                             | 70                   | 100                    | 130                  | kΩ   |
| C <sub>ID</sub>     | Input capacitance                                                     |                                                                        |                      | 30                     |                      | pF   |
| SEVEN-LE            | EVEL INPUTS (ADVANCE, MODE, FGSEL/L                                   | OCK_DET_TIME)                                                          |                      |                        |                      |      |
| V <sub>L1</sub>     | Input mode 1 voltage                                                  | Tied to AGND                                                           | 0                    |                        | 0.09*V <sub>AV</sub> | V    |
| V <sub>L2</sub>     | Input mode 2 voltage                                                  | 22 kΩ ± 5% to AGND                                                     | 0.12*V <sub>AV</sub> | 0.15*V <sub>AVDD</sub> | 0.2*V <sub>AVD</sub> | V    |
| V <sub>L3</sub>     | Input mode 3 voltage                                                  | 100 kΩ ± 5% to AGND                                                    | 00                   | 0.33*V <sub>AVDD</sub> | 0.4*V <sub>AVD</sub> | V    |
| $V_{L4}$            | Input mode 4 voltage                                                  | Hi-Z                                                                   | 00                   | 0.5*V <sub>AVDD</sub>  | 0.55*V <sub>AV</sub> | V    |
| $V_{L5}$            | Input mode 5 voltage                                                  | 100 kΩ ± 5% to AVDD                                                    |                      | 0.66*V <sub>AVDD</sub> | 0.73*V <sub>AV</sub> | V    |
| V <sub>L6</sub>     | Input mode 6 voltage                                                  | 22 kΩ ± 5% to AVDD                                                     | 0.77*V <sub>AV</sub> | 0.85*V <sub>AVDD</sub> | 0.9*V <sub>AVD</sub> | V    |
| V <sub>L7</sub>     | Input mode 7 voltage                                                  | Tied to AVDD                                                           | 0.94*V <sub>AV</sub> |                        | V <sub>AVDD</sub>    | V    |
| R <sub>PU</sub>     | Input pullup resistance                                               | To AVDD                                                                | 80                   | 100                    | 120                  | kΩ   |
| R <sub>PD</sub>     | Input pulldown resistance                                             | To AGND                                                                | 80                   | 100                    | 120                  | kΩ   |
| OPEN-DR             | AIN OUTPUTS (FG, SDO)                                                 |                                                                        |                      |                        |                      |      |
| V <sub>OL</sub>     | Output logic low voltage                                              | I <sub>OD</sub> = 5 mA                                                 |                      |                        | 0.4                  | V    |
| I <sub>OH</sub>     | Output logic high current                                             | V <sub>OD</sub> = 5 V                                                  | -1                   |                        | 1                    | μA   |
| C <sub>OD</sub>     | Output capacitance                                                    |                                                                        |                      |                        | 30                   | pF   |
| PUSH-PU             | LL OUTPUTS (SDO)                                                      |                                                                        |                      |                        |                      |      |
| V <sub>OL</sub>     | Output logic low voltage                                              | I <sub>OP</sub> = 5 mA                                                 | 0                    |                        | 0.4                  | V    |
| V <sub>OH</sub>     | Output logic high voltage                                             | I <sub>OP</sub> = 5 mA                                                 | 2.2                  |                        | 5.5                  | V    |
| I <sub>OL</sub>     | Output logic low leakage current                                      | V <sub>OP</sub> = 0 V                                                  | -1                   |                        | 1                    | μΑ   |
| I <sub>OH</sub>     | Output logic high leakage current                                     | V <sub>OP</sub> = 5 V                                                  | -1                   |                        | 1                    | μA   |
| C <sub>OD</sub>     | Output capacitance                                                    |                                                                        |                      |                        | 30                   | pF   |
| DRIVER C            | DUTPUTS                                                               |                                                                        |                      |                        | '                    |      |
|                     |                                                                       | V <sub>VM</sub> > 6 V, I <sub>OUT</sub> = 1 A, T <sub>A</sub> = 25°C   |                      | 575                    | 630                  | mΩ   |
| <b>D</b>            | Total MOSFET on resistance (High-side                                 | V <sub>VM</sub> < 6 V, I <sub>OUT</sub> = 1 A, T <sub>A</sub> = 25°C   |                      | 596                    | 660                  | mΩ   |
| R <sub>DS(ON)</sub> | + Low-side)                                                           | V <sub>VM</sub> > 6 V, I <sub>OUT</sub> = 1 A, T <sub>J</sub> = 150 °C |                      | 868                    | 960                  | mΩ   |
|                     |                                                                       | V <sub>VM</sub> < 6 V, I <sub>OUT</sub> = 1 A, T <sub>J</sub> = 150 °C |                      | 889                    | 972                  | mΩ   |
|                     | Phase pin slew rate switching low to high (Rising from 20 % to 80 %)  | V <sub>VM</sub> = 24 V, 50 mA ≤ I <sub>OUT</sub> ≤ 1.5 A               | 100                  | 200                    | 320                  | V/us |
| SR                  | Phase pin slew rate switching high to low (Falling from 80 % to 20 %) | V <sub>VM</sub> = 24 V, 50 mA ≤ I <sub>OUT</sub> ≤ 1.5 A               | 100                  | 200                    | 320                  | V/us |
|                     | Leakage current into OUTx                                             | V <sub>OUTx</sub> = V <sub>VM</sub> , nSLEEP = 1                       | -5                   |                        | 0                    | mA   |
| I <sub>LEAK</sub>   | Leakage current into OUTx                                             | V <sub>OUTx</sub> = 0 V, nSLEEP = 1                                    |                      |                        | 1                    | μA   |

Copyright © 2025 Texas Instruments Incorporated



 $T_J = -40$ °C to +150°C,  $V_{VM} = 5$  to 35 V (unless otherwise noted). Typical limits apply for  $T_A = 25$ °C,  $V_{VM} = 24$  V

|                        | PARAMETER                                        | TEST CONDITIONS                                                                               | MIN  | TYP  | MAX           | UNIT |
|------------------------|--------------------------------------------------|-----------------------------------------------------------------------------------------------|------|------|---------------|------|
| t <sub>DEAD</sub>      | Output dead time (high to low / low to high)     | V <sub>VM</sub> = 24 V, HS driver OFF to LS driver ON                                         |      | 500  | 750           | ns   |
| t <sub>PD</sub>        | Propagation delay (high-side / low-side ON/OFF)  | $V_{VM}$ = 24 V, 50 mA $\leq$ $I_{OUT}$ $\leq$ 1.5 A, PWM pin transition to OUTx transisition |      | 650  | 1050          | ns   |
| t <sub>MIN_PULSE</sub> | Minimum input pulse width for valid output pulse |                                                                                               | 600  |      |               | ns   |
| HALL COM               | PARATORS                                         |                                                                                               |      |      |               |      |
| V <sub>ICM</sub>       | Input Common Mode Voltage (Hall)                 |                                                                                               | 0.5  |      | AVDD –<br>1.2 | V    |
|                        | Voltage hysteresis (SPI Device)                  | HALL_HYS = 0                                                                                  | 1.5  | 5    | 10            | mV   |
| $V_{HYS\_HALL}$        | Voltage Hysteresis (OFF Device)                  | HALL_HYS = 1                                                                                  | 35   | 50   | 80            | mV   |
|                        | Voltage hysteresis (HW Device)                   |                                                                                               | 1.5  | 5    | 10            | mV   |
| $\Delta V_{HYS\_HALL}$ | Hall comparator hysteresis difference            | Between Hall A, Hall B and Hall C comparator                                                  | -8   |      | 8             | mV   |
| l <sub>l</sub>         | Input leakage current                            | HPx = HNx = 0 V                                                                               | -1   |      | 1             | μΑ   |
| t <sub>HDG</sub>       | Hall deglitch time                               |                                                                                               | 0.6  | 1.15 | 1.7           | μs   |
| t <sub>HEDG</sub>      | Hall Enable deglitch time                        | During power up                                                                               |      | 1.4  |               | μs   |
| CYCLE-BY-              | CYCLE CURRENT LIMIT                              |                                                                                               |      |      |               |      |
|                        |                                                  | $R_{ILIMIT} = 18 \text{ k}\Omega$                                                             | 0.46 | 0.5  | 0.59          | Α    |
| I <sub>LIMIT</sub>     | Current limit                                    | $R_{ILIMIT} = 9 k\Omega$                                                                      | 0.91 | 1    | 1.13          | Α    |
|                        |                                                  | $R_{ILIMIT} = 6 k\Omega$                                                                      | 1.35 | 1.5  | 1.66          | Α    |
| t <sub>BLANK</sub>     | Cycle by cycle current limit blank time          |                                                                                               |      | 5.0  |               | μs   |
| ADVANCE A              | ANGLE                                            |                                                                                               |      |      |               |      |
|                        | Advance Angle Setting (SPI Device)               | ADVANCE_LVL = 000 b                                                                           |      | 0    | 1             | 0    |
|                        |                                                  | ADVANCE_LVL = 001 b                                                                           | 3    | 4    | 5             | ۰    |
|                        |                                                  | ADVANCE_LVL = 010 b                                                                           | 6    | 7    | 8             | ۰    |
| Δ                      |                                                  | ADVANCE_LVL = 011 b                                                                           | 10   | 11   | 12            | ٥    |
| $\theta_{ADV}$         |                                                  | ADVANCE_LVL = 100 b                                                                           | 13.5 | 15   | 16.5          | ۰    |
|                        |                                                  | ADVANCE_LVL = 101 b                                                                           | 18   | 20   | 22            | ٥    |
|                        |                                                  | ADVANCE_LVL = 110 b                                                                           | 22.5 | 25   | 27.5          | ٥    |
|                        |                                                  | ADVANCE_LVL = 111 b                                                                           | 27   | 30   | 33            | 0    |
|                        |                                                  | ADVANCE pin tied to AGND                                                                      |      | 0    | 1             | ۰    |
|                        |                                                  | ADVANCE pin tied to 22 k $\Omega$ ± 5% to AGND                                                | 3    | 4    | 5             | 0    |
|                        |                                                  | ADVANCE pin tied to 100 k $\Omega$ ± 5% to AGND                                               | 10   | 11   | 12            | 0    |
| $\theta_{ADV}$         | Advance Angle Setting (HW Device)                | ADVANCE pin tied to Hi-Z                                                                      | 13.5 | 15   | 16.5          | ٥    |
|                        | (III Zenee)                                      | ADVANCE pin tied to 100 k $\Omega$ ± 5% to AVDD                                               | 18   | 20   | 22            | 0    |
|                        |                                                  | ADVANCE pin tied to 22 k $\Omega$ ± 5% to AVDD                                                | 22.5 | 25   | 27.5          | 0    |
|                        |                                                  | ADVANCE pin tied to Tied to AVDD                                                              | 27   | 30   | 33            | 0    |
| PROTECTIO              | ON CIRCUITS                                      |                                                                                               |      |      |               |      |
| \/                     | VM cumply under the set of the set (10.9.0)      | VM falling                                                                                    | 4.25 | 4.35 | 4.48          | V    |
| $V_{UVLO}$             | VM supply undervoltage lockout (UVLO)            | VM rising                                                                                     | 4.42 | 4.6  | 4.75          | V    |
| V <sub>UVLO_HYS</sub>  | VM supply undervoltage lockout hysteresis        | Rising to falling threshold                                                                   | 130  | 210  | 260           | mV   |
| t <sub>UVLO</sub>      | VM supply undervoltage deglitch time             |                                                                                               | 3    | 5    | 7             | μs   |



 $T_J = -40$ °C to +150°C,  $V_{VM} = 5$  to 35 V (unless otherwise noted). Typical limits apply for  $T_A = 25$ °C,  $V_{VM} = 24$  V

|                               | PARAMETER                                            | TEST CONDITIONS                                                                                  | MIN  | TYP  | MAX  | UNIT |
|-------------------------------|------------------------------------------------------|--------------------------------------------------------------------------------------------------|------|------|------|------|
|                               |                                                      | Supply rising, OVP_EN = 1, OVP_SEL = 0                                                           | 32.5 | 34   | 35   | V    |
|                               | Supply overvoltage protection (OVP)                  | Supply falling, OVP_EN = 1, OVP_SEL = 0                                                          | 31.8 | 33   | 34.3 | V    |
| V <sub>OVP</sub>              | (SPI Device)                                         | Supply rising, OVP_EN = 1, OVP_SEL = 1                                                           | 20   | 22   | 23   | V    |
|                               |                                                      | Supply falling, OVP_EN = 1, OVP_SEL = 1                                                          | 19   | 21   | 22   | V    |
| V                             | Supply overvoltage protection hysteresis             | Rising to falling threshold, OVP_SEL = 1                                                         | 0.9  | 1    | 1.1  | V    |
| V <sub>OVP_HYS</sub>          | (SPI Device)                                         | Rising to falling threshold, OVP_SEL = 0                                                         | 0.65 | 8.0  | 0.9  | V    |
| V <sub>OVP</sub>              | Supply overvoltage protection (OVP)                  | Supply rising                                                                                    | 32.5 | 34   | 35   | V    |
| VOVP                          | (HW Device)                                          | Supply falling                                                                                   | 31.8 | 33   | 34.3 | V    |
| V <sub>OVP_HYS</sub>          | Supply overvoltage protection hysteresis (HW Device) | Rising to falling threshold                                                                      | 0.65 | 0.8  | 0.9  | V    |
| t <sub>OVP</sub>              | Supply overvoltage deglitch time                     |                                                                                                  | 2.5  | 5    | 7    | μs   |
| V <sub>CPUV</sub>             | Charge pump undervoltage lockout                     | Supply rising                                                                                    | 2.2  | 2.5  | 2.8  | V    |
|                               | (above VM)                                           | Supply falling                                                                                   | 2.1  | 2.4  | 2.7  | V    |
| V <sub>CPUV_HYS</sub>         | Charge pump UVLO hysteresis                          | Rising to falling threshold                                                                      | 75   | 100  | 140  | mV   |
| V <sub>AVDD UV</sub>          | Analog regulator undervoltage lockout                | Supply falling                                                                                   | 3    | 3.1  | 3.3  | V    |
|                               |                                                      | Supply rising                                                                                    | 3.2  | 3.3  | 3.47 | V    |
| V <sub>AVDD</sub> _<br>uv_hys | Analog regulator undervoltage lockout hysteresis     | Rising to falling threshold                                                                      | 150  | 200  | 255  | mV   |
| I <sub>OCP</sub>              | Overcurrent protection trip point                    |                                                                                                  | 2.25 | 3.25 | 4.25 | Α    |
|                               | Overcurrent protection deglitch time (SPI Device)    | OCP_DEG = 00b                                                                                    | 0.02 | 0.2  | 0.4  | μs   |
|                               |                                                      | OCP_DEG = 01b                                                                                    | 0.2  | 0.6  | 1.2  | μs   |
| t <sub>OCP</sub>              |                                                      | OCP_DEG = 10b                                                                                    | 0.5  | 1.2  | 1.8  | μs   |
|                               |                                                      | OCP_DEG = 11b                                                                                    | 0.9  | 1.6  | 2.5  | μs   |
|                               | Overcurrent protection deglitch time (HW Device)     |                                                                                                  | 0.2  | 0.6  | 1.2  | μs   |
| toczov                        | Overcurrent protection retry time                    | OCP_RETRY = 0                                                                                    | 4    | 5    | 6    | ms   |
| <sup>T</sup> RETRY            | (SPI Device)                                         | OCP_RETRY = 1                                                                                    | 425  | 500  | 575  | ms   |
| t <sub>PWM_LOW</sub>          | PWM low time required for motor lock detection       |                                                                                                  |      | 200  |      | ms   |
|                               |                                                      | MOTOR_LOCK_TDET = 00b                                                                            | 270  | 300  | 330  | ms   |
| t.,                           | Motor lock detection time                            | MOTOR_LOCK_TDET = 01b                                                                            | 450  | 500  | 550  | ms   |
| <sup>t</sup> MTR_ LOCK        | (SPI Device)                                         | MOTOR_LOCK_TDET = 10b                                                                            | 900  | 1000 | 1100 | ms   |
|                               |                                                      | MOTOR_LOCK_TDET = 11b                                                                            | 4500 | 5000 | 5500 | ms   |
|                               |                                                      | FGSEL/LOCK_DET_TIME pin tied to AGND or tied to 100 k $\Omega$ ± 5% to AVDD                      | 270  | 300  | 330  | ms   |
| t <sub>MTR_</sub> LOCK        | Motor lock detection time                            | FGSEL/LOCK_DET_TIME pin tied to 22 k $\Omega$ ± 5% to AGND or tied to 22 k $\Omega$ ± 5% to AVDD | 450  | 500  | 550  | ms   |
|                               | (HW Device)                                          | FGSEL/LOCK_DET_TIME pin tied to 100 kΩ $\pm$ 5% to AGND or tied to AVDD                          | 900  | 1000 | 1100 | ms   |
|                               |                                                      | FGSEL/LOCK_DET_TIME pin floating (HiZ)                                                           | 4500 | 5000 | 5500 | ms   |
| t <sub>MTR</sub> LOCK R       | Motor lock retry time                                | MOTOR_LOCK_RETRY = 0b                                                                            | 450  | 500  | 550  | ms   |
| ETRY                          | (SPI Device)                                         | MOTOR_LOCK_RETRY = 1b                                                                            | 4500 | 5000 | 5500 | ms   |

 $T_J$  = -40°C to +150°C,  $V_{VM}$  = 5 to 35 V (unless otherwise noted). Typical limits apply for  $T_A$  = 25°C,  $V_{VM}$  = 24 V

|                                 | PARAMETER                            | TEST CONDITIONS                   | MIN | TYP | MAX | UNIT |
|---------------------------------|--------------------------------------|-----------------------------------|-----|-----|-----|------|
| t <sub>MTR_LOCK_R</sub><br>ETRY | Motor lock retry time<br>(HW Device) |                                   | 450 | 500 | 550 | ms   |
| T <sub>OTW_LDO</sub>            | Thermal shutdown temperature         | Die temperature (T <sub>J</sub> ) | 147 | 171 | 184 | °C   |
| T <sub>OTW_LDO_H</sub> ys       | Thermal shutdown hysteresis          | Die temperature (T <sub>J</sub> ) | 15  | 20  | 25  | °C   |
| T <sub>OTW_FET</sub>            | Thermal warning temperature          | Die temperature (T <sub>J</sub> ) | 132 | 145 | 158 | °C   |
| T <sub>OTW_FET_H</sub> ys       | Thermal warning hysteresis           | Die temperature (T <sub>J</sub> ) | 15  | 20  | 25  | °C   |
| T <sub>TSD_FET</sub>            | Thermal shutdown temperature (FET)   | Die temperature (T <sub>J</sub> ) | 150 | 165 | 178 | °C   |
| T <sub>TSD_FET_HY</sub>         | Thermal shutdown hysteresis (FET)    | Die temperature (T <sub>J</sub> ) | 17  | 18  | 19  | °C   |

<sup>(1)</sup> Effective capacitance including variations due to DC bias, temperature, manufacturing tolerance, etc.

# 6.6 SPI Timing Requirements

|                      |                            | MIN | NOM | MAX | UNIT |
|----------------------|----------------------------|-----|-----|-----|------|
| t <sub>READY</sub>   | SPI ready after power up   |     |     | 1   | ms   |
| t <sub>HI_nSCS</sub> | nSCS minimum high time     | 300 |     |     | ns   |
| t <sub>SU_nSCS</sub> | nSCS input setup time      | 25  |     |     | ns   |
| t <sub>HD_nSCS</sub> | nSCS input hold time       | 25  |     |     | ns   |
| t <sub>SCLK</sub>    | SCLK minimum period        | 100 |     |     | ns   |
| t <sub>SCLKH</sub>   | SCLK minimum high time     | 50  |     |     | ns   |
| t <sub>SCLKL</sub>   | SCLK minimum low time      | 50  |     |     | ns   |
| t <sub>SU_SDI</sub>  | SDI input data setup time  | 25  |     |     | ns   |
| t <sub>HD_SDI</sub>  | SDI input data hold time   | 25  |     |     | ns   |
| t <sub>DLY_SDO</sub> | SDO output data delay time |     |     | 30  | ns   |
| t <sub>EN_SDO</sub>  | SDO enable delay time      |     |     | 50  | ns   |
| t <sub>DIS_SDO</sub> | SDO disable delay time     |     |     | 50  | ns   |

# 6.7 SPI Secondary Device Mode Timings



図 6-1. SPI Secondary Device Mode Timing Diagram



## **6.8 Typical Characteristics**





図 6-3. R<sub>DS(ON)</sub> (high and low side combined) for MOSFETs over temperature



## 7 Detailed Description

#### 7.1 Overview

The MCT8314Z device is an integrated 575-mΩ (combined high-side and low-side MOSFET's on-state resistance) driver for 3-phase motor-drive applications. The device reduces system component count, cost, and complexity by integrating three half-bridge MOSFETs, gate drivers, a charge pump, and a linear regulator for the external load. A standard serial peripheral interface (SPI) provides a simple method for configuring the various device settings and reading fault diagnostic information through an external controller. Alternatively, a hardware interface (H/W) option allows for configuring the most commonly used settings through fixed external resistors.

The MCT8314Z device architecture uses an internal state machine to protect against short-circuit events, and protect against dv/dt parasitic turnon of the internal power MOSFET. The device also integrates a three-phase sensored trapezoidal commutation state machine using analog or digital hall sensors for position detection.

In addition to the high level of device integration, the MCT8314Z device provides a wide range of integrated protection features. These features include power-supply Undervoltage lockout (UVLO), charge-pump Undervoltage lockout (CPUV), overcurrent protection (OCP), AVDD Undervoltage lockout (AVDD\_UV), and overtemperature shutdown (OTW and OTSD). Fault events are indicated by the nFAULT pin with detailed information available in the SPI registers on the SPI device version.

The MCT8314ZZS and MCT8314ZZH devices are available in 0.4-mm pin pitch, WQFN surface-mount packages. The WQFN package size is 3 mm × 3 mm.



## 7.2 Functional Block Diagram



図 7-1. MCT8314ZS Block Diagram





図 7-2. MCT8314ZH Block Diagram



### 7.3 Feature Description

表 7-1 lists the recommended values of the external components for the driver.

#### 表 7-1. MCT8314Z External Components

| COMPONENTS           | PIN 1               | PIN 2        | RECOMMENDED                                                                                                                                                                                              |
|----------------------|---------------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| C <sub>VM1</sub>     | VM                  | PGND         | X5R or X7R, 0.1-µF, TI recommends a capacitor voltage rating at least twice the normal operating voltage of the device                                                                                   |
| C <sub>VM2</sub>     | VM                  | PGND         | ≥ 10-µF, TI recommends a capacitor voltage rating at least twice the normal operating voltage of the device                                                                                              |
| C <sub>CP</sub>      | СР                  | VM           | X5R or X7R, ≥16-V, 0.22-μF capacitor                                                                                                                                                                     |
| C <sub>AVDD</sub>    | AVDD                | AGND         | X5R or X7R, 2.2-µF, ≥16-V capacitor. In order for AVDD to accurately regulate output voltage, capacitor should have effective capacitance between 0.7-µF to 2.64-µF at 5 V across operating temperature. |
| R <sub>nFAULT</sub>  | VCC                 | nFAULT       | 5.1-kΩ, Pullup resistor                                                                                                                                                                                  |
| R <sub>FG</sub>      | VCC                 | FG           | 5.1-kΩ, Pullup resistor                                                                                                                                                                                  |
| R <sub>SDO</sub>     | VCC                 | SDO          | 5.1-kΩ, Pullup resistor                                                                                                                                                                                  |
| R <sub>MODE</sub>    | MODE                | AGND or AVDD | MCT8314ZH hardware interface                                                                                                                                                                             |
| R <sub>ADVANCE</sub> | ADVANCE             | AGND or AVDD | MCT8314ZH hardware interface                                                                                                                                                                             |
| R <sub>LOCK</sub>    | FGSEL/LOCK_DET_TIME | AGND         | MCT8314ZH hardware interface                                                                                                                                                                             |
| R <sub>ILIMIT</sub>  | ILIM                | AGND         | See セクション 7.3.11                                                                                                                                                                                         |

#### 7.3.1 Output Stage

The MCT8314Z device consists of an integrated 575-m $\Omega$  (combined high-side and low-side FET's on-state resistance) NMOS FETs connected in a three-phase bridge configuration. A doubler charge pump provides the proper gate-bias voltage to the high-side NMOS FETs across a wide operating voltage range in addition to providing 100% duty-cycle support. An internal linear regulator provides the gate-bias voltage for the low-side MOSFETs. The device has three VM motor power-supply pins which are to be connected to the motor-supply voltage.

#### 7.3.2 PWM Control Mode (1x PWM Mode)

The MCT8314Z family of devices provides seven different control modes to support various commutation and control methods. The MCT8314Z device provides a 1x PWM control mode for driving the BLDC motor in trapezoidal current-control mode. The MCT8314Z device uses 6-step block commutation tables that are stored internally. This feature lets a three-phase BLDC motor be controlled using a single PWM sourced from a simple controller. The PWM is applied on the PWM pin and determines the output frequency and duty cycle of the half-bridges.

The MCT8314Z family of devices supports both analog and digital hall inputs by changing mode input setting. Differential hall inputs should be connected to HPx and HNx pins (see  $\boxtimes$  7-3). Digital hall inputs should be connected to the HPx pins while keeping the HNx pins floating (see  $\boxtimes$  7-4).

The half-bridge output states are managed by the HPA, HNA, HPB, HNB, HPC and HNC pins in analog mode and HPA, HPB, HPC in digital mode which are used as state logic inputs. The state inputs are the position feedback of the BLDC motor. The 1x PWM mode usually operates with synchronous rectification (low-side MOSFET recirculation); however, the mode can be configured to use asynchronous rectification (MOSFET body diode freewheeling) as shown in 表 7-2.

資料に関するフィードバック(ご意見やお問い合わせ) を送信

Copyright © 2025 Texas Instruments Incorporated



## 表 7-2. PWM mode Configuration

| MODE Type | MODE Pin (Hardware Variant)               | Hall Configuration  | Modulation   | ASR configuration | ASR Mode     |  |
|-----------|-------------------------------------------|---------------------|--------------|-------------------|--------------|--|
| Mode 1    | Connected to AGND                         | Analog Hall Input   | Asynchronous |                   |              |  |
| Mode 2    | Connected to AGND with R <sub>MODE1</sub> | Digital Hall Input  | Asynchronous | EN ASR = 0        | ASR Disabled |  |
| Mode 3    | Connected to AGND with R <sub>MODE2</sub> | Analog Hall Input   |              | EN_ASK = 0        | ASK Disabled |  |
| Mode 4    | Hi-Z                                      | Digital Hall Input  |              |                   |              |  |
| Mode 5    | Connected to AVDD with R <sub>MODE2</sub> | Analog Hall Input   | Synchronous  |                   |              |  |
| Mode 6    | Connected to AVDD with R <sub>MODE1</sub> | Digital Hall Input  |              | EN_ASR = 1        | ASR Enabled  |  |
| Mode 7    | Connected to AVDD                         | Digital Hall Iliput |              |                   |              |  |

注

Texas Instruments does not recommend changing the MODE pin or PWM\_MODE register during operation of the power MOSFETs. Set PWM to a low level before changing the MODE pin or PWM\_MODE register.

#### 7.3.2.1 Analog Hall Input Configuration

☑ 7-3 shows the connection of analog Hall inputs to the driver. Analog Hall elements are fed to the Hall comparators, which zero crossing is used to generate the commutation logic.



図 7-3. 1x PWM Mode with Analog Hall Input

17



#### 7.3.2.2 Digital Hall Input Configuration



図 7-4. 1x PWM Mode with Digital Hall Input

#### 7.3.2.3 Asynchronous Modulation

The DIR pin controls the direction of BLDC motor in either clockwise or counter-clockwise direction. Tie the DIR pin low if this feature is not required.

The BRAKE input halts the motor by turning off all high-side MOSFETs and turning on all low-side MOSFETs when it is pulled high. This brake is independent of the states of the other input pins. Tie the BRAKE pin low if this feature is not required.

表 7-3 shows the configuration in 1x PWM mode with asynchronous modulation.

|       | HALL INPUTS    |                |                |                |                |                |              |             |              | DRIVER (    | DUTPUTS      |             |                   |   |   |  |   |   |   |  |      |
|-------|----------------|----------------|----------------|----------------|----------------|----------------|--------------|-------------|--------------|-------------|--------------|-------------|-------------------|---|---|--|---|---|---|--|------|
|       |                | DIR = 0        |                | DIR = 1        |                |                | PHASE A PHAS |             | SE B PHASE C |             |              |             |                   |   |   |  |   |   |   |  |      |
| STATE | HALL_A<br>/HPA | HALL_B<br>/HPB | HALL_C<br>/HPC | HALL_A<br>/HPA | HALL_B<br>/HPB | HALL_C<br>/HPC | High<br>Side | Low<br>Side | High<br>Side | Low<br>Side | High<br>Side | Low<br>Side | DESCRIPTION       |   |   |  |   |   |   |  |      |
| Stop  | 0              | 0              | 0              | 0              | 0              | 0              | 1            |             |              |             |              |             | Stop              |   |   |  |   |   |   |  |      |
| Оюр   | 1              | 1              | 1              | 1              | 1              | 1              |              |             |              |             |              |             |                   | _ | - |  | _ | _ | _ |  | Clop |
| 1     | 1              | 1              | 0              | 0              | 0              | 1              | L            | L           | PWM          | L           | L            | Н           | $B \rightarrow C$ |   |   |  |   |   |   |  |      |
| 2     | 1              | 0              | 0              | 0              | 1              | 1              | PWM          | L           | L            | L           | L            | Н           | $A \rightarrow C$ |   |   |  |   |   |   |  |      |
| 3     | 1              | 0              | 1              | 0              | 1              | 0              | PWM          | L           | L            | Н           | L            | L           | A 	o B            |   |   |  |   |   |   |  |      |
| 4     | 0              | 0              | 1              | 1              | 1              | 0              | L            | L           | L            | Н           | PWM          | L           | $C \rightarrow B$ |   |   |  |   |   |   |  |      |
| 5     | 0              | 1              | 1              | 1              | 0              | 0              | L            | Н           | L            | L           | PWM          | L           | $C \rightarrow A$ |   |   |  |   |   |   |  |      |
| 6     | 0              | 1              | 0              | 1              | 0              | 1              | L            | Н           | PWM          | L           | L            | L           | $B \rightarrow A$ |   |   |  |   |   |   |  |      |

表 7-3. Asynchronous Modulation

Copyright © 2025 Texas Instruments Incorporated

#### 7.3.2.4 Synchronous Modulation

表 7-4 shows the configuration in 1x PWM mode with synchronous modulation.

表 7-4. Synchronous Modulation

|       | HALL INPUTS    |                |                |                |                |                |              | DRIVER OUTPUTS |              |             |              |               |                   |      |   |   |   |     |
|-------|----------------|----------------|----------------|----------------|----------------|----------------|--------------|----------------|--------------|-------------|--------------|---------------|-------------------|------|---|---|---|-----|
|       |                | DIR = 0        |                |                | DIR = 1        |                | PHA          | PHASE A        |              | PHASE A     |              | ASE B PHASE C |                   | SE C |   |   |   |     |
| STATE | HALL_A<br>/HPA | HALL_B<br>/HPB | HALL_C<br>/HPC | HALL_A<br>/HPA | HALL_B<br>/HPB | HALL_C<br>/HPC | High<br>Side |                | High<br>Side | Low<br>Side | High<br>Side | Low<br>Side   | DESCRIPTION       |      |   |   |   |     |
| Stop  | 0              | 0              | 0              | 0              | 0              | 0              | 1            |                |              |             |              |               | Stop              |      |   |   |   |     |
| Отор  | 1              | 1              | 1              | 1              | 1              | 1              | _            |                |              |             |              |               |                   | _    | _ | _ | _ | Оюр |
| 1     | 1              | 1              | 0              | 0              | 0              | 1              | L            | L              | PWM          | !PWM        | L            | Н             | $B \rightarrow C$ |      |   |   |   |     |
| 2     | 1              | 0              | 0              | 0              | 1              | 1              | PWM          | !PWM           | L            | L           | L            | Н             | $A \rightarrow C$ |      |   |   |   |     |
| 3     | 1              | 0              | 1              | 0              | 1              | 0              | PWM          | !PWM           | L            | Н           | L            | L             | $A \rightarrow B$ |      |   |   |   |     |
| 4     | 0              | 0              | 1              | 1              | 1              | 0              | L            | L              | L            | Н           | PWM          | !PWM          | $C \rightarrow B$ |      |   |   |   |     |
| 5     | 0              | 1              | 1              | 1              | 0              | 0              | L            | Н              | L            | L           | PWM          | !PWM          | $C \rightarrow A$ |      |   |   |   |     |
| 6     | 0              | 1              | 0              | 1              | 0              | 1              | L            | Н              | PWM          | !PWM        | L            | L             | $B \rightarrow A$ |      |   |   |   |     |

#### 7.3.2.5 Motor Operation

☑ 7-5 and ☑ 7-6 shows the BLDC motor commutation with direction setting DIR (bit or pin) as 0 and 1 respectively.





図 7-5. BLDC Motor Commutation with DIR = 0

図 7-6. BLDC Motor Commutation with DIR = 1

注

Texas Instruments recommends motor direction (DIR) change when the motor is stationary.



#### 7.3.3 Device Interface Modes

The MCT8314Z family of devices supports two different interface modes (SPI and hardware) to let the end application design for either flexibility or simplicity ( $\boxtimes$  7-7 and  $\boxtimes$  7-8). The two interface modes share the same four pins, allowing the different versions to be pin-to-pin compatible. This compatibility lets application designers evaluate with one interface version and potentially switch to another with minimal modifications to their design.





図 7-8. MCT8314ZZH Hardware Interface

図 7-7. MCT8314ZZS SPI Interface

#### 7.3.3.1 Serial Peripheral Interface (SPI)

The SPI devices support a serial communication bus that lets an external controller send and receive data with the MCT8314Z. This variant lets the external controller configure device settings and read detailed fault information. The interface is a four wire interface using the SCLK, SDI, SDO, and nSCS pins which are described as follows:

- The SCLK pin is an input that accepts a clock signal to determine when data is captured and propagated on the SDI and SDO pins.
- · The SDI pin is the data input.
- The SDO pin is the data output. The SDO pin can be configured to either open-drain or push-pull through SDO MODE.
- The nSCS pin is the chip select input. A logic low signal on this pin enables SPI communication with the MCT8314Z. Placing an option pull-up resistor on this pin helps to avoid accidental SPI communication during power cycling on the controller or the driver.

For more information on the SPI, see the セクション 7.5 section.

#### 7.3.3.2 Hardware Interface

Hardware interface devices use three resistor-configurable inputs (in the place of SPI pins) which are ADVANCE, MODE, and FGSEL/LOCK\_DET\_TIME. This variant lets the application designer configure the most common device settings by tying the pin logic high or logic low, or with a simple pullup or pulldown resistor. This removes the requirement for an SPI bus from the external controller. General fault information can still be obtained through the nFAULT pin.

Product Folder Links: MCT8314Z

- The MODE pin configures the PWM control mode.
- The ADVANCE pin configures the lead angle of the output with respect to hall signals.
- The FGSEL/LOCK\_DET\_TIME pin configures the electrical frequency generation output mode and t<sub>MTR\_LOCK</sub>.

For more information on the hardware interface, see the セクション 7.3.9 section.

#### 7.3.4 AVDD Linear Voltage Regulator

A 5-V linear regulator is integrated into the MCT8314Z family of devices and is available for use by external circuitry. The AVDD regulator is used for powering up the internal digital circuitry of the device and additionally, this regulator can also provide the supply voltage for a low-power MCU or other circuitry supporting low current (up to 30 mA). The output of the AVDD regulator should be bypassed near the AVDD pin with a X5R or X7R, 2.2- $\mu$ F, 10-V ceramic capacitor routed directly back to the adjacent AGND ground pin. The AVDD nominal, no-load output voltage is 5 V.



図 7-9. AVDD Linear Regulator Block Diagram

Use 式 1 to calculate the power dissipated in the device by the AVDD linear regulator with VM as supply.

$$P = (V_{VM} - V_{AVDD}) \times I_{AVDD}$$
 (1)

For example, at a  $V_{VM}$  of 24 V, drawing 20 mA out of AVDD results in a power dissipation as shown in  $\gtrsim 2$ .

$$P = (24 \text{ V} - 5 \text{ V}) \times 20 \text{ mA} = 380 \text{ mW}$$
 (2)

21



#### 7.3.5 Charge Pump

Because the output stages use N-channel FETs, the device requires a gate-drive voltage higher than the VM power supply to enhance the high-side FETs fully. The MCT8314Z integrates a charge-pump circuit that generates a voltage above the VM supply for this purpose. The charge pump requires one external capacitor,  $C_{CP}$ , for operation. Use a X5R or X7R, 220-nF, 16-V ceramic capacitor for  $C_{CP}$  and place it near the VM and CP pins. The charge pump shuts down when nSLEEP is low.



#### 7.3.6 Slew Rate

The slew rate of each half-bridge is 200-V/ $\mu$ s. The slew rate is calculated by the rise time and fall time of the voltage on OUTx pin as shown in  $\boxtimes$  7-10.



図 7-10. Slew Rate Timings

23



#### 7.3.7 Cross Conduction (Dead Time)

The device is fully protected for any cross conduction of MOSFETs. In half-bridge configuration, the operation of high-side and low-side MOSFETs are ensured to avoid any shoot-through currents by inserting a dead time ( $t_{dead}$ ). This is implemented by sensing the gate-source voltage ( $V_{GS}$ ) of the high-side and low-side MOSFETs and ensuring that  $V_{GS}$  of high-side MOSFET has reached below turn-off levels before switching on the low-side MOSFET of same half-bridge as shown in  $\boxtimes$  7-11 and  $\boxtimes$  7-12.



図 7-11. Cross Conduction Protection



図 7-12. Dead Time

資料に関するフィードバック (ご意見やお問い合わせ) を送信

Copyright © 2025 Texas Instruments Incorporated

#### 7.3.8 Propagation Delay

The propagation delay time  $(t_{pd})$  is measured as the time between an input logic edge to change in gate driver voltage. This time has three parts consisting of the digital input deglitcher delay, analog driver, and comparator delay.

The input deglitcher prevents high-frequency noise on the input pins from affecting the output state of the gate drivers. To support multiple control modes, a small digital delay is added as the input command propagates through the device.



図 7-13. Propagation Delay Timing

#### 7.3.9 Pin Diagrams

This section presents the I/O structure of all digital input and output pins.

#### 7.3.9.1 Logic Level Input Pin (Internal Pulldown)

☑ 7-14 shows the input structure for the logic level pins: BRAKE, DIR, nSLEEP, PWM, SCLK and SDI. The input can be with a voltage or external resistor. It is recommended to put these pins low in device sleep mode to reduce leakage current through internal pull-down resistors.



図 7-14. Logic-Level Input Pin Structure

#### 7.3.9.2 Logic Level Input Pin (Internal Pullup)

☑ 7-15 shows the input structure for the logic level pin, nSCS. The input can be driven with a voltage or external resistor.





図 7-15. Logic nSCS

## 7.3.9.3 Open Drain Pin

☑ 7-16 shows the structure of the open-drain output pins, nFAULT, FG, and SDO in open drain mode. The open-drain output requires an external pullup resistor to function properly.



図 7-16. Open Drain

#### 7.3.9.4 Push Pull Pin

▼ 7-17 shows the structure of SDO in push-pull mode.



図 7-17. Push Pull

資料に関するフィードバック (ご意見やお問い合わせ) を送信

Copyright © 2025 Texas Instruments Incorporated

#### 7.3.9.5 Seven Level Input Pin

☑ 7-18 shows the structure of the seven level input pins, ADVANCE and MODE, on hardware interface devices. The input can be set with an external resistor.



図 7-18. Seven Level Input Pin Structure

#### 7.3.10 Automatic Synchronous Rectification Mode (ASR Mode)

The automatic synchronous rectification (ASR) mode in the MCT8314Z decreases power losses and thermal dissipation by reducing diode conduction losses in the low-side MOSFET. When this feature is enabled, the device automatically turns ON the low-side MOSFET during the PWM OFF time regardless of the device modulation setting. During the PWM OFF time, if the current drops to 0 A, the device automatically disables the MOSFET to avoid back EMF generating negative current in the motor windings. This negative current creates a negative torque on the BLDC motor, and it can reduce performance of low-inductance motors. When ASR mode is enabled, the current during the decay is monitored and the low-side FET is turned off as soon as the current reaches near to zero. This saves the negative current building in the BLDC motor which results in better noise performance and better thermal management.  $\boxtimes$  7-19 and  $\boxtimes$  7-20 compare asynchronous and synchronous PWM modes with ASR.





図 7-19. Comparing Asynchronous Modulation and ASR

図 7-20. Comparing Synchronous Modulation and ASR

The MCT8314Z device includes a low-side (ASR\_LS) comparator which detects the negative flow of current in the device on each low-side MOSFET. The ASR\_LS comparator compares the sense-FET output with the ground (0-V) threshold. When the current flows from PGND to OUTx, the ASR\_LS comparator trips. This comparator provides a reference point for the operation of the ASR feature.



図 7-21. ASR Operation

In the SPI device variant, the EN\_ASR bit configures active demagnetization. In the hardware variant, the MODE pin configures active demagnetization as shown in 表 7-5.

資料に関するフィードバック(ご意見やお問い合わせ) を送信

Copyright © 2025 Texas Instruments Incorporated



# 表 7-5. PWM\_MODE Configuration

| MODE Type | MODE Pin (Hardware Variant) Hall Configur |                     | Modulation   | ASR configuration | ASR Mode     |
|-----------|-------------------------------------------|---------------------|--------------|-------------------|--------------|
| Mode 1    | Connected to AGND                         | Analog Hall Input   |              |                   |              |
| Mode 2    | Connected to AGND with R <sub>MODE1</sub> | Digital Hall Input  | Asynchronous | EN ASR = 0        | ASR Disabled |
| Mode 3    | Connected to AGND with R <sub>MODE2</sub> | Analog Hall Input   |              | EN_AGIC = 0       |              |
| Mode 4    | Hi-Z                                      | Digital Hall Input  |              |                   |              |
| Mode 5    | Connected to AVDD with R <sub>MODE2</sub> | Analog Hall Input   | Synchronous  |                   |              |
| Mode 6    | Connected to AVDD with R <sub>MODE1</sub> | Digital Hall Input  |              | EN_ASR = 1        | ASR Enabled  |
| Mode 7    | Connected to AVDD                         | Digital Hall Iliput |              |                   |              |

This device does not support smart rectification through the high-side MOSFET. Currents returning to the VM will flow through the high-side body diodes.

29

#### 7.3.11 Cycle-by-Cycle Current Limit

The current-limit circuit activates if the current flowing through the low-side MOSFETs exceeds the  $I_{LIMIT}$  current. Large currents may occur during motor start, high torque events, or stall conditions. The current-limit circuitry utilizes the internal sense FETs on the low-side power FETs of the three phases.  $\boxtimes$  7-22 shows the implementation of current limit circuitry. The ILIM pin sets the  $I_{LIMIT}$  by connecting an  $R_{LIMIT}$  from ILIM to AGND.  $\rightrightarrows$  3 calculates the resistor value in Ohms required for a target  $I_{LIMIT}$  threshold.



図 7-22. Current Limit Implementation

When the current limit activates, the high-side FETs disable until the beginning of the next PWM cycle as shown in  $\boxtimes$  7-23. The low-side FETs can operate in brake mode or coast (high-Z) mode by configuring the ILIM\_RECIR bit in the SPI device variant. In the hardware device, the device operates in brake mode when current limiting trips.

資料に関するフィードバック(ご意見やお問い合わせ)を送信

Copyright © 2025 Texas Instruments Incorporated



図 7-23. Cycle-by-Cycle Current-Limit Operation

When the current limit activates in synchronous rectification mode, the current recirculates through the low-side FETs while the high-side FETs are disabled as shown in  $\boxtimes$  7-24. When the current limit activates in asynchronous rectification mode, the current recirculates through the body diodes of the low-side FETs while the high-side FETs are disabled as shown in  $\boxtimes$  7-25



注

The current-limit circuit is ignored immediately after the PWM signal goes active for a short blanking time to prevent false trips of the current-limit circuit.

注

During the brake operation, a high-current can flow through the low-side FETs which can eventually trigger the over current protection circuit. This allows the body-diode of the high-side FET to conduct and pump brake energy to the VM supply rail.



#### 7.3.11.1 Cycle by Cycle Current Limit with 100% Duty Cycle Input

In case of 100% duty cycle applied on PWM input, there is no edge available to turn high-side FET back on. To overcome this problem, MCT8314Z has built in internal PWM clock which is used to turn high-side FET back on once it is disabled after exceeding  $I_{LIMIT}$  threshold. In SPI variant MCT8314Z, this internal PWM clock can be configured to either 20 kHz or 40 kHz through PWM\_100\_DUTY\_SEL. In H/W variant MCT8314Z PWM internal clock is set to 20 kHz.  $\boxtimes$  7-26 shows operation with 100% duty cycle.



図 7-26. Cycle-by-Cycle Current-Limit Operation with 100% PWM Duty Cycle

資料に関するフィードバック(ご意見やお問い合わせ)を送信

Copyright © 2025 Texas Instruments Incorporated

## 7.3.12 Hall Comparators (Analog Hall Inputs)

Three comparators are provided to process the raw signals from the Hall-effect sensors to commutate the motor. The Hall comparators sense the zero crossings of the differential inputs and pass the information to digital logic. The Hall comparators have hysteresis, and their detect threshold is centered at 0 V. The hysteresis is defined as shown in  $\boxtimes$  7-27.

In addition to the hysteresis, the Hall inputs are deglitched with a circuit that ignores any extra Hall transitions for a period of  $t_{HDG}$  after sensing a valid transition. Ignoring these transitions for the  $t_{HDG}$  time prevents PWM noise from being coupled into the Hall inputs, which can result in erroneous commutation.

If excessive noise is still coupled into the Hall comparator inputs, adding capacitors between the positive and negative inputs of the Hall comparators may be required. The ESD protection circuitry on the Hall inputs implements a diode to the AVDD pin. Because of this diode, the voltage on the Hall inputs should not exceed the AVDD voltage.

Because the AVDD pin is disabled in sleep mode (nSLEEP inactive), the Hall inputs should not be driven by external voltages in sleep mode. If the Hall sensors are powered externally, the supply to the Hall sensors should be disabled if the MCT8314Z device is put into sleep mode. In addition, the Hall sensors' power supply should be powered up after enabling the motor otherwise an invalid Hall state may cause a delay in motor operation.



図 7-27. Hall Comparators Operation

33

## 7.3.13 Advance Angle

The MCT8314Z includes device an advance angle feature to advance the commutation by a specified electrical angle based on the voltage on the ADVANCE pin (in H/W device variant) or the ADVANCE bits (in SPI device variant).  $\boxtimes$  7-28 shows the operation of advance angle feature.



図 7-28. Advance Angle

#### 7.3.14 FG Signal

The MCT8314Z device also has an open-drain FG signal that can be used for closed-loop speed control of a BLDC motor. This signal includes the information of all three Hall-elements inputs as shown in セクション 7.3.14. In the MCT8314ZS (SPI variant), FG can be configured to be a different division factor of Hall signals as shown in セクション 7.3.14. In the MCT8314ZH (Hardware variant), the FGSEL/LOCK\_DET\_TIME pin selects between 3x (FGOUT\_SEL = 00b) or 1x (FGOUT\_SEL = 01b) commutation frequencies as shown in 表 7-6.





# 表 7-6. FG\_SEL for MCT8314Z

| Setting   | FGSEL/LOCK_DET_TIME Pin<br>(Hardware Variant) | FG Output Commutation Frequency            | t <sub>MTR_LOCK</sub> |
|-----------|-----------------------------------------------|--------------------------------------------|-----------------------|
| Setting-1 | Connected to AGND                             |                                            | 300 ms                |
| Setting-2 | Connected to AGND with R <sub>MODE1</sub>     | 3x commutation frequency (FGOUT_SEL = 00b) | 500 ms                |
| Setting-3 | Connected to AGND with R <sub>MODE2</sub>     | 3x commutation frequency (FGOOT_SEE = 00b) | 1000 ms               |
| Setting-4 | Hi-Z                                          |                                            | 5000 ms               |
| Setting-5 | Connected to AVDD with R <sub>MODE2</sub>     |                                            | 300 ms                |
| Setting-6 | Connected to AVDD with R <sub>MODE1</sub>     | 1x commutation frequency (FGOUT_SEL = 01b) | 500 ms                |
| Setting-7 | Connected to AVDD                             |                                            | 1000 ms               |



### 7.3.15 Protections

The MCT8314Z family of devices is protected against VM undervoltage, charge pump undervoltage, and overcurrent events. 表 7-7 summarizes various faults details.

表 7-7. Fault Action and Response

|                                         |                                          |                                        |        | iliu Kespolis |          |                                                                                                               |
|-----------------------------------------|------------------------------------------|----------------------------------------|--------|---------------|----------|---------------------------------------------------------------------------------------------------------------|
| FAULT                                   | CONDITION                                | CONFIGURATION                          | REPORT | H-BRIDGE      | LOGIC    | RECOVERY                                                                                                      |
| VM undervoltage<br>(NPOR)               | V <sub>VM</sub> < V <sub>UVLO</sub>      | Device default                         | _      | Hi-Z          | Disabled | Automatic:  V <sub>VM</sub> > V <sub>UVLO_R</sub> CLR_FLT, nSLEEP Reset Pulse (NPOR bit)                      |
| AVDD undervoltage (NPOR)                | V <sub>AVDD</sub> < V <sub>AVDD_UV</sub> | Device default                         | _      | Hi-Z          | Disabled | Automatic:  V <sub>AVDD</sub> > V <sub>AVDD_UV_R</sub> CLR_FLT, nSLEEP Reset Pulse (NPOR bit)                 |
| Charge pump<br>undervoltage<br>(VCP_UV) | V <sub>CP</sub> < V <sub>CPUV</sub>      | Device default                         | nFAULT | Hi-Z          | Active   | Automatic: V <sub>VCP</sub> > V <sub>CPUV</sub> CLR_FLT, nSLEEP Reset Pulse (VCP_UV bit)                      |
| Overvoltage                             |                                          | OVP_EN = 0b                            | None   | Active        | Active   | No action (OVP Disabled)                                                                                      |
| Protection<br>(OVP)                     | V <sub>VM</sub> > V <sub>OVP</sub>       | OVP_EN = 1b, HW device default         | FAULT  | Hi-Z          | Active   | $\label{eq:clr}                                    $                                                          |
|                                         |                                          | OCP_MODE = 00b, HW<br>device default   | nFAULT | Hi-Z          | Active   | Latched:<br>CLR_FLT, nSLEEP Reset Pulse (OCP<br>bits)                                                         |
| Overcurrent<br>Protection               | I <sub>PHASE</sub> > I <sub>OCP</sub>    | OCP_MODE = 01b                         | nFAULT | Hi-Z          | Active   | Retry:<br>t <sub>RETRY</sub>                                                                                  |
| (OCP)                                   |                                          | OCP_MODE = 10b                         | nFAULT | Active        | Active   | Automatic:<br>CLR_FLT, nSLEEP Reset Pulse (OCP<br>bits)                                                       |
|                                         |                                          | OCP_MODE = 11b                         | None   | Active        | Active   | No action                                                                                                     |
| SPI Error<br>(SPI FLT)                  | SCLK fault and ADDR fault                | SPI_FLT_REP = 0b                       | nFAULT | Active        | Active   | Automatic:<br>CLR_FLT, nSLEEP Reset Pulse<br>(SPI_FLT bit)                                                    |
|                                         |                                          | SPI_FLT_REP = 1b                       | None   | Active        | Active   | No action                                                                                                     |
| OTP Error<br>(OTP_ERR)                  | OTP reading is erroneous                 | Device default                         | nFAULT | Hi-Z          | Active   | Latched:<br>Power Cycle, nSLEEP Reset Pulse                                                                   |
|                                         |                                          | MTR_LOCK_MODE = 00b                    | nFAULT | Hi-Z          | Active   | Latched:<br>CLR_FLT, nSLEEP Pulse (MTR_LOCK<br>bit)                                                           |
| Motor Lock<br>(MTR_LOCK)                | No Hall Signals >                        | MTR_LOCK_MODE = 01b, HW device default | nFAULT | Hi-Z          | Active   | Retry: t <sub>MTR_LOCK_RETRY</sub>                                                                            |
| (MTK_LOCK)                              | tmtr_lock_tdet                           | MTR_LOCK_MODE = 10b                    | nFAULT | Active        | Active   | Automatic:<br>CLR_FLT, nSLEEP Reset Pulse (OCP<br>bits)                                                       |
|                                         |                                          | MTR_LOCK_MODE = 11b                    | None   | Active        | Active   | No action                                                                                                     |
|                                         |                                          | OTW_REP = 0b                           | None   | Active        | Active   | No action                                                                                                     |
| Thermal warning<br>(OTW)                | T <sub>J</sub> > T <sub>OTW</sub>        | OTW_REP = 1b, HW<br>device default     | nFAULT | Active        | Active   | Automatic:  T <sub>J</sub> < T <sub>OTW</sub> - T <sub>OTW</sub> HYS  CLR_FLT, nSLEEP Pulse (OTW bit)         |
| Thermal shutdown (OTSD_FET)             | T <sub>J</sub> > T <sub>TSD_FET</sub>    | Device default                         | nFAULT | Hi-Z          | Active   | Automatic:  T <sub>J</sub> < T <sub>TSD_FET</sub> - T <sub>TSD_FET</sub> HYS  CLR_FLT, nSLEEP Pulse (OTS bit) |

37

#### 7.3.15.1 VM Supply Undervoltage Lockout (NPOR)

If at any time the input supply voltage on the VM pin falls lower than the  $V_{UVLO}$  threshold (VM UVLO falling threshold), all of the integrated FETs, driver charge-pump and digital logic controller are disabled as shown in  $\boxtimes$  7-30. Normal operation resumes (driver operation) when the VM undervoltage condition is removed. The NPOR bit is reset and latched low in the IC status (IC\_STAT) register once the device presumes VM. The NPOR bit remains in reset condition until cleared through the CLR\_FLT bit or an nSLEEP pin reset pulse ( $t_{RST}$ ).



図 7-30. VM Supply Undervoltage Lockout

#### 7.3.15.2 AVDD Undervoltage Lockout (AVDD\_UV)

If at any time the voltage on AVDD pin falls lower than the  $V_{\text{AVDD\_UV}}$  threshold, all of the integrated FETs, driver charge-pump and digital logic controller are disabled. Normal operation resumes (driver operation) when the AVDD undervoltage condition is removed. The NPOR bit is reset and latched low in the IC status (IC\_STAT) register once the device presumes VM. The NPOR bit remains in reset condition until cleared through the CLR\_FLT bit or an nSLEEP pin reset pulse ( $t_{RST}$ ).

#### 7.3.15.3 VCP Charge Pump Undervoltage Lockout (CPUV)

If at any time the voltage on the VCP pin (charge pump) falls lower than the  $V_{CPUV}$  threshold voltage of the charge pump, all of the integrated FETs are disabled and the nFAULT pin is driven low. The FAULT and VCP\_UV bits are also latched high in the registers on SPI devices. Normal operation starts again (driver operation and the nFAULT pin is released) when the VCP undervoltage condition clears. The CPUV bit stays set until cleared through the CLR\_FLT bit or an nSLEEP pin reset pulse ( $t_{RST}$ ). The CPUV protection is always enabled in both hardware and SPI device varaints.

#### 7.3.15.4 Overvoltage Protections (OVP)

If at any time input supply voltage on the VM pins rises higher than the  $V_{OVP}$  threshold voltage, all of the integrated FETs are disabled and the nFAULT pin is driven low. The FAULT and OVP bits are also latched high in the registers on SPI devices. Normal operation starts again (driver operation and the nFAULT pin is released) when the OVP condition clears. The OVP bit stays set until cleared through the CLR\_FLT bit or an nSLEEP pin reset pulse ( $t_{RST}$ ). Setting the OVP\_EN bit high on the SPI device (MCT8314ZS) enables this protection feature. The OVP threshold is also programmable on the SPI device variant and can be set to 22-V or 34-V based on the OVP\_SEL bit. On hardware interface device (MCT8314ZH), the OVP protection is always enabled and set to a 34-V threshold.

Copyright © 2025 Texas Instruments Incorporated



図 7-31. Over Voltage Protection

#### 7.3.15.5 Overcurrent Protection (OCP)

A MOSFET overcurrent event is sensed by monitoring the current flowing through FETs. If the current across a FET exceeds the  $I_{OCP}$  threshold for longer than the  $t_{OCP}$  deglitch time, an OCP event is recognized and action is done according to the OCP\_MODE bit. The  $I_{OCP}$  threshold is fixed at 2.25-A threshold. On hardware interface devices, the  $t_{OCP\_DEG}$  is fixed at 0.6- $\mu$ s, and the default OCP response is latched shutdown. On SPI devices, the  $t_{OCP\_DEG}$  is set through the OCP\_DEG SPI register, and the OCP\_MODE bit can operate in four different modes: OCP latched shutdown, OCP automatic retry, OCP report only, and OCP disabled.

### 7.3.15.5.1 OCP Latched Shutdown (OCP\_MODE = 00b or MCT8314ZH)

After a OCP event in this mode, all MOSFETs are disabled and the nFAULT pin is driven low. The FAULT, OCP, and corresponding FET's OCP bits are latched high in the SPI registers. Normal operation starts again (driver operation and the nFAULT pin is released) when the OCP condition clears and a clear faults command is issued either through the CLR FLT bit or an nSLEEP reset pulse (t<sub>RST</sub>).



図 7-32. Overcurrent Protection - Latched Shutdown Mode

39

### 7.3.15.5.2 OCP Automatic Retry (OCP MODE = 01b)

After a OCP event in this mode, all the FETs are disabled and the nFAULT pin is driven low. The FAULT, OCP, and corresponding FET's OCP bits are latched high in the SPI registers. Normal operation starts again automatically (driver operation and the nFAULT pin is released) after the  $t_{RETRY}$  time elapses. After the  $t_{RETRY}$  time elapses, the FAULT, OCP, and corresponding FET's OCP bits stay latched until a clear faults command is issued either through the CLR FLT bit or an nSLEEP reset pulse ( $t_{RST}$ ).



☑ 7-33. Overcurrent Protection - Automatic Retry Mode

#### 7.3.15.5.3 OCP Report Only (OCP\_MODE = 10b)

No protective action occurs after a OCP event in this mode. The overcurrent event is reported by driving the nFAULT pin low and latching the FAULT, OCP, and corresponding FET's OCP bits high in the SPI registers. The MCT8314Z continues to operate as usual. The external controller manages the overcurrent condition by acting appropriately. The reporting clears (nFAULT pin is released) when the OCP condition clears and a clear faults command is issued either through the CLR FLT bit or an nSLEEP reset pulse (t<sub>RST</sub>).

#### 7.3.15.5.4 OCP Disabled (OCP\_MODE = 11b)

No action occurs after a OCP event in this mode.

#### 7.3.15.6 Motor Lock (MTR\_LOCK)

During motor is in lock condition the hall signals will be not available, so a motor lock event is sensed by monitoring the hall signals. If the Hall signals are not present for for longer than the  $t_{MTR\_LOCK}$ , the MCT8314Z recognizes a MTR\_LCK event and responds according to the MTR\_LOCK\_MODE bits. On the MCT8314ZH, the FGSEL/LOCK\_DET\_TIME pin configures  $t_{MTR\_LOCK}$  detection time, and the device recovers automatically after 500 ms. On SPI devices, the MTR\_LOCK\_TDET register sets the  $t_{MTR\_LOCK}$  threshold, and the MTR\_LOCK\_MODE bit sets four different modes: MTR\_LOCK latched shutdown, MTR\_LOCK automatic retry, MTR\_LOCK report only, and MTR\_LOCK disabled.

注

If the PWM pin is held low for longer than t<sub>PWM LOW</sub>, then motor lock detection disables.

## 7.3.15.6.1 MTR\_LOCK Latched Shutdown (MTR\_LOCK\_MODE = 00b)

After a motor lock event in this mode, all FETs are disabled and the nFAULT pin is driven low. The FAULT and MTR\_LOCK bits are latched high in the SPI registers. Normal operation starts again (driver operation and the nFAULT pin is released) after clearing the faults through the CLR\_FLT bit or an nSLEEP reset pulse (t<sub>RST</sub>).

### 7.3.15.6.2 MTR\_LOCK Automatic Retry (MTR\_LOCK\_MODE = 01b or MCT8314ZH)

After a motor lock event in this mode, all the external MOSFETs are disabled and the nFAULT pin is driven low. The FAULT and MTR\_LOCK bits are latched high in the SPI registers. Normal operation starts again automatically (driver operation and the nFAULT pin is released) after the  $t_{MTR\_LOCK\_RETRY}$  time elapses. The FAULT and MTR\_LOCK bits stay latched until the  $t_{MTR\_LOCK\_RETRY}$  period expires.

MTR\_LOCK automatic retry is the only motor lock response mode available in the hardware interface variant, MCT8314ZH. The retry period,  $t_{MTR\_LOCK\_RETRY}$ , is set to 500 ms.  $\gtrsim$  7-8 shows the options for  $t_{MTR\_LOCK\_DET\_TIME}$  pin in the MCT8314ZH hardware variant.

|           | & 7-0. LOOK_DET_TIME OCCURRENT OF MOTOR 142   |                                            |                       |  |  |  |  |  |  |  |  |
|-----------|-----------------------------------------------|--------------------------------------------|-----------------------|--|--|--|--|--|--|--|--|
| Setting   | FGSEL/LOCK_DET_TIME Pin<br>(Hardware Variant) | FG Output Commutation Frequency            | t <sub>MTR_LOCK</sub> |  |  |  |  |  |  |  |  |
| Setting-1 | Connected to AGND                             |                                            | 300 ms                |  |  |  |  |  |  |  |  |
| Setting-2 | Connected to AGND with R <sub>MODE1</sub>     | 3x commutation frequency (FGOUT_SEL = 00b) | 500 ms                |  |  |  |  |  |  |  |  |
| Setting-3 | Connected to AGND with R <sub>MODE2</sub>     | 3x commutation frequency (FGOOT_SEL = 00b) | 1000 ms               |  |  |  |  |  |  |  |  |
| Setting-4 | Hi-Z                                          |                                            | 5000 ms               |  |  |  |  |  |  |  |  |
| Setting-5 | Connected to AVDD with R <sub>MODE2</sub>     |                                            | 300 ms                |  |  |  |  |  |  |  |  |
| Setting-6 | Connected to AVDD with R <sub>MODE1</sub>     | 1x commutation frequency (FGOUT_SEL = 01b) | 500 ms                |  |  |  |  |  |  |  |  |
| Setting-7 | Connected to AVDD                             |                                            | 1000 ms               |  |  |  |  |  |  |  |  |
|           |                                               |                                            |                       |  |  |  |  |  |  |  |  |

表 7-8. LOCK\_DET\_TIME Selection for MCT8314Z

## 7.3.15.6.3 MTR\_LOCK Report Only (MTR\_LOCK\_MODE= 10b)

No protective action occurs after a MTR\_LOCK event in this mode. The motor lock event is reported by driving the nFAULT pin low and latching the FAULT and MTR\_LOCK bits high in the SPI registers. The MCT8314Z continues to operate as usual. The external controller manages the motor lock condition by acting appropriately. The reporting clears (nFAULT pin is released) when a clear faults command is issued either through the CLR FLT bit or an nSLEEP reset pulse (t<sub>RST</sub>).

### 7.3.15.6.4 MTR LOCK Disabled (MTR LOCK MODE = 11b)

No action occurs after a MTR\_LOCK event in this mode.

### 7.3.15.7 Thermal Warning (OTW)

MCT8314Z has two die temperature sensor for thermal warning, one of them near FETs and other one near the AVDD LDO. If the die temperature exceeds the trip point of the thermal warning  $(T_{OTW})$ , the OT bit in the IC status  $(IC\_STAT)$  register and OTW bit in the status register is set. The reporting of OTW on the nFAULT pin can be enabled by setting the over-temperature warning reporting  $(OTW\_REP)$  bit in the configuration control register. The device performs no additional action and continues to function. In this case, the nFAULT pin releases when the die temperature decreases below the hysteresis point of the thermal warning  $(T_{OTW\_HYS})$ . The OTW bit remains set until cleared through the CLR\\_FLT bit or an nSLEEP reset pulse  $(t_{RST})$  and the die temperature is lower than thermal warning trip  $(T_{OTW})$ .

注

Over temperature warning is not reported on nFAULT pin by default.

41



#### 7.3.15.8 Thermal Shutdown (OTS)

If the die temperature near FET exceeds the trip point of the thermal shutdown limit ( $T_{TSD\_FET}$ ), all the FETs are disabled and the nFAULT pin is driven low. The AVDD LDO remains active. In addition, the FAULT and OT bit in the IC status (IC\_STAT) register and OTS bit in the status register is set. Normal operation starts again (driver operation and the nFAULT pin is released) when the overtemperature condition clears. The OTS bit stays latched high indicating that a thermal event occurred until a clear fault command is issued either through the CLR\_FLT bit or an nSLEEP reset pulse ( $t_{RST}$ ). This protection feature cannot be disabled.

Product Folder Links: MCT8314Z



#### 7.4 Device Functional Modes

#### 7.4.1 Functional Modes

#### 7.4.1.1 Sleep Mode

The nSLEEP pin manages the state of the MCT8314Z family of devices. When the nSLEEP pin is low, the device goes to a low-power sleep mode. In sleep mode, all FETs are disabled, sense amplifiers are disabled, the charge pump is disabled, the AVDD regulator is disabled, and the SPI bus is disabled. The  $t_{SLEEP}$  time must elapse after a falling edge on the nSLEEP pin before the device goes to sleep mode. The device comes out of sleep mode automatically if the nSLEEP pin is pulled high. The  $t_{WAKE}$  time must elapse before the device is ready for inputs.

In sleep mode and when  $V_{VM} < V_{UVLO}$ , all MOSFETs are disabled.

注

During power up and power down of the device through the nSLEEP pin, the nFAULT pin is held low as the internal regulators are enabled or disabled. After the regulators have enabled or disabled, the nFAULT pin is automatically released. The duration that the nFAULT pin is low does not exceed the  $t_{\text{SLEEP}}$  or  $t_{\text{WAKE}}$  time.

#### 7.4.1.2 Operating Mode

When the nSLEEP pin is high and the  $V_{VM}$  voltage is greater than the  $V_{UVLO}$  voltage, the device goes to operating mode. The  $t_{WAKE}$  time must elapse before the device is ready for inputs. In this mode the charge pump, AVDD regulator, and SPI bus are active.

### 7.4.1.3 Fault Reset (CLR\_FLT or nSLEEP Reset Pulse)

In the case of device latched faults, the MCT8314Z family of devices goes to a partial shutdown state to help protect the power MOSFETs and system.

When the fault condition clears, the device can go to the operating state again by either setting the CLR\_FLT SPI bit on SPI devices or issuing a reset pulse to the nSLEEP pin on either interface variant. The nSLEEP reset pulse ( $t_{RST}$ ) consists of a high-to-low-to-high transition on the nSLEEP pin. The low period of the sequence should fall with the  $t_{RST}$  time window or else the device will start the complete shutdown sequence. The reset pulse has no effect on any of the regulators, device settings, or other functional blocks.

43

#### 7.5 SPI Communication

### 7.5.1 Programming

On MCT8314Z SPI devices, an SPI bus is used to set device configurations, operating parameters, and read out diagnostic information. The SPI operates in secondary mode and connects to a controller. The SPI input data (SDI) word consists of a 16-bit word, with a 6-bit address and 8 bits of data. The SPI output consists of 16 bit word, with a 8 bits of status information (STAT register) and 8-bit register data.

A valid frame must meet the following conditions:

- The SCLK pin should be low when the nSCS pin transitions from high to low and from low to high.
- The nSCS pin should be pulled high for at least 400 ns between words.
- When the nSCS pin is pulled high, any signals at the SCLK and SDI pins are ignored and the SDO pin is placed in the Hi-Z state.
- Data is captured on the falling edge of the SCLK pin and data is propagated on the rising edge of the SCLK pin.
- The most significant bit (MSB) is shifted in and out first.
- A full 16 SCLK cycles must occur for transaction to be valid.
- If the data word sent to the SDI pin is less than or more than 16 bits, a frame error occurs and the data word is ignored.
- For a write command, the existing data in the register being written to is shifted out on the SDO pin following the 8-bit status data.

The SPI registers are reset to the default settings on power up and when the device is enters sleep mode

#### 7.5.1.1 SPI Format

The SDI input data word is 16 bits long and consists of the following format:

- 1 read or write bit, W (bit B15)
- 6 address bits, A (bits B14 through B9)
- Parity bit, P (bit B8). Parity bit is set such that the SDI input data word has even number of 1s and 0s
- 8 data bits, D (bits B7 through B0)

The SDO output data word is 16 bits long and the first 8 bits are status bits. The data word is the content of the register being accessed.

For a write command (W0 = 0), the response word on the SDO pin is the data currently in the register being written to.

For a read command (W0 = 1), the response word is the data currently in the register being read.



資料に関するフィードバック(ご意見やお問い合わせ)を送信

Copyright © 2025 Texas Instruments Incorporated



図 7-35.

表 7-9. SDI Input Data Word Format

| R/W | ADDRESS |     |     |     | Parity |    |    |    | DA | TA |    |    |    |    |    |
|-----|---------|-----|-----|-----|--------|----|----|----|----|----|----|----|----|----|----|
| B15 | B14     | B13 | B12 | B11 | B10    | В9 | B8 | В7 | В6 | B5 | B4 | В3 | B2 | B1 | В0 |
| W0  | A5      | A4  | A3  | A2  | A1     | A0 | Р  | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |

表 7-10. SDO Output Data Word Format

|    | STATUS |     |     |     |     |     |    |    |    |    | DA | TA |    |    |    |    |
|----|--------|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|
| B1 | 15     | B14 | B13 | B12 | B11 | B10 | В9 | B8 | В7 | В6 | B5 | B4 | ВЗ | B2 | B1 | В0 |
| S  | 7      | S6  | S5  | S4  | S3  | S2  | S1 | S0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |



図 7-36. SPI Secondary Timing Diagram

## **SPI Error Handling**

**SPI Frame Error (SPI\_SCLK\_FLT**: If the nSCS gets deasserted before the end of 16-bit frame, SPI frame error is detected and SPI\_SCLK\_FLT bit is set in STAT2. The SPI\_SCLK\_FLT status bit is latched and can be cleared when a clear faults command is issued either through the CLR\_FLT bit or an nSLEEP reset pulse

*▶送信* 45



SPI Address Error (SPI\_ADDR\_FLT): If an invalid address is provided in the ADDR field of the input SPI data on SDI, SPI address error is detected and SPI\_ADDR\_FLT bit in STAT2 is set. Invalid address is any address that is not defined in Register Map i.e. address not falling in the range of address 0x0 to 0xC. The SPI\_ADDR\_FLT status bit is latched and can be cleared when a clear faults command is issued either through the CLR\_FLT bit or an nSLEEP reset pulse

## 8 Register Map

Copyright © 2025 Texas Instruments Incorporated

46

## 8.1 STATUS Registers

表 8-1 lists the memory-mapped registers for the STATUS registers. All register offset addresses not listed in 表 8-1 should be considered as reserved locations and the register contents should not be modified.

表 8-1. STATUS Registers

| Address | Acronym            | Register Name      | Section     |
|---------|--------------------|--------------------|-------------|
| 0h      | IC Status Register | IC Status Register | セクション 8.1.1 |
| 1h      | Status Register 1  | Status Register 1  | セクション 8.1.2 |
| 2h      | Status Register 2  | Status Register 2  | セクション 8.1.3 |

Complex bit access types are encoded to fit into small table cells.  $\frac{1}{2}$  8-2 shows the codes that are used for access types in this section.

表 8-2. STATUS Access Type Codes

| Access Type      | Code    | Description                            |
|------------------|---------|----------------------------------------|
| Read Type        |         |                                        |
| R                | R       | Read                                   |
| R-0              | R<br>-0 | Read<br>Returns 0s                     |
| Reset or Default | Value   |                                        |
| -n               |         | Value after reset or the default value |

47

## 8.1.1 IC Status Register (Address = 0h) [Reset = 00h]

Return to the Summary Table.

## 図 8-1. IC Status Register

| 7        | 6        | 5       | 4    | 3    | 2    | 1    | 0     |
|----------|----------|---------|------|------|------|------|-------|
| MTR_LOCK | RESERVED | SPI_FLT | OCP  | NPOR | OVP  | ОТ   | FAULT |
| R-0h     | R-0h     | R-0h    | R-0h | R-0h | R-0h | R-0h | R-0h  |

## 表 8-3. IC Status Register Field Descriptions

| Bit | Field    | Туре | Reset | Description                                                                                                                                   |
|-----|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | MTR_LOCK | R    | Oh    | Motor Lock Staus Bit 0h = No motor lock is detected 1h = Motor lock is detected                                                               |
| 6   | RESERVED | R    | 0h    | Reserved                                                                                                                                      |
| 5   | SPI_FLT  | R    | 0h    | SPI Fault Bit 0h = No SPI fault condition is detected 1h = SPI Fault condition is detected                                                    |
| 4   | OCP      | R    | 0h    | Over Current Protection Status Bit 0h = No overcurrent condition is detected 1h = Overcurrent condition is detected                           |
| 3   | NPOR     | R    | 0h    | Supply Power On Reset Bit  0h = Power on reset condition is detected on VM  1h = No power-on-reset condition is detected on VM                |
| 2   | OVP      | R    | 0h    | Supply Overvoltage Protection Status Bit  0h = No overvoltage condition is detected on VM  1h = Overvoltage condition is detected on VM       |
| 1   | ОТ       | R    | 0h    | Overtemperature Fault Status Bit  0h = No overtemperature warning / shutdown is detected  1h = Overtemperature warning / shutdown is detected |
| 0   | FAULT    | R    | Oh    | Device Fault Bit 0h = No fault condition is detected 1h = Fault condition is detected                                                         |

資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyrigh

## 8.1.2 Status Register 1 (Address = 1h) [Reset = 00h]

Status Register 1 is shown in 図 8-2 and described in 表 8-4.

Return to the Summary Table.

## 図 8-2. Status Register 1

| 7    | 6    | 5      | 4      | 3      | 2      | 1      | 0      |
|------|------|--------|--------|--------|--------|--------|--------|
| OTW  | OTS  | OCP_HC | OCL_LC | OCP_HB | OCP_LB | OCP_HA | OCP_LA |
| R-0h | R-0h | R-0h   | R-0h   | R-0h   | R-0h   | R-0h   | R-0h   |

## 表 8-4. Status Register 1 Field Descriptions

| Bit | Field  | Туре | Reset | Description                                                                                                                                                     |
|-----|--------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | OTW    | R    | 0h    | Overtemperature Warning Status Bit 0h = No overtemperature warning is detected 1h = Overtemperature warning is detected                                         |
| 6   | отѕ    | R    | 0h    | Overtemperature Shutdown Status Bit  0h = No overtemperature shutdown is detected  1h = Overtemperature shutdown is detected                                    |
| 5   | OCP_HC | R    | Oh    | Overcurrent Status on High-side switch of OUTC  0h = No overcurrent detected on high-side switch of OUTC  1h = Overcurrent detected on high-side switch of OUTC |
| 4   | OCL_LC | R    | 0h    | Overcurrent Status on Low-side switch of OUTC  0h = No overcurrent detected on low-side switch of OUTC  1h = Overcurrent detected on low-side switch of OUTC    |
| 3   | ОСР_НВ | R    | 0h    | Overcurrent Status on High-side switch of OUTB  0h = No overcurrent detected on high-side switch of OUTB  1h = Overcurrent detected on high-side switch of OUTB |
| 2   | OCP_LB | R    | 0h    | Overcurrent Status on Low-side switch of OUTB  0h = No overcurrent detected on low-side switch of OUTB  1h = Overcurrent detected on low-side switch of OUTB    |
| 1   | OCP_HA | R    | 0h    | Overcurrent Status on High-side switch of OUTA  0h = No overcurrent detected on high-side switch of OUTA  1h = Overcurrent detected on high-side switch of OUTA |
| 0   | OCP_LA | R    | 0h    | Overcurrent Status on Low-side switch of OUTA  0h = No overcurrent detected on low-side switch of OUTA  1h = Overcurrent detected on low-side switch of OUTA    |

49



## 8.1.3 Status Register 2 (Address = 2h) [Reset = 00h]

Status Register 2 is shown in 図 8-3 and described in 表 8-5.

Return to the Summary Table.

# 図 8-3. Status Register 2



# 表 8-5. Status Register 2 Field Descriptions

| Bit | Field        | Туре | Reset | Description                                                                                                                           |
|-----|--------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------|
| 7   | PWR_READY    | R    | Oh    | Power Ready Status 0h = Power Up Incomplete 1h = Power Up Complete. Ready to spin motor                                               |
| 6   | OTP_ERR      | R    | Oh    | One Time Programmabilty Error  0h = No OTP error is detected  1h = OTP Error is detected                                              |
| 5-4 | RESERVED     | R    | 0h    | Reserved                                                                                                                              |
| 3   | VCP_UV       | R    | Oh    | Charge Pump Undervoltage Status Bit 0h = No charge pump undervoltage is detected 1h = Charge pump undervoltage is detected            |
| 2   | SPI_PARITY   | R-0  | 0h    | SPI Parity Error Bit  0h = No SPI parity error is detected  1h = SPI parity error is detected                                         |
| 1   | SPI_SCLK_FLT | R    | Oh    | SPI Clock Framing Error Bit  0h = No SPI clock framing error is detected  1h = SPI clock framing error is detected                    |
| 0   | SPI_ADDR_FLT | R    | 0h    | SPI Address Error Bit  0h = No SPI address fault is detected (due to accessing non-user register)  1h = SPI address fault is detected |

Product Folder Links: MCT8314Z

資料に関するフィードバック(ご意見やお問い合わせ) を送信

Copyright © 2025 Texas Instruments Incorporated

## **8.2 CONTROL Registers**

表 8-6 lists the memory-mapped registers for the CONTROL registers. All register offset addresses not listed in 表 8-6 should be considered as reserved locations and the register contents should not be modified.

## 表 8-6. CONTROL Registers

| Address | Acronym             | Register Name       | Section      |
|---------|---------------------|---------------------|--------------|
| 3h      | Control Register 1  | Control Register 1  | セクション 8.2.1  |
| 4h      | Control Register 2  | Control Register 2  | セクション 8.2.2  |
| 5h      | Control Register 3  | Control Register 3  | セクション 8.2.3  |
| 6h      | Control Register 4  | Control Register 4  | セクション 8.2.4  |
| 7h      | Control Register 5  | Control Register 5  | セクション 8.2.5  |
| 8h      | Control Register 6  | Control Register 6  | セクション 8.2.6  |
| 9h      | Control Register 7  | Control Register 7  | セクション 8.2.7  |
| Ah      | Control Register 8  | Control Register 8  | セクション 8.2.8  |
| Bh      | Control Register 9  | Control Register 9  | セクション 8.2.9  |
| Ch      | Control Register 10 | Control Register 10 | セクション 8.2.10 |

Complex bit access types are encoded to fit into small table cells.  $\frac{1}{2}$  8-7 shows the codes that are used for access types in this section.

表 8-7. CONTROL Access Type Codes

| 20 1. CONTINOL Access Type Codes |          |                                               |  |  |  |  |
|----------------------------------|----------|-----------------------------------------------|--|--|--|--|
| Access Type                      | Code     | Description                                   |  |  |  |  |
| Read Type                        |          |                                               |  |  |  |  |
| R                                | R        | Read                                          |  |  |  |  |
| R-0                              | R<br>-0  | Read<br>Returns 0s                            |  |  |  |  |
| Write Type                       |          |                                               |  |  |  |  |
| W                                | W        | Write                                         |  |  |  |  |
| W1C                              | W<br>1C  | Write<br>1 to clear                           |  |  |  |  |
| WAPU                             | W<br>APU | Write<br>Atomic write with password<br>unlock |  |  |  |  |
| Reset or Default Value           |          |                                               |  |  |  |  |
| -n                               |          | Value after reset or the default value        |  |  |  |  |

51



## 8.2.1 Control Register 1 (Address = 3h) [Reset = 03h]

Control Register 1 is shown in 図 8-4 and described in 表 8-8.

Return to the Summary Table.

## 図 8-4. Control Register 1



## 表 8-8. Control Register 1 Field Descriptions

| Bit | Field    | Туре   | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----|----------|--------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-3 | RESERVED | R      | 0h    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 2-0 | REG_LOCK | R/WAPU | 3h    | Register Lock Bits  0h = No effect unless locked or unlocked  1h = No effect unless locked or unlocked  2h = No effect unless locked or unlocked  3h = Write 011b to this register to unlock all registers  4h = No effect unless locked or unlocked  5h = No effect unless locked or unlocked  6h = Write 110b to lock the settings by ignoring further register writes except to these bits and address 0x03h bits 2-0.  7h = No effect unless locked or unlocked |

資料に関するフィードバック(ご意見やお問い合わせ)を送信

Copyright © 2025 Texas Instruments Incorporated



## 8.2.2 Control Register 2 (Address = 4h) [Reset = 20h]

Control Register 2 is shown in 図 8-5 and described in 表 8-9.

Return to the Summary Table.

## 図 8-5. Control Register 2



## 表 8-9. Control Register 2 Field Descriptions

| Bit | Field    | Туре | Reset                                                                            | Description                                                                                                                                                                                                                   |  |
|-----|----------|------|----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7-6 | RESERVED | R    | 0h                                                                               | Reserved                                                                                                                                                                                                                      |  |
| 5   | SDO_MODE | R/W  | 1h SDO Mode Setting 0h = SDO IO in Open Drain Mode 1h = SDO IO in Push Pull Mode |                                                                                                                                                                                                                               |  |
| 4-3 | RESERVED | R    | 0h                                                                               | Reserved                                                                                                                                                                                                                      |  |
| 2-1 | PWM_MODE | R/W  | 0h                                                                               | Device Mode Selection  0h = Asynchronous rectification with analog Hall  1h = Asynchronous rectification with digital Hall  2h = Synchronous rectification with analog Hall  3h = Synchronous rectification with digital Hall |  |
| 0   | CLR_FLT  | W1C  | 0h                                                                               | Clear Fault 0h = No clear fault command is issued 1h = To clear the latched fault bits. This bit automatically resets after being written.                                                                                    |  |

53



## 8.2.3 Control Register 3 (Address = 5h) [Reset = 46h]

Control Register 3 is shown in  $\boxtimes$  8-6 and described in  $\bigstar$  8-10.

Return to the Summary Table.

## 図 8-6. Control Register 3



## 表 8-10. Control Register 3 Field Descriptions

| Bit | Field            | Туре | Reset | Description                                                                                                                                      |  |
|-----|------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7   | RESERVED         | R    | 0h    | Reserved                                                                                                                                         |  |
| 6   | RESERVED         | R    | 0h    | Reserved                                                                                                                                         |  |
| 5   | RESERVED         | R    | 0h    | Reserved                                                                                                                                         |  |
| 4   | PWM_100_DUTY_SEL | R/W  | 0h    | Frequency of PWM at 100% Duty Cycle 0h = 20KHz 1h = 40KHz                                                                                        |  |
| 3   | OVP_SEL          | R/W  | 0h    | Overvoltage Level Setting 0h = VM overvoltage level is 32-V 1h = VM overvoltage level is 20-V                                                    |  |
| 2   | OVP_EN           | R/W  | 1h    | Overvoltage Enable Bit 0h = Overvoltage protection is disabled 1h = Overvoltage protection is enabled                                            |  |
| 1   | SPI_FLT_REP      | R/W  | 1h    | SPI Fault Reporting Disable Bit 0h = SPI fault reporting on nFAULT pin is enabled 1h = SPI fault reporting on nFAULT pin is disabled             |  |
| 0   | OTW_REP          | R/W  | 0h    | Overtemperature Warning Reporting Bit 0h = Over temperature reporting on nFAULT is disabled 1h = Over temperature reporting on nFAULT is enabled |  |

Copyright © 2025 Texas Instruments Incorporated

Product Folder Links: MCT8314Z



# 8.2.4 Control Register 4 (Address = 6h) [Reset = 10h]

Control Register 4 is shown in 図 8-7 and described in 表 8-11.

Return to the Summary Table.

## 図 8-7. Control Register 4



## 表 8-11. Control Register 4 Field Descriptions

| Bit | Field     | Туре | Reset | Description                                                                                                                                                                                                                  |  |
|-----|-----------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7   | DRV_OFF   | R/W  | Oh    | Driver OFF Bit 0h = No Action 1h = Driver is tristated                                                                                                                                                                       |  |
| 6   | OCP_CBC   | R/W  | Oh    | OCP PWM Cycle Operation Bit  0h = OCP clearing in PWM input cycle change is disabled  1h = OCP clearing in PWM input cycle change is enabled                                                                                 |  |
| 5-4 | OCP_DEG   | R/W  | 1h    | OCP Deglitch Time Settings 0h = OCP deglitch time is 0.2 µs 1h = OCP deglitch time is 0.6 µs 2h = OCP deglitch time is 1.25 µs 3h = OCP deglitch time is 1.6 µs                                                              |  |
| 3   | OCP_RETRY | R/W  | Oh    | OCP Retry Time Settings 0h = OCP retry time is 5 ms 1h = OCP retry time is 500 ms                                                                                                                                            |  |
| 2   | OCP_LVL   | R/W  | Oh    | 0h Overcurrent Level Setting 0h = OCP level is 3.25 A 1h = OCP level is 1.4 A                                                                                                                                                |  |
| 1-0 | OCP_MODE  | R/W  | 0h    | OCP Fault Options 0h = Overcurrent causes a latched fault 1h = Overcurrent causes an automatic retrying fault 2h = Overcurrent is report only but no action is taken 3h = Overcurrent is not reported and no action is taken |  |



## 8.2.5 Control Register 5 (Address = 7h) [Reset = 00h]

Control Register 5 is shown in 図 8-8 and described in 表 8-12.

Return to the Summary Table.

## 図 8-8. Control Register 5



## 表 8-12. Control Register 5 Field Descriptions

| Bit | Field      | Туре | Reset | Description                                                                                                                                      |  |
|-----|------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7   | RESERVED   | R    | 0h    | Reserved                                                                                                                                         |  |
| 6   | ILIM_RECIR | R/W  | Oh    | Current Limit Recirculation Settings 0h = Current recirculation through FETs (Brake Mode) 1h = Current recirculation through diodes (Coast Mode) |  |
| 5   | RESERVED   | R    | 0h    | Reserved                                                                                                                                         |  |
| 4-3 | RESERVED   | R    | 0h    | Reserved                                                                                                                                         |  |
| 2   | EN_ASR     | R/W  | Oh    | Active Synchronous Rectification Enable Bit 0h = ASR mode is disabled 1h = ASR mode is enabled                                                   |  |
| 1-0 | RESERVED   | R    | 0h    | Reserved                                                                                                                                         |  |

Product Folder Links: MCT8314Z

資料に関するフィードバック(ご意見やお問い合わせ) を送信

Copyright © 2025 Texas Instruments Incorporated

## 8.2.6 Control Register 6 (Address = 8h) [Reset = 00h]

Control Register 6 is shown in 図 8-9 and described in 表 8-13.

Return to the Summary Table.

## 図 8-9. Control Register 6



## 表 8-13. Control Register 6 Field Descriptions

| Bit | Field    | Туре | Reset | Description |
|-----|----------|------|-------|-------------|
| 7-0 | RESERVED | R    | 0h    | Reserved    |

資料に関するフィードバック(ご意見やお問い合わせ)を送信

57

## 8.2.7 Control Register 7 (Address = 9h) [Reset = 00h]

Control Register 7 is shown in 図 8-10 and described in 表 8-14.

Return to the Summary Table.

## 図 8-10. Control Register 7



## 表 8-14. Control Register 7 Field Descriptions

| Bit | Field      | Туре | Reset | Description                                                                                                                |  |
|-----|------------|------|-------|----------------------------------------------------------------------------------------------------------------------------|--|
| 7-5 | RESERVED   | R    | 0h    | Reserved                                                                                                                   |  |
| 4   | HALL_HYS   | R/W  | 0h    | Hall Comparator Hysteresis Settings 0h = 5 mV 1h = 50 mV                                                                   |  |
| 3   | BRAKE_MODE | R/W  | 0h    | Brake Mode Setting 0h = Device operation is braking in brake mode 1h = Device operation is coasting in brake mode          |  |
| 2   | COAST      | R/W  | 0h    | Coast Bit 0h = Device coast mode is disabled 1h = Device coast mode is enabled                                             |  |
| 1   | RESERVED   | R    | 0h    | Reserved                                                                                                                   |  |
| 0   | DIR        | R/W  | 0h    | Direction Bit  0h = Motor direction is set to clockwise direction  1h = Motor direction is set to anti-clockwise direction |  |

資料に関するフィードバック(ご意見やお問い合わせ) を送信

Copyright © 2025 Texas Instruments Incorporated



## 8.2.8 Control Register 8 (Address = Ah) [Reset = 41h]

Control Register 8 is shown in  $\boxtimes$  8-11 and described in  $\bigstar$  8-15.

Return to the Summary Table.

## 図 8-11. Control Register 8



### 表 8-15. Control Register 8 Field Descriptions

| Bit | Field          | Туре | Reset                                                                                               | Description                                                                                                                                                                                                                                            |
|-----|----------------|------|-----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-6 | FGOUT_SEL      | R/W  | 1h                                                                                                  | Electrical Frequency Generation Output Mode Bits 0h = FG frequency is 3x commutation frequency 1h = FG frequency is 1x of commutation frequency 2h = FG frequency is 0.5x of commutation frequency 3h = FG frequency is 0.25x of commutation frequency |
| 5   | RESERVED       | R    | 0h                                                                                                  | Reserved                                                                                                                                                                                                                                               |
| 4   | MTR_LOCK_RETRY | R/W  | 0h                                                                                                  | Motor Lock Retry Time Settings<br>0h = 500 ms<br>1h = 5000 ms                                                                                                                                                                                          |
| 3-2 | MTR_LOCK_TDET  | R/W  | 0h Motor Lock Detection Time Settings<br>0h = 300 ms<br>1h = 500 ms<br>2h = 1000 ms<br>3h = 5000 ms |                                                                                                                                                                                                                                                        |
| 1-0 | MTR_LOCK_MODE  | R/W  | 3h = 5000 ms  1h                                                                                    |                                                                                                                                                                                                                                                        |



## 8.2.9 Control Register 9 (Address = Bh) [Reset = 00h]

Control Register 9 is shown in 図 8-12 and described in 表 8-16.

Return to the Summary Table.

## 図 8-12. Control Register 9



## 表 8-16. Control Register 9 Field Descriptions

| Bit | Field       | Туре | Reset | Description                                                                                        |
|-----|-------------|------|-------|----------------------------------------------------------------------------------------------------|
| 7-3 | RESERVED    | R    | 0h    | Reserved                                                                                           |
| 2-0 | ADVANCE_LVL | R/W  | Oh    | Phase Advance Setting  0h = 0°  1h = 4°  2h = 7°  3h = 11°  4h = 15°  5h = 20°  6h = 25°  7h = 30° |

資料に関するフィードバック (ご意見やお問い合わせ) を送信

Copyright © 2025 Texas Instruments Incorporated



## 8.2.10 Control Register 10 (Address = Ch) [Reset = 00h]

Control Register 10 is shown in 図 8-13 and described in 表 8-17.

Return to the Summary Table.

## 図 8-13. Control Register 10



# 表 8-17. Control Register 10 Field Descriptions

| Bit | Field    | Туре | Reset | Description |
|-----|----------|------|-------|-------------|
| 7-0 | RESERVED | R    | 0h    | Reserved    |

資料に関するフィードバック(ご意見やお問い合わせ)を送信

61



# 9 Application and Implementation

注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

## 9.1 Application Information

The MCT8314Z can be used to drive Brushless-DC motors. The following design procedure can be used to configure the MCT8314Z.



図 9-1. Primary Application Schematics for MCT8314ZS (SPI variant)

Product Folder Links: MCT8314Z

資料に関するフィードバック(ご意見やお問い合わせ) を送信

Copyright © 2025 Texas Instruments Incorporated





図 9-2. Primary Application Schematics for MCT8314ZH (Hardware variant)

### 9.2 Hall Sensor Configuration and Connection

The combinations of Hall sensor connections in this section are common connections.

# 9.2.1 Typical Configuration

The Hall sensor inputs on the MCT8314Z device can interface with a variety of Hall sensors. Typically, a Hall element is used, which outputs a differential signal. To use this type of sensor, the AVDD regulator can be used to power the Hall sensor.  $\boxtimes$  9-3 shows the connections.





図 9-3. Typical Hall Sensor Configuration

Because the amplitude of the Hall-sensor output signal is very low, capacitors are often placed across the Hall inputs to help reject noise coupled from the motor. Capacitors with a value of 1 nF to 100 nF are typically used.

### 9.2.2 Open Drain Configuration

Some motors use digital Hall sensors with open-drain outputs. These sensors can also be used with the MCT8314Z device, with the addition of a few resistors as shown in  $\boxtimes$  9-4.



図 9-4. Open-Drain Hall Sensor Configuration

The negative (HNx) inputs are biased to AVDD / 2 by a pair of resistors between the AVDD pin and ground. For open-collector Hall sensors, an additional pullup resistor to the VREG pin is required on the positive (HPx) input. Again, the AVDD output can usually be used to supply power to the Hall sensors.

資料に関するフィードバック(ご意見やお問い合わせ) を送信

Copyright © 2025 Texas Instruments Incorporated

## 9.2.3 Series Configuration

Hall elements are also connected in series or parallel depending upon the Hall sensor current/voltage requirement. 

9-5 shows the series connection of Hall sensors powered via the MCT8314Z internal LDO (AVDD). This configuration is used if the current requirement per Hall sensor is high (>10 mA)



図 9-5. Hall Sensor Connected in Series Configuration

65



## 9.2.4 Parallel Configuration

☑ 9-6 shows the parallel connection of Hall sensors which is powered by the AVDD. This configuration can be used if the current requirement per Hall sensor is low (<10 mA).



図 9-6. Hall Sensors Connected in Parallel Configuration

## 9.3 Typical Applications

#### 9.3.1 Three-Phase Brushless-DC Motor Control With Current Limit

In this application, the MCT8314Z is used to drive a brushless-DC motor with current limit up to 100% duty cycle. The following design procedure can be used to configure the MCT8314Z in current limit mode.

### 9.3.1.1 Detailed Design Procedure

表 9-1 lists the example input parameters for the system design.

表 9-1. Design Parameters

| DESIGN PARAMETERS   | REFERENCE         | EXAMPLE VALUE |
|---------------------|-------------------|---------------|
| Supply voltage      | $V_{VM}$          | 24 V          |
| Motor peak current  | I <sub>PEAK</sub> | 1.5 A         |
| PWM Frequency       | f <sub>PWM</sub>  | 50 kHz        |
| Slew Rate Setting   | SR                | 200 V/µs      |
| AVDD output voltage | V <sub>AVDD</sub> | 5.0 V         |

#### 9.3.1.1.1 Motor Voltage

Brushless-DC motors are typically rated for a certain voltage (for example 12 V or 24 V). Operating a motor at a higher voltage corresponds to a lower drive current to obtain the same motor power. Operating at lower voltages generally allows for more accurate control of phase currents. The MCT8314Z functions down to a supply of 5.0V. A higher operating voltage also corresponds to a higher obtainable rpm. The MCT8314Z allows for a range of possible operating voltages because of a maximum VM rating of 40 V.

#### 9.3.1.1.2 Using Automatic Synchronous Rectification Mode (ASR Mode)

The automatic synchronous rectification (ASR) mode in the MCT8314Z decreases power losses and thermal dissipation by reducing diode conduction losses in the low-side MOSFET. Refer to セクション 7.3.10 for more details.

Product Folder Links: MCT8314Z

Copyright © 2025 Texas Instruments Incorporated

資料に関するフィードバック(ご意見やお問い合わせ)を送信

67





図 9-7. ASR Disabled in Synchronous Modulation



図 9-8. ASR Enabled in Synchronous Modulation

### 9.3.1.1.3 Power Dissipation and Junction Temperature Losses

To calculate the junction temperature of the MCT8314Z from power losses, use  $\not \lesssim$  4. Note that the thermal resistance  $\theta_{JA}$  depends on PCB configurations such as the ambient temperature, numbers of PCB layers, copper thickness on top and bottom layers, and the PCB area.

$$T_{J}[^{\circ}C] = P_{loss}[W] \times \theta_{JA}\left[^{\circ}C_{\overline{W}}\right] + T_{A}[^{\circ}C]$$
(4)

### 9.3.1.2 Application Curves



図 9-9. Device Powerup with VM



図 9-10. Device Powerup with nSLEEP



図 9-11. Driver PWM Operation



図 9-12. Driver PWM Operation with FGOUT



図 9-13. Power Management



図 9-14. Driver PWM Operation with Current Limit

### 9.4 Power Supply Recommendations

### 9.4.1 Bulk Capacitance

Having an appropriate local bulk capacitance is an important factor in motor drive system design. It is generally beneficial to have more bulk capacitance, while the disadvantages are increased cost and physical size.

The amount of local capacitance needed depends on a variety of factors, including:

- · The highest current required by the motor system
- · The capacitance and current capability of the power supply
- · The amount of parasitic inductance between the power supply and motor system
- The acceptable voltage ripple
- The type of motor used (brushed dc, brushless DC, stepper)
- · The motor braking method

The inductance between the power supply and the motor drive system limits the rate current can change from the power supply. If the local bulk capacitance is too small, the system responds to excessive current demands or dumps from the motor with a change in voltage. When adequate bulk capacitance is used, the motor voltage remains stable and high current can be quickly supplied.

The data sheet generally provides a recommended value, but system-level testing is required to determine the appropriate sized bulk capacitor.



図 9-15. Example Setup of Motor Drive System With External Power Supply

The voltage rating for bulk capacitors should be higher than the operating voltage, to provide margin for cases when the motor transfers energy to the supply.

#### 9.5 Layout

#### 9.5.1 Layout Guidelines

The bulk capacitor should be placed to minimize the distance of the high-current path through the motor driver device. The connecting metal trace widths should be as wide as possible, and numerous vias should be used when connecting PCB layers. These practices minimize inductance and allow the bulk capacitor to deliver high current.

Small-value capacitors such as the charge pump and AVDD capacitors should be ceramic and placed closely to device pins.

The high-current device outputs should use wide metal traces.

To reduce noise coupling and EMI interference from large transient currents into small-current signal paths, grounding should be partitioned between PGND and AGND. TI recommends connecting all non-power stage

Copyright © 2025 Texas Instruments Incorporated

circuitry (including the thermal pad) to AGND to reduce parasitic effects and improve power dissipation from the device. Ensure grounds are connected through net-ties or wide resistors to reduce voltage offsets and maintain gate driver performance.

The device thermal pad should be soldered to the PCB top-layer ground plane. Multiple vias should be used to connect to a large bottom-layer ground plane. The use of large metal planes and multiple vias helps dissipate the  $I^{2} \times R_{DS(on)}$  heat that is generated in the device.

To improve thermal performance, maximize the ground area that is connected to the thermal pad ground across all possible layers of the PCB. Using thick copper pours can lower the junction-to-air thermal resistance and improve thermal dissipation from the die surface.

Recommended Layout Example for VQFN Package shows a layout example for the MCT8314Z.

71



## 9.5.2 Layout Example

# Recommended Layout Example for VQFN Package



### 9.5.3 Thermal Considerations

The MCT8314Z has thermal shutdown (TSD) as previously described. A die temperature in excess of 150°C (minimally) disables the device until the temperature drops to a safe level.

Any tendency of the device to enter thermal shutdown is an indication of excessive power dissipation, insufficient heatsinking, or too high an ambient temperature.

### 9.5.3.1 Power Dissipation

The power loss in MCT8314Z include standby power losses, LDO power losses, FET conduction and switching losses, and diode losses. The FET conduction loss dominates the total power dissipation in MCT8314Z. At start-up and fault conditions, the output current is much higher than normal current; remember to take these peak currents and their duration into consideration. The total device dissipation is the power dissipated in each of the three half bridges added together. The maximum amount of power that the device can dissipate depends on ambient temperature and heatsinking. Note that RDS,ON increases with temperature, so as the device heats, the power dissipation increases. Take this into consideration when designing the PCB and heatsinking.

A summary of equations for calculating each loss is shown below for trapezoidal control.

表 9-2. MCT8314Z Power Losses for Trapezoidal Control

| £ 3-2. Mo 103142 I ower Losses for Trapezordal Control |                                                                                 |  |  |  |  |  |
|--------------------------------------------------------|---------------------------------------------------------------------------------|--|--|--|--|--|
| Loss type                                              | Trapezoidal                                                                     |  |  |  |  |  |
| Standby power                                          | $P_{\text{standby}} = VM \times I_{VM\_TA}$                                     |  |  |  |  |  |
| LDO (from VM)                                          | $P_{LDO} = (VM-V_{AVDD}) \times I_{AVDD}$                                       |  |  |  |  |  |
| FET conduction                                         | $P_{CON} = 2 \times I_{RMS(trap)} \times R_{ds,on(TA)}$                         |  |  |  |  |  |
| FET switching                                          | $P_{SW} = I_{PK(trap)} \times V_{PK(trap)} \times t_{rise/fall} \times f_{PWM}$ |  |  |  |  |  |
| Diode                                                  | $P_{diode} = I_{RMS(trap)} \times V_{diode}$ $\times t_{diode} \times f_{PWM}$  |  |  |  |  |  |

English Data Sheet: SLVSH86



# 10 Device and Documentation Support

# **10.1 Documentation Support**

### 10.1.1 Related Documentation

For related documentation, see the following:

Visit the MCT8314ZTEVM Tool Page

.

- Download the BLDC Integrated MOSFET Thermal Calculator tool
- Calculating Motor Driver Power Dissipation, SLVA504
- PowerPAD™ Thermally Enhanced Package, SLMA002
- PowerPAD™ Made Easy, SLMA004
- Sensored 3-Phase BLDC Motor Control Using MSP430, SLAA503
- Understanding Motor Driver Current Ratings, SLVA505

# 10.2 サポート・リソース

テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。

リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。

### 10.3 Trademarks

テキサス・インスツルメンツ E2E™ is a trademark of Texas Instruments.

すべての商標は、それぞれの所有者に帰属します。

# 10.4 静電気放電に関する注意事項



この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。

ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。

# 10.5 用語集

テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。

## 11 Revision History

## Changes from Revision \* (December 2023) to Revision A (June 2024)

Page

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most-current data available for the designated device. This data is subject to change without notice and without revision of this document. For browser-based versions of this data sheet, see the left-hand navigation pane.

Product Folder Links: MCT8314Z

資料に関するフィードバック(ご意見やお問い合わせ)を送信

Copyright © 2025 Texas Instruments Incorporated



# 12.1 Package Option Addendum

# **Packaging Information**

| Orderable<br>Device | Status <sup>(1)</sup> | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup> |        | MSL Peak<br>Temp <sup>(3)</sup> | Op Temp (°C) | Device<br>Marking <sup>(4) (5)</sup> |
|---------------------|-----------------------|--------------|--------------------|------|-------------|-------------------------|--------|---------------------------------|--------------|--------------------------------------|
| MCT8314Z0HR<br>RWR  | ACTIVE                | WQFN         | RRW                | 24   | 5000        | RoHS & Green            | NIPDAU | Level-1-260C-<br>UNLIM          | -40 to 125   | 8314XP                               |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PRE\_PROD Unannounced device, not in production, not available for mass market, nor on the web, samples not available.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material).

- (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# 12.2 Tape and Reel Information



# TAPE DIMENSIONS KO P1 BO W Cavity A0

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |
|    | •                                                         |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device         | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| MCT8314Z0HRRWR | WQFN            | RRW                | 24   | 5000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |

English Data Sheet: SLVSH86





| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| MCT8314Z0HRRWR | WQFN         | RRW             | 24   | 5000 | 367.0       | 367.0      | 35.0        |

77

Product Folder Links: MCT8314Z



# **RRW0024A**



# **PACKAGE OUTLINE**

# WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.





# **EXAMPLE STENCIL DESIGN**

# **RRW0024A**

## WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



79

Product Folder Links: MCT8314Z

www.ti.com 7-Nov-2025

### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|-----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
| MCT8314Z0HRRWR        | Active | Production    | WQFN (RRW)   24 | 5000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 8314ZH           |
| MCT8314Z0HRRWR.A      | Active | Production    | WQFN (RRW)   24 | 5000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 8314ZH           |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



PLASTIC QUAD FLATPACK - NO LEAD



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TIの製品は、TIの販売条件、TIの総合的な品質ガイドライン、 ti.com または TI 製品などに関連して提供される他の適用条件に従い提供されます。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 TI がカスタム、またはカスタマー仕様として明示的に指定していない限り、TI の製品は標準的なカタログに掲載される汎用機器です。

お客様がいかなる追加条項または代替条項を提案する場合も、TIはそれらに異議を唱え、拒否します。

Copyright © 2025, Texas Instruments Incorporated

最終更新日: 2025 年 10 月