**PCA9538** JAJSLF3G - SEPTEMBER 2006 - REVISED MARCH 2021 # PCA9538 割り込み出力 / リセット / 構成レジスタ付き、リモート 8 ビット I<sup>2</sup>C/ SMBus 低消費電力 I/O エクスパンダ # 1 特長 - 低いスタンバイ消費電流:1µA以下 - |<sup>2</sup>C からパラレル・ポートへのエクスパンダ - オープン・ドレインのアクティブ LOW 割り込み出力 - アクティブ LOW のリセット入力 - 2.3V~5.5V の動作電源電圧範囲 - 5V 許容の I/O ポート - 400kHz の高速 I<sup>2</sup>C バス - 2本のハードウェア・アドレス・ピンにより、最大4つの デバイスを I<sup>2</sup>C/SMBus バスに接続可能 - 入力 / 出力構成レジスタ - 極性反転レジスタ - 電源投入時はすべてのチャネルが入力に構成された - 電源オン時のグリッチなし - SCL/SDA 入力でのノイズ・フィルタ - 大電流の最大駆動能力を持つラッチ付き出力により、 LED を直接駆動 - JESD 78、Class II 準拠で 100mA 超のラッチアップ 性能 - JESD 22 を超える ESD 保護 - 2000V、人体モデル (A114-A) - 200V、マシン・モデル (A115-A) - 1000V、デバイス帯電モデル (C101) #### 2 説明 PCA9538 は、2 線式双方向 I<sup>2</sup>C バス (または SMBus) プロトコルのための汎用パラレル入出力 (I/O) 拡張機能を 備えた 8 ビット 1/0 エクスパンダです。このデバイスは 2.3V~5.5V の電源電圧範囲で動作します。 このデバイスは 100kHz (標準モード) と 400kHz (高速モ ード) の両方のクロック周波数をサポートしています。その 他の I/O エクスパンダと同様、このデバイスを使うと、スイッ チ、センサ、プッシュ・ボタン、LED、ファンなどのために追 加の I/O が必要になっても簡単に対応できます。 PCA9538 は、入力ポートの状態が変化するたびに INT ピンに割り込みを生成できます。A0 および A1 ハードウェ ア選択アドレス・ピンを使うと、最大 4 つの PCA9538 デ バイスを同じ I<sup>2</sup>C バスに接続できます。またこのデバイス は、RESET機能を使用することで、または電源を一度オ フにして再びオンにしてパワーオン・リセットを掛けること で、デフォルト状態にリセットできます。 INT はマイクロコントローラの割り込み入力に接続できま す。この配線で割り込み信号を送ることでリモート I/O は、 I<sup>2</sup>C バス経由で通信しなくてもポート上に受信データが存 在するかどうかをマイクロコントローラに通知できます。そ のため、PCA9538 はシンプル・スレーブ・デバイスとして 機能できます。 本デバイスの出力 (ラッチ付き) は大電流駆動能力を備え ているため、LED を直接駆動できます。本デバイスは低消 費電流です。 2 本のハードウェア・ピン (AO、A1) を使って固定 I<sup>2</sup>C アド レスをプログラムおよび変更することで、最大 4 つのデバ イスが同じ $I^2C$ バスまたは SMBus を共有できます。 #### 製品情報 | 部品番号 | パッケージ(1) | 本体サイズ (公称) | |---------|------------|------------------| | | SSOP (16) | 6.20mm × 5.30mm | | DCA0539 | TVSOP (16) | 3.60mm × 4.40mm | | PCA9538 | SOIC (16) | 10.30mm × 7.50mm | | | TSSOP (16) | 5.00mm × 4.40mm | 利用可能なすべてのパッケージについては、このデータシートの 末尾にある注文情報を参照してください。 ブロック図 # **Table of Contents** | 1 特長 | 1 | 7.2 Device Functional Modes | 16 | |----------------------------------------------------|---------------|-----------------------------------------------------------------|----------------------| | 2 説明 | | 7.3 Programming | | | 3 Revision History | | 7.4 Register Maps | | | 4 Pin Configuration and Functions | | 8 Application Information Disclaimer | | | 5 Specifications | | 8.1 Application Information Disclaimer | | | 5.1 Absolute Maximum Ratings | | 8.2 Typical Application | | | 5.2 ESD Ratings | | 9 Power Supply Recommendations | | | 5.3 Recommended Operating Conditions | | 9.1 Power-On Reset Requirements | | | 5.4 Thermal Information | | 10 Device and Documentation Support | | | 5.5 Electrical Characteristics | | 10.1 Receiving Notification of Documentation Upd | ates <mark>28</mark> | | 5.6 I <sup>2</sup> C Interface Timing Requirements | 7 | 10.2 サポート・リソース | 28 | | 5.7 RESET Timing Requirements | | 10.3 Trademarks | 28 | | 5.8 Switching Characteristics | | 10.4 静電気放電に関する注意事項 | 28 | | 5.9 Typical Characteristics | 9 | 10.5 用語集 | 28 | | 6 Parameter Measurement Information | 11 | 11 Mechanical, Packaging, and Orderable | | | 7 Detailed Description | | Information | 28 | | 7.1 Functional Block Diagram | 15 | | | | • Deleted RGV and RGT packages from the | ne Pin Config | guration and Functions sectionute Maximum Ratings | 3 | | | | | | | | | mal Resistance Characteristic | | | Operating Conditions | | Max value From: 5.5 V To: V <sub>CC</sub> in the <i>Recomme</i> | 4 | | | | , P7–P0) MIN value From: 2 V To: 0.7 x V <sub>CC</sub> in the | e<br> | | | | P7–P0) MAX value From: 0.8 V To: 0.3 x V <sub>CC</sub> in | the | | | | | | | | | | | | | | and the MAX value From: 1.65 V To: 1.5 V in the | | | Flectrical Characteristics | 7 (0. 1.2 ( | | 5 | | | | | | | | | : 7 mA in the <i>Electrical Characteristics</i> | | | | | eal Characteristics | | | • Changed the Alas Additional current in s | tandhy mod | e (5.5 V) mAX value From: 1 mA To: 4 mA in the | | | | | | _ | | | | | | | | | | | | | | | | | Changed the Power Supply Recommend | iations | | 26 | | | | | | | Changes from Revision E (September 20 | 08) to Revis | ion F (May 2014) | Page | # **4 Pin Configuration and Functions** 図 4-1. DBQ, DB, PW, DGV Package, 16-Pin, Top View 表 4-1. Pin Functions | Р | IN | DESCRIPTION | |-----------------|-----|--------------------------------------------------------------------------------------------------------------| | NAME | NO. | DESCRIPTION | | A0 | 1 | Address input. Connect directly to V <sub>CC</sub> or ground | | A1 | 2 | Address input. Connect directly to V <sub>CC</sub> or ground. | | GND | 8 | Ground | | INT | 13 | Interrupt output. Connect to V <sub>CC</sub> through a pullup resistor | | P0 | 4 | P-port input-output. Push-pull design structure | | P1 | 5 | P-port input-output. Push-pull design structure | | P2 | 6 | P-port input-output. Push-pull design structure | | P3 | 7 | P-port input-output. Push-pull design structure | | P4 | 9 | P-port input-output. Push-pull design structure | | P5 | 10 | P-port input-output. Push-pull design structure | | P6 | 11 | P-port input-output. Push-pull design structure | | P7 | 12 | P-port input-output. Push-pull design structure | | RESET | 3 | Active-low reset input. Connect to V <sub>CC</sub> through a pullup resistor if no active connection is used | | SCL | 14 | Serial clock bus. Connect to V <sub>CC</sub> through a pullup resistor | | SDA | 15 | Serial data bus. Connect to V <sub>CC</sub> through a pullup resistor | | V <sub>CC</sub> | 16 | Supply voltage | # **5 Specifications** # 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1) | | | | MIN | MAX | UNIT | |------------------|--------------------------------------------|-----------------------------|------|------|------| | V <sub>CC</sub> | Supply voltage | | -0.5 | 6 | V | | VI | Input voltage <sup>(2)</sup> | | -0.5 | 6 | V | | Vo | Output voltage <sup>(2)</sup> | | -0.5 | 6 | V | | I <sub>IK</sub> | Input clamp current | V <sub>I</sub> < 0 | | -20 | mA | | I <sub>OK</sub> | Output clamp current | V <sub>O</sub> < 0 | | -20 | mA | | I <sub>IOK</sub> | Input/output clamp current | $V_O < 0$ or $V_O > V_{CC}$ | | ±20 | mA | | I <sub>OL</sub> | Continuous output low current | $V_O = 0$ to $V_{CC}$ | | 50 | mA | | I <sub>OH</sub> | Continuous output high current | $V_O = 0$ to $V_{CC}$ | | -50 | mA | | | Continuous current through GND | | | -250 | mA | | Icc | Continuous current through V <sub>CC</sub> | | | 160 | ] " | | T <sub>stg</sub> | Storage temperature | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 5.2 ESD Ratings | | | | MIN | MAX | UNIT | |--------------------|--------------------------|------------------------------------------------------------------------------------------|-----|------|------| | V | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | 0 | 2000 | V | | V <sub>(ESD)</sub> | Liectiostatic discriarge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | 0 | 1000 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ## **5.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | | MIN | MAX | UNIT | |-----------------|--------------------------------|----------------------|-----------------------|-----------------------|------| | V <sub>CC</sub> | Supply voltage | | 2.3 | 5.5 | V | | V <sub>IH</sub> | High level input veltage | SCL, SDA | 0.7 × V <sub>CC</sub> | V <sub>cc</sub> | V | | | High-level input voltage | A0, A1, RESET, P7-P0 | 0.7 × V <sub>CC</sub> | 5.5 | V | | V | l ll : tlt | SCL, SDA | -0.5 | 0.3 × V <sub>CC</sub> | V | | V <sub>IL</sub> | Low-level input voltage | A0, A1, RESET, P7-P0 | -0.5 | 0.3 × V <sub>CC</sub> | V | | I <sub>OH</sub> | High-level output current | P7–P0 | | -10 | mA | | I <sub>OL</sub> | Low-level output current | P7–P0 | | 25 | mA | | T <sub>A</sub> | Operating free-air temperature | | -40 | 85 | °C | Product Folder Links: PCA9538 <sup>(2)</sup> The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## **5.4 Thermal Information** | THERMAL METRIC <sup>(1)</sup> | | PCA9538 | | | | | | |-------------------------------|----------------------------------------|--------------|---------------|----------------|--------------|---------------|------| | | | DB<br>(SSOP) | DBQ<br>(SSOP) | DGV<br>(TVSOP) | DW<br>(SOIC) | PW<br>(TSSOP) | UNIT | | | | 16 PINS | 16 PINS | 16 PINS | 16 PINS | 16 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 113.2 | 90 | 86 | 46 | 122 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC package thermal metrics application report. ## 5.5 Electrical Characteristics over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | V <sub>cc</sub> | MIN | TYP <sup>(1)</sup> | MAX | UNIT | |-------------------|-------------------------------------------------|-------------------------------------------------------------|-------------------------------------------------------|------|--------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|------| | V <sub>IK</sub> | Input diode clamp voltage | I <sub>I</sub> = -18 mA | 2.3 V to 5.5 V | -1.2 | | | V | | V <sub>PORR</sub> | Power-on reset voltage, V <sub>CC</sub> rising | V <sub>I</sub> = V <sub>CC</sub> or GND, I <sub>O</sub> = 0 | | | 1.2 | 1.5 | V | | V <sub>PORF</sub> | Power-on reset voltage, V <sub>C7</sub> falling | $V_I = V_{CC}$ or GND, $I_O = 0$ | | 0.75 | 1 | | V | | | | | 2.3 V | 1.8 | | | | | | | | 3 V | 2.6 | | | | | | | I <sub>OH</sub> = –8 mA | 4.5 V | 4.1 | | | | | | | | 4.75 V | 4.1 | | | | | V <sub>OH</sub> | P-port high-level output voltage <sup>(2)</sup> | | 1 <sub>O</sub> = 0 0.75 1 2.3 V 1.8 3 V 2.6 4.5 V 4.1 | V | | | | | | | | 3 V | 2.5 | 1.2 1.5 75 1 1.8 2.6 3.1 1.7 2.5 4 4 3 8 8 10 8 14 8 17 8 35 10 13 10 19 10 24 10 45 3 7 ±1 ±1 1 | | | | | | I <sub>OH</sub> = -10 mA | 4.5 V | 4 | | | | | | | | 4.75 V | 4 | | | | | | SDA | V <sub>OL</sub> = 0.4 V | 2.3 V to 5.5 V | 3 | 8 | | | | I <sub>OL</sub> | P port <sup>(3)</sup> | 02 | 2.3 V | 8 | 10 | | | | | | V <sub>OL</sub> = 0.5 V | 3 V | 8 | 14 | | mA | | | | | 4.5 V | | | | | | | | | | | | | | | | | V <sub>OL</sub> = 0.7 V | | | | | | | | | | | | | | | | | | | 4.5 V | 10 | 24 | | | | | | | | | 10 14 17 35 13 19 24 45 7 ±1 ±1 | | | | | INT | V <sub>OL</sub> = 0.4 V | | | | 8 0 4 7 5 3 9 4 5 7 ±1 1 1 1 1 4 175 0 90 0 65 0 150 5 40 8 20 9 3.5 | | | | SCL, SDA | | | | | ±1 | | | l <sub>l</sub> | A0, A1, RESET (4) | V <sub>I</sub> = V <sub>CC</sub> or GND | 2.3 V to 5.5 V | - | | | μA | | I <sub>IH</sub> | P port | V <sub>I</sub> = V <sub>CC</sub> | 2.3 V to 5.5 V | | | 1 | μA | | I <sub>IL</sub> | P port | V <sub>I</sub> = GND | 2.3 V to 5.5 V | | | -1 | μA | | | · | | 5.5 V | | 104 | 175 | • | | | | $V_I = V_{CC}$ or GND, $I_O = 0$ , | 3.6 V | | 50 | 90 | | | | | I/O = inputs, f <sub>scl</sub> = 400 kHz, no load | 2.7 V | - | 20 | 65 | | | | Operating mode | | 5.5 V | - | 60 | 150 | | | lcc | | $V_I = V_{CC}$ or GND, $I_O = 0$ , | 3.6 V | | 15 | ±1 1 175 90 65 150 40 20 3.5 1.8 | μA | | 55 | | I/O = inputs, f <sub>scl</sub> = 100 kHz, no load | 2.7 V | | 8 | | | | | | | 5.5 V | | 1.9 | | | | | Standby mode | $V_I = V_{CC}$ or GND, $I_O = 0$ , | 3.6 V | | 1.1 | | | | | , | I/O = inputs, f <sub>scl</sub> = 0 kHz, no load | 2.7 V | | | | | ## 5.5 Electrical Characteristics (continued) over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | V <sub>cc</sub> | MIN | TYP <sup>(1)</sup> | MAX | UNIT | |------------------|------------------------------------|---------------------------------------------------------------------------------|-----------------|-----|--------------------|-----|------| | ΔI <sub>CC</sub> | Additional current in standby made | One input at V <sub>CC</sub> – 0.6 V,<br>Other inputs at V <sub>CC</sub> or GND | 2.3 V to 5.5 V | | | 1.5 | mΛ | | | Additional current in standby mode | All LED I/Os at $V_I = 4.3 \text{ V}$ , $f_{\text{scl}} = 0 \text{ kHz}$ | 5.5 V | | | 4 | mA | | Ci | SCL | V <sub>I</sub> = V <sub>CC</sub> or GND | 2.3 V to 5.5 V | | 4 | 5 | pF | | C | SDA | V <sub>IO</sub> = V <sub>CC</sub> or GND | 2.3 V to 5.5 V | | 5.5 | 6.5 | pF | | C <sub>io</sub> | P port | AIO - ACC OI GIAD | 2.5 V 10 5.5 V | - | 8 | 9.5 | рΓ | - (1) All typical values are at nominal supply voltage (2.5-, 3.3-, or 5-V $V_{CC}$ ) and $T_A$ = 25°C. (2) The total current sourced by all I/Os must be limited to 85 mA. - (3) Each I/O must be externally limited to a maximum of 25 mA, and the P port (P7-P0) must be limited to a maximum current of 200 mA. - (4) RESET = $V_{CC}$ (held high) when all other input voltages, $V_1$ = GND. Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated # 5.6 I<sup>2</sup>C Interface Timing Requirements over operating free-air temperature range (unless otherwise noted) (see ☒ 6-1) | | | | MIN | MAX | UNIT | |-----------------------|----------------------------------------------------------|------------------------------------------|----------------------------|------|------| | STANDA | RD MODE | | | | | | f <sub>scl</sub> | I <sup>2</sup> C clock frequency | | 0 | 100 | kHz | | t <sub>sch</sub> | I <sup>2</sup> C clock high time | | 4 | | μs | | t <sub>scl</sub> | I <sup>2</sup> C clock low time | | 4.7 | | μs | | t <sub>sp</sub> | I <sup>2</sup> C spike time | | | 50 | ns | | t <sub>sds</sub> | I <sup>2</sup> C serial-data setup time | | 250 | | ns | | t <sub>sdh</sub> | I <sup>2</sup> C serial-data hold time | | 0 | | ns | | t <sub>icr</sub> | I <sup>2</sup> C input rise time | | | 1000 | ns | | t <sub>icf</sub> | I <sup>2</sup> C input fall time | | | 300 | ns | | t <sub>ocf</sub> | I <sup>2</sup> C output fall time | 10-pF to 400-pF bus | | 300 | ns | | t <sub>buf</sub> | I <sup>2</sup> C bus free time between Stop and Start | | 4.7 | | μs | | t <sub>sts</sub> | I <sup>2</sup> C Start or repeated Start condition setup | | 4.7 | | μs | | t <sub>sth</sub> | I <sup>2</sup> C Start or repeated Start condition hold | | 4 | | μs | | t <sub>sps</sub> | I <sup>2</sup> C Stop condition setup | | 4 | | μs | | t <sub>vd(data)</sub> | Valid data time | SCL low to SDA output valid | 300 | | ns | | t <sub>vd(ack)</sub> | Valid data time of ACK condition | ACK signal from SCL low to SDA (out) low | 0.3 | 3.45 | μs | | C <sub>b</sub> | I <sup>2</sup> C bus capacitive load | | | 400 | ns | | FAST MO | DDE | | | ' | | | f <sub>scl</sub> | I <sup>2</sup> C clock frequency | | 0 | 400 | kHz | | t <sub>sch</sub> | I <sup>2</sup> C clock high time | | 0.6 | | μs | | t <sub>scl</sub> | I <sup>2</sup> C clock low time | | 1.3 | | μs | | t <sub>sp</sub> | I <sup>2</sup> C spike time | | | 50 | ns | | t <sub>sds</sub> | I <sup>2</sup> C serial-data setup time | | 100 | | ns | | t <sub>sdh</sub> | I <sup>2</sup> C serial-data hold time | | 0 | | ns | | t <sub>icr</sub> | I <sup>2</sup> C input rise time | | 20 + 0.1C <sub>b</sub> (1) | 300 | ns | | t <sub>icf</sub> | I <sup>2</sup> C input fall time | | 20 + 0.1C <sub>b</sub> (1) | 300 | ns | | t <sub>ocf</sub> | I <sup>2</sup> C output fall time | 10-pF to 400-pF bus | 20 + 0.1C <sub>b</sub> (1) | 300 | ns | | t <sub>buf</sub> | I <sup>2</sup> C bus free time between Stop and Start | | 1.3 | | μs | | t <sub>sts</sub> | I <sup>2</sup> C Start or repeated Start condition setup | | 0.6 | | μs | | t <sub>sth</sub> | I <sup>2</sup> C Start or repeated Start condition hold | | 0.6 | | μs | | t <sub>sps</sub> | I <sup>2</sup> C Stop condition setup | | 0.6 | | μs | | t <sub>vd(data)</sub> | Valid data time | SCL low to SDA output valid | 50 | | ns | | t <sub>vd(ack)</sub> | Valid data time of ACK condition | ACK signal from SCL low to SDA (out) low | 0.1 | 0.9 | μs | | C <sub>b</sub> | I <sup>2</sup> C bus capacitive load | 1 | | 400 | ns | <sup>(1)</sup> C<sub>b</sub> = Total capacitance of one bus in pF # **5.7 RESET** Timing Requirements over operating free-air temperature range (unless otherwise noted) | | PARAMETER | MIN MA | X UNIT | |--------------------|----------------------|--------|--------| | STANDARI | D MODE and FAST MODE | | | | t <sub>W</sub> | Reset pulse duration | 4 | ns | | t <sub>REC</sub> | Reset recovery time | 0 | ns | | t <sub>RESET</sub> | Time to reset | 400 | ns | # **5.8 Switching Characteristics** over operating free-air temperature range (unless otherwise noted) (see 図 6-2 and 図 6-3) | | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN MAX | UNIT | | | | | | |-----------------------------|----------------------------|-----------------|----------------|---------|------|--|--|--|--|--| | STANDARD MODE and FAST MODE | | | | | | | | | | | | t <sub>iv</sub> | Interrupt valid time | P port | ĪNT | 4 | μs | | | | | | | t <sub>ir</sub> | Interrupt reset delay time | SCL | ĪNT | 4 | μs | | | | | | | t <sub>pv</sub> | Output data valid | SCL | P7-P0 | 200 | ns | | | | | | | t <sub>ps</sub> | Input data setup time | P port | SCL | 100 | ns | | | | | | | t <sub>ph</sub> | Input data hold time | P port | SCL | 1 | μs | | | | | | Submit Document Feedback # **5.9 Typical Characteristics** T<sub>A</sub> = 25°C (unless otherwise noted) # **5.9 Typical Characteristics (continued)** # T<sub>A</sub> = 25°C (unless otherwise noted) ☑ 5-7. Source Current (I<sub>OH</sub>) vs Output High Voltage (V<sub>OH</sub>) for P-Ports at Four Supply Voltages 図 5-8. Output High Voltage (V<sub>OH</sub>) vs Supply Voltage (V<sub>CC</sub>) for P-Ports # **6 Parameter Measurement Information** SDA LOAD CONFIGURATION - A. C<sub>L</sub> includes probe and jig capacitance. - B. All inputs are supplied by generators having the following characteristics: PRR ≤ 10 MHz, Z<sub>O</sub> = 50 Ω, t<sub>t</sub>/t<sub>f</sub> ≤ 30 ns. - C. All parameters and waveforms are not applicable to all devices. 図 6-1. I<sup>2</sup>C Interface Load Circuit and Voltage Waveforms INTERRUPT LOAD CONFIGURATION - A. $C_L$ includes probe and jig capacitance. - B. All inputs are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_0 = 50 \Omega$ , $t_t/t_f \leq$ 30 ns. - C. All parameters and waveforms are not applicable to all devices. 図 6-2. Interrupt Load Circuit and Voltage Waveforms P-PORT LOAD CONFIGURATION WRITE MODE $(R/\overline{W} = 0)$ - A. C<sub>L</sub> includes probe and jig capacitance. - B. All inputs are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O$ = 50 $\Omega$ , $t_r/t_f \leq$ 30 ns. - C. The outputs are measured one at a time, with one transition per measurement. - D. All parameters and waveforms are not applicable to all devices. 図 6-3. P-Port Load Circuit and Voltage Waveforms SDA LOAD CONFIGURATION P-PORT LOAD CONFIGURATION - C<sub>L</sub> includes probe and jig capacitance. - B. All inputs are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_0 = 50~\Omega$ , $t_r/t_f \leq 30~ns$ . - C. The outputs are measured one at a time, with one transition per measurement. - D. I/Os are configured as inputs. - E. All parameters and waveforms are not applicable to all devices. 図 6-4. Reset Load Circuits and Voltage Waveforms # 7 Detailed Description # 7.1 Functional Block Diagram Pin numbers shown are for the DB, DBQ, DGV, DW, or PW package. 図 7-1. Functional Block Diagram At power-on reset, all registers return to default values. 図 7-2. Simplified Schematic Of P0 To P7 #### 7.2 Device Functional Modes ### 7.2.1 RESET Input The $\overline{\text{RESET}}$ input can be asserted to reset the system while keeping the $V_{CC}$ at its operating level. A reset can be accomplished by holding the $\overline{\text{RESET}}$ pin low for a minimum of $t_W$ . The PCA9538 registers and I<sup>2</sup>C/SMBus state machine are changed to their default states once $\overline{\text{RESET}}$ is low (0). Once $\overline{\text{RESET}}$ is high (1), the I/O levels at the P port can be changed externally or through the master. This input requires a pullup resistor to $V_{CC}$ if no active connection is used. #### 7.2.1.1 RESET Errata If RESET voltage set higher than VCC, current flows from RESET pin to VCC pin. #### **System Impact** VCC is pulled above its regular voltage level. #### **System Workaround** Design such that RESET voltage is same or lower than VCC. #### 7.2.2 Power-On Reset When power (from 0 V) is applied to $V_{CC}$ , an internal power-on reset holds the PCA9538 in a reset condition until $V_{CC}$ has reached $V_{POR}$ . At that point, the reset condition is released and the PCA9538 registers and $I^2C/SMBus$ state machine initialize to their default states. After that, $V_{CC}$ must be lowered to below 0.2 V and then back up to the operating voltage for a power-reset cycle. #### 7.2.3 I/O Port When an I/O is configured as an input, FETs Q1 and Q2 (in $\boxtimes$ 7-2) are off, creating a high-impedance input. The input voltage may be raised above $V_{CC}$ to a maximum of 5.5 V. If the I/O is configured as an output, Q1 or Q2 is enabled depending on the state of the output port register. In this case, there are low impedance paths between the I/O pin and either $V_{CC}$ or GND. The external voltage applied to this I/O pin must not exceed the recommended levels for proper operation. Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated ### 7.2.4 Interrupt Output (INT) An interrupt is generated by any rising or falling edge of the port inputs in the input mode. After time, $t_{iv}$ , the signal $\overline{INT}$ is valid. Resetting the interrupt circuit is achieved when data on the port is changed to the original setting, data is read from the port that generated the interrupt. Resetting occurs in the read mode at the acknowledge (ACK) or not acknowledge (NACK) bit after the rising edge of the SCL signal. Interrupts that occur during the ACK or NACK clock pulse can be lost (or be very short) due to the resetting of the interrupt during this pulse. Each change of the I/Os after resetting is detected and is transmitted as $\overline{\text{INT}}$ . Writing to another device does not affect the interrupt circuit, and a pin configured as an output cannot cause an interrupt. Changing an I/O from an output to an input may cause a false interrupt to occur, if the state of the pin does not match the contents of the Input Port register. Because each 8-pin port is read independently, the interrupt caused by port 0 is not cleared by a read of port 1 or vice versa. The INT output has an open-drain structure and requires pullup resistor to V<sub>CC</sub>. ### 7.2.4.1 Interrupt Errata The INT will be improperly de-asserted if the following two conditions occur: 1. The last I<sup>2</sup>C command byte (register pointer) written to the device was 00h. #### Note This generally means the last operation with the device was a Read of the input register. However, the command byte may have been written with 00h without ever going on to read the input register. After reading from the device, if no other command byte written, it remains 00h. 2. Any other slave device on the I<sup>2</sup>C bus acknowledges an address byte with the R/W bit set high #### **System Impact** Can cause improper interrupt handling as the Master sees the interrupt as being cleared. #### **System Workaround** Minor software change: User must change command byte to something besides 00h after a Read operation to the PCA9538 device or before reading from another slave device. #### **Note** Software change are compatible with other versions (competition and TI redesigns) of this device. ### 7.3 Programming ### 7.3.1 I<sup>2</sup>C Interface The bidirectional I<sup>2</sup>C bus consists of the serial clock (SCL) and serial data (SDA) lines. Both lines must be connected to a positive supply through a pull-up resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy. I<sup>2</sup>C communication with this device is initiated by a master sending a Start condition, a high-to-low transition on the SDA input/output while the SCL input is high (see $\boxtimes$ 7-3). After the Start condition, the device address byte is sent, most significant bit (MSB) first, including the data direction bit (R/ $\overline{W}$ ). After receiving the valid address byte, this device responds with an acknowledge (ACK), a low on the SDA input/output during the high of the ACK-related clock pulse. The address inputs (A0–A1) of the slave device must not be changed between the Start and the Stop conditions. On the I<sup>2</sup>C bus, only one data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the high pulse of the clock period, as changes in the data line at this time are interpreted as control commands (Start or Stop) (see $\boxtimes$ 7-4). A Stop condition, a low-to-high transition on the SDA input/output while the SCL input is high, is sent by the master (see $\boxtimes$ 7-3). Copyright © 2021 Texas Instruments Incorporated Submit Document Feedback Any number of data bytes can be transferred from the transmitter to receiver between the Start and the Stop conditions. Each byte of eight bits is followed by one ACK bit. The transmitter must release the SDA line before the receiver can send an ACK bit. The device that acknowledges must pull down the SDA line during the ACK clock pulse so that the SDA line is stable low during the high pulse of the ACK-related clock period (see $\boxtimes$ 7-5). When a slave receiver is addressed, it must generate an ACK after each byte is received. Similarly, the master must generate an ACK after each byte that it receives from the slave transmitter. Setup and hold times must be met to ensure proper operation. A master receiver signals an end of data to the slave transmitter by not generating an acknowledge (NACK) after the last byte has been clocked out of the slave. This is done by the master receiver by holding the SDA line high. In this event, the transmitter must release the data line to enable the master to generate a Stop condition. 図 7-3. Definition Of Start And Stop Conditions 図 7-4. Bit Transfer 図 7-5. Acknowledgment On I<sup>2</sup>C Bus # 7.4 Register Maps 表 7-1 shows the address byte of the PCA9538. 表 7-1. Interface Definition Table | ВҮТЕ | BIT | | | | | | | | | | | |--------------------------------|---------|----|----|----|----|----|----|---------|--|--|--| | | 7 (MSB) | 6 | 5 | 4 | 3 | 2 | 1 | 0 (LSB) | | | | | I <sup>2</sup> C slave address | Н | Н | Н | L | L | A1 | A0 | R/W | | | | | Px I/O data bus | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | | | | ### 7.4.1 Device Address ▼ 7-6 shows the address byte of the PCA9538. 図 7-6. PCA9538 Address 表 7-2 shows the PCA9538 address reference. 表 7-2. Address Reference Table | INP | UTS | I <sup>2</sup> C BUS SLAVE ADDRESS | |-----|-----|------------------------------------| | A1 | A0 | 1 0 B00 SEAVE ADDICESS | | L | L | 112 (decimal), 70 (hexadecimal) | | L | Н | 113 (decimal), 71 (hexadecimal) | | Н | L | 114 (decimal), 72 (hexadecimal) | | Н | Н | 115 (decimal), 73 (hexadecimal) | The last bit of the slave address defines the operation (read or write) to be performed. When it is high (1), a read is selected while a low (0) selects a write operation. ### 7.4.2 Control Register And Command Byte Following the successful Acknowledgment of the address byte, the bus master sends a command byte that is stored in the control register in the PCA9538 (see $\boxtimes$ 7-7). Two bits of this command byte state the operation (read or write) and the internal register (input, output, polarity inversion or configuration) that are affected. This register can be written or read through the I<sup>2</sup>C bus. The command byte is sent only during a write transmission. Once a command byte has been sent, the register that was addressed continues to be accessed by reads until a new command byte has been sent. 図 7-7 shows the PCA9538 control register bits and 表 7-3 shows the command byte. 図 7-7. Control Register Bits 表 7-3. Command Byte Table | CONTROL REG | SISTER BITS | COMMAND BYTE | REGISTER | PROTOCOL | POWER-UP DEFAULT | |-------------|-------------|--------------|--------------------|-----------------|------------------| | B1 | В0 | (HEX) | REGISTER | PROTOCOL | POWER-OF DEFAULT | | 0 | 0 | 0×00 | Input Port | Read byte | XXXX XXXX | | 0 | 1 | 0×01 | Output Port | Read/write byte | 1111 1111 | | 1 | 0 | 0×02 | Polarity Inversion | Read/write byte | 0000 0000 | | 1 | 1 | 0×03 | Configuration | Read/write byte | 1111 1111 | Product Folder Links: PCA9538 ## 7.4.3 Register Descriptions The Input Port register (register 0) reflects the incoming logic levels of the pins, regardless of whether the pin is defined as an input or an output by the Configuration register. It only acts on read operation. Writes to these registers have no effect. The default value, X, is determined by the externally applied logic level. Before a read operation, a write transmission is sent with the command byte to indicate to the $I^2C$ device that the Input Port register is accessed next. See $\frac{1}{8}$ 7-4. 表 7-4. Register 0 (Input Port Register) Table | BIT | 17 | 16 | 15 | 14 | 13 | 12 | I1 | 10 | |---------|----|----|----|----|----|----|----|----| | DEFAULT | Х | Х | Х | Х | Х | Х | Х | Х | The Output Port register (register 1) shows the outgoing logic levels of the pins defined as outputs by the Configuration register. Bit values in this register have no effect on pins defined as inputs. In turn, reads from this register reflect the value that is in the flip-flop controlling the output selection, not the actual pin value. See $\gtrsim$ 7-5. 表 7-5. Register 1 (Output Port Register) Table | BIT | 07 | O6 | O5 | 04 | O3 | 02 | 01 | 00 | |---------|----|----|----|----|----|----|----|----| | DEFAULT | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | The Polarity Inversion register (register 2) allows polarity inversion of pins defined as inputs by the Configuration register. If a bit in this register is set (written with 1), the corresponding port pin polarity is inverted. If a bit in this register is cleared (written with a 0), the corresponding port pin original polarity is retained. See $\gtrsim$ 7-6. 表 7-6. Register 2 (Polarity Inversion Register) Table | BIT | N7 | N6 | N5 | N4 | N3 | N2 | N1 | N0 | |---------|----|----|----|----|----|----|----|----| | DEFAULT | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | The Configuration register (register 3) configures the directions of the I/O pins. If a bit in this register is set to 1, the corresponding port pin is enabled as an input with a high-impedance output driver. If a bit in this register is cleared to 0, the corresponding port pin is enabled as an output. See $\frac{1}{5}$ 7-7. 表 7-7. Register 3 (Configuration Register) Table | | | | • | | | | | | |---------|----|----|----|----|----|----|----|----| | BIT | C7 | C6 | C5 | C4 | C3 | C2 | C1 | C0 | | DEFAULT | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | Copyright © 2021 Texas Instruments Incorporated #### 7.4.4 Bus Transactions Data is exchanged between the master and PCA9538 through write and read commands. #### 7.4.4.1 Writes Data is transmitted to the PCA9538 by sending the device address and setting the least-significant bit (LSB) to a logic 0 (see $\boxtimes$ 7-6 for device address). The command byte is sent after the address and determines which register receives the data that follows the command byte (see $\boxtimes$ 7-8 and $\boxtimes$ 7-9). There is no limitation on the number of data bytes sent in one write transmission. 図 7-8. Write To Output Port Register 図 7-9. Write To Configuration Or Polarity Inversion Registers Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated #### 7.4.4.2 Reads The bus master first must send the PCA9538 address with the LSB set to a logic 0 (see $\boxtimes$ 7-6 for device address). The command byte is sent after the address and determines which register is accessed. After a restart, the device address is sent again but, this time, the LSB is set to a logic 1. Data from the register defined by the command byte then is sent by the PCA9538 (see $\boxtimes$ 7-10 and $\boxtimes$ 7-11). After a restart, the value of the register defined by the command byte matches the register being accessed when the restart occurred. Data is clocked into the register on the rising edge of the ACK clock pulse. There is no limitation on the number of data bytes received in one read transmission, but when the final byte is received, the bus master must not acknowledge the data. 図 7-10. Read From Register - A. This figure assumes the command byte has previously been programmed with 00h. - B. Transfer of data can be stopped at any moment by a Stop condition. - C. This figure eliminates the command byte transfer, a restart, and slave address call between the initial slave address call and actual data transfer from the P port. See 🗵 7-10 for these details. 図 7-11. Read From Input Port Register Copyright © 2021 Texas Instruments Incorporated Submit Document Feedback # 8 Application Information Disclaimer #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ### 8.1 Application Information Disclaimer #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. # 8.2 Typical Application 図 8-1 shows an application in which the PCA9538 can be used. - A. Device address is configured as 1110000 for this example. - B. P0, P2, and P3 are configured as outputs. - C. P1, P4, and P5 are configured as inputs. - D. P6 and P7 are not used and must be configured as outputs. 図 8-1. Typical Application #### 8.2.1 Detailed Design Procedure ### 8.2.1.1 Minimizing I<sub>CC</sub> When I/Os Control Leds When the I/Os are used to control LEDs, normally they are connected to $V_{CC}$ through a resistor as shown in $\boxtimes$ 8-1. The LED acts as a diode, so when the LED is off, the I/O $V_{IN}$ is about 1.2 V less than $V_{CC}$ . I<sub>CC</sub> in Electrical Characteristics shows how I<sub>CC</sub> increases as $V_{IN}$ becomes lower than $V_{CC}$ . Product Folder Links: PCA9538 For battery-powered applications, it is essential that the voltage of I/O pins is greater than or equal to $V_{CC}$ when the LED is off to minimize current consumption. $\boxtimes$ 8-2 shows a high-value resistor in parallel with the LED. $\boxtimes$ 8-3 shows $V_{CC}$ less than the LED supply voltage by at least 1.2 V. Both of these methods maintain the I/O $V_{IN}$ at or above $V_{CC}$ and prevents additional supply current consumption when the LED is off. 図 8-2. High-Value Resistor in Parallel with Led 図 8-3. Device Supplied by a Lower Voltage # 9 Power Supply Recommendations # 9.1 Power-On Reset Requirements In the event of a glitch or data corruption, PCA9538 can be reset to its default conditions by using the power-on reset feature. Power-on reset requires that the device go through a power cycle to be completely reset. This reset also happens when the device is powered on for the first time in an application. The two types of power-on reset are shown in $\boxtimes$ 9-1 and $\boxtimes$ 9-2. 図 9-1. $V_{CC}$ Is Lowered Below 0.2 V Or 0 V And Then Ramped Up To $V_{CC}$ oxtimes 9-2. $V_{CC}$ is Lowered Below The Por Threshold, Then Ramped Back Up To $V_{CC}$ 表 9-1 specifies the performance of the power-on reset feature for PCA9538 for both types of power-on reset. | | 表 9-1. Recommended Supply Sequencing | ig And Kamp Ka | ites | |--------------------|--------------------------------------|----------------|------| | | PARAMETER | | MIN | | V <sub>CC_FT</sub> | Fall rate | See 図 9-1 | 1 | | | PARAMETER | | MIN | TYP | MAX | UNIT | |---------------------------|---------------------------------------------------------------------------------------------------------------|-----------|-------|-----|-------|------| | V <sub>CC_FT</sub> | Fall rate | See 図 9-1 | 1 | | 100 | ms | | V <sub>CC_RT</sub> | Rise rate | See 図 9-1 | 0.01 | | 100 | ms | | V <sub>CC_TRR_GND</sub> | Time to re-ramp (when V <sub>CC</sub> drops to GND) | See 図 9-1 | 0.001 | | | ms | | V <sub>CC_TRR_POR50</sub> | Time to re-ramp (when $V_{CC}$ drops to $V_{POR\_MIN} - 50$ mV) | See 図 9-2 | 0.001 | | | ms | | V <sub>CC_GH</sub> | Level that $V_{CCP}$ can glitch down to, but not cause a functional disruption when $V_{CCX\_GW}$ = 1 $\mu s$ | See ⊠ 9-3 | | | 1.2 | V | | V <sub>CC_GW</sub> | Glitch width that will not cause a functional disruption when $V_{CCX\_GH} = 0.5 \times V_{CCx}$ | See ⊠ 9-3 | | | | μs | | V <sub>PORF</sub> | Voltage trip point of POR on falling V <sub>CC</sub> | | 0.767 | | 1.144 | V | | V <sub>PORR</sub> | Voltage trip point of POR on rising $V_{CC}$ | | 1.033 | | 1.428 | V | (1) $T_A = -40$ °C to 85°C (unless otherwise noted) Glitches in the power supply can also affect the power-on reset performance of this device. The glitch width (V<sub>CC GW</sub>) and height (V<sub>CC GH</sub>) are dependent on each other. The bypass capacitance, source impedance, and the device impedance are factors that affect power-on reset performance. 図 9-3 and 表 9-1 provide more information on how to measure these specifications. Submit Document Feedback 図 9-3. Glitch Width And Glitch Height $V_{POR}$ is critical to the power-on reset. $V_{POR}$ is the voltage level at which the reset condition is released and all the registers and the I<sup>2</sup>C/SMBus state machine are initialized to their default states. The value of $V_{POR}$ differs based on the $V_{CC}$ being lowered to or from 0. $\boxtimes$ 9-4 and $\gtrapprox$ 9-1 provide more details on this specification. # 10 Device and Documentation Support # 10.1 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ### 10.2 サポート・リソース TI E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。 #### 10.3 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 # 10.4 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい ESD 対策をとらないと、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 ### 10.5 用語集 TI 用語集 この用語集には、用語や略語の一覧および定義が記載されています。 # 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated www.ti.com 6-Apr-2024 #### PACKAGING INFORMATION | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | | | | | | | | (6) | | | | | | PCA9538DB | LIFEBUY | SSOP | DB | 16 | 80 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PD538 | | | PCA9538DGVR | ACTIVE | TVSOP | DGV | 16 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PD538 | Samples | | PCA9538DW | ACTIVE | SOIC | DW | 16 | 40 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PCA9538 | Samples | | PCA9538DWR | ACTIVE | SOIC | DW | 16 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PCA9538 | Samples | | PCA9538PWR | ACTIVE | TSSOP | PW | 16 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PD538 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and # **PACKAGE OPTION ADDENDUM** www.ti.com 6-Apr-2024 continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 4-Nov-2023 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | PCA9538DGVR | TVSOP | DGV | 16 | 2000 | 330.0 | 12.4 | 6.8 | 4.0 | 1.6 | 8.0 | 12.0 | Q1 | | PCA9538DWR | SOIC | DW | 16 | 2000 | 330.0 | 16.4 | 10.75 | 10.7 | 2.7 | 12.0 | 16.0 | Q1 | | PCA9538PWR | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | PCA9538PWR | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | www.ti.com 4-Nov-2023 #### \*All dimensions are nominal | | 7 III dilitorio di Caro i i caro i i caro | | | | | | | | | |---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|--| | | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | | | PCA9538DGVR | TVSOP | DGV | 16 | 2000 | 356.0 | 356.0 | 35.0 | | | | PCA9538DWR | SOIC | DW | 16 | 2000 | 350.0 | 350.0 | 43.0 | | | | PCA9538PWR | TSSOP | PW | 16 | 2000 | 356.0 | 356.0 | 35.0 | | | ١ | PCA9538PWR | TSSOP | PW | 16 | 2000 | 356.0 | 356.0 | 35.0 | | # **PACKAGE MATERIALS INFORMATION** www.ti.com 4-Nov-2023 ## **TUBE** ### \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |-----------|--------------|--------------|------|-----|--------|--------|--------|--------| | PCA9538DB | DB | SSOP | 16 | 80 | 530 | 10.5 | 4000 | 4.1 | | PCA9538DW | DW | SOIC | 16 | 40 | 506.98 | 12.7 | 4826 | 6.6 | 7.5 x 10.3, 1.27 mm pitch SMALL OUTLINE INTEGRATED CIRCUIT This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. SOIC #### NOTES: - 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing - per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side. - 5. Reference JEDEC registration MS-013. SOIC ### NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SOIC #### NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. 4. Reference JEDEC registration MO-150. NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 8. Board assembly site may have different recommendations for stencil design. ## 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated