CD54HC4002, CD74HC4002 JAJSO09F - AUGUST 1997 - REVISED FEBRUARY 2022 # CDx4HC4002 高速 CMOS ロジックのデュアル 4 入力 NOR ゲート # 1 特長 - 標準伝搬遅延 = 8ns (V<sub>CC</sub> = 5V、 C<sub>I</sub> = 15pF、T<sub>A</sub> = 25℃時) - ファンアウト(全温度範囲にわたって) - 標準出力:10 個の LSTTL 負荷 - バス・ドライバ出力:15 の LSTTL 負荷 - 広い動作温度範囲:-55℃~125℃ - 平衡な伝搬遅延と遷移時間 - LSTTL ロジック IC に比べて消費電力を大幅削減 - HC タイプ - 2V~6V で動作 - 優れたノイズ耐性: $V_{cc}$ の $N_{II}$ = 30%、 $N_{IH}$ = 30% (V<sub>CC</sub> = 5V 時) # 2 概要 HC4002 ロジックゲートはシリコンゲート CMOS 技術を利 用して、標準 CMOS IC の低消費電力で LSTTL ゲートと 同様の動作速度を実現しています。すべてのデバイスに、 **10** の LSTTL 負荷を駆動する機能があります。 HC4002 ロジック・ファミリの機能およびピン配置は、標準の LS ロジ ック・ファミリと互換性があります。 ## デバイス情報 | | 7 * · I * V I I T IA | | | | | | | | | | | |---------------|----------------------|------------------|--|--|--|--|--|--|--|--|--| | 部品番号 | パッケージ(1) | 本体サイズ (公称) | | | | | | | | | | | CD74HC4002M | SOIC (14) | 8.65mm × 3.9mm | | | | | | | | | | | CD54HC4002F3A | CDIP (14) | 19.55mm × 6.71mm | | | | | | | | | | | CD74HC4002E | PDIP (14) | 19.31mm × 6.35mm | | | | | | | | | | | CD74HC4002PW | TSSOP (14) | 5.0mm × 4.4mm | | | | | | | | | | 利用可能なパッケージについては、このデータシートの末尾にあ る注文情報を参照してください。 機能ブロック図 ### **Table of Contents** | 1 特長 | 1 | 7.2 Functional Block Diagram | <mark>7</mark> | |--------------------------------------|----------------|-----------------------------------------------------|----------------| | 2 概要 | 1 | 7.3 Device Functional Modes | 7 | | 3 Revision History | | 8 Power Supply Recommendations | 8 | | 4 Pin Configuration and Functions | | 9 Layout | 8 | | 5 Specifications | | 9.1 Layout Guidelines | 8 | | 5.1 Absolute Maximum Ratings | | 10 Device and Documentation Support | 9 | | 5.2 Recommended Operating Conditions | | 10.1 Receiving Notification of Documentation Update | es9 | | 5.3 Thermal Information | | 10.2 サポート・リソース | 9 | | 5.4 Electrical Characteristics | | 10.3 Trademarks | 9 | | 5.5 Switching Characteristics | 5 | 10.4 Electrostatic Discharge Caution | 9 | | 6 Parameter Measurement Information | | 10.5 Glossary | 9 | | 7 Detailed Description | <mark>7</mark> | 11 Mechanical, Packaging, and Orderable | | | 7.1 Overview | | Information | 9 | | | | | | # **3 Revision History** 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 # Changes from Revision E (October 2003) to Revision F (February 2022) Page # **4 Pin Configuration and Functions** J, N, D, or PW package 14-Pin CDIP, PDIP, SOIC, or TSSOP **Top View** # **5 Specifications** ## 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | | MIN | MAX | UNIT | |------------------|-------------------------------------------------|--------------------------------------------------------------|------|------|------| | V <sub>CC</sub> | Supply voltage | | -0.5 | 7 | V | | I <sub>IK</sub> | Input diode current | For $V_I < -0.5 \text{ V}$ or $V_I > V_{CC} + 0.5 \text{ V}$ | | ± 20 | mA | | I <sub>OK</sub> | Output diode current | For $V_O < -0.5 \text{ V}$ or $V_O > V_{CC} + 0.5 \text{ V}$ | | ± 20 | mA | | Io | Output source or sink current per output pin | For $V_O > -0.5 \text{ V}$ or $V_O < V_{CC} + 0.5 \text{ V}$ | | ± 25 | mA | | | Continuous current V <sub>CC</sub> or ground cu | ırrent | | ± 50 | mA | | TJ | Junction temperature | | | 150 | | | T <sub>stg</sub> | Storage temperature range | <b>–</b> 65 | 150 | | | | | Lead temperature (Soldering 10s) (S | | 300 | | | <sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### **5.2 Recommended Operating Conditions** | | | | MIN | MAX | UNIT | |---------------------------------|--------------------------|-----------|-----|-----------------|------| | \/ | Committee and annual | HC Types | 2 | 6 | V | | V <sub>CC</sub> | Supply voltage range | HCT Types | 4.5 | 5.5 | V | | V <sub>I</sub> , V <sub>O</sub> | Input or output voltage | , | 0 | V <sub>CC</sub> | V | | 17 0 | | 2 V | | 1000 | ns | | t <sub>t</sub> | Input rise and fall time | 4.5 V | | 500 | ns | | | | 6 V | | 400 | ns | | T <sub>A</sub> | Temperature range | | -55 | 125 | °C | #### 5.3 Thermal Information | | | D (SOIC) | N (PDIP) | NS (SO) | PW (TSSOP) | | |-----------------|-------------------------------------------------------|----------|----------|---------|------------|------| | THERMAL METRIC | | 14 PINS | 14 PINS | 14 PINS | 14 PINS | UNIT | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance <sup>(1)</sup> | 86 | 80 | 76 | 113 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC package thermal metrics application report. #### **5.4 Electrical Characteristics** | | PARAMETER | TEST | Vcc | | 25 o C | | -40℃ to | 85℃ | -55℃ to 125℃ | | UNIT | |-----------------|------------------------------------------|-----------------------------------------|-----|------|--------|------|---------|------|--------------|------|------| | | PARAMETER | CONDITIONS <sup>(1)</sup> | (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNII | | | | | 2 | 1.5 | | | 1.5 | | 1.5 | | V | | V <sub>IH</sub> | / <sub>IH</sub> High level input voltage | | 4.5 | 3.15 | | | 3.15 | | 3.15 | | V | | | | | 6 | 4.2 | | | 4.2 | | 4.2 | | V | | | | | 2 | | | 0.5 | | 0.5 | | 0.5 | V | | V <sub>IL</sub> | Low level input voltage | | 4.5 | | | 1.35 | | 1.35 | | 1.35 | V | | | voltago | | 6 | | | 1.8 | | 1.8 | | 1.8 | V | | | High level output voltage | I <sub>OH</sub> = – 20 μA | 2 | 1.9 | | | 1.9 | | 1.9 | | V | | | | I <sub>OH</sub> = – 20 μA | 4.5 | 4.4 | | | 4.4 | | 4.4 | | V | | V <sub>OH</sub> | voltage | I <sub>OH</sub> = – 20 μA | 6 | 5.9 | | | 5.9 | | 5.9 | | V | | | High level output | I <sub>OH</sub> = – 4 mA | 4.5 | 3.98 | | | 3.84 | | 3.7 | | V | | | voltage | I <sub>OH</sub> = - 5.2 mA | 6 | 5.48 | | | 5.34 | | 5.2 | | V | | | | I <sub>OL</sub> = 20 μA | 2 | | | 0.1 | | 0.1 | | 0.1 | V | | | Low level output voltage | I <sub>OL</sub> = 20 μA | 4.5 | | | 0.1 | | 0.1 | | 0.1 | V | | V <sub>OL</sub> | voltage | I <sub>OL</sub> = 20 μA | 6 | | | 0.1 | | 0.1 | | 0.1 | V | | | Low level output | I <sub>OL</sub> = 4 mA | 4.5 | | | 0.26 | | 0.33 | | 0.4 | V | | | voltage | I <sub>OL</sub> = 5.2 mA | 6 | | | 0.26 | | 0.33 | | 0.4 | V | | I <sub>I</sub> | Input leakage current | V <sub>I</sub> = V <sub>CC</sub> or GND | 6 | | , | ±0.1 | | ±1 | | ±1 | μA | | I <sub>CC</sub> | Supply current | V <sub>I</sub> = V <sub>CC</sub> or GND | 6 | | | 2 | | 20 | | 40 | μΑ | <sup>(1)</sup> $V_I = V_{IH}$ or $V_{IL}$ , unless otherwise noted. # **5.5 Switching Characteristics** Input $t_r$ , $t_f = 6$ ns | 7, 7 | PARAMETER | | V <sub>CC</sub> (V) | 25℃ | -40℃ to<br>85℃ | -55°C to<br>125°C | UNIT | | |-------------------------------------|--------------------------------------------------|------------------------|---------------------|-----|----------------|-------------------|------|--| | | | CONDITIONS | TYP M | | MAX | MAX | | | | HC TYPES | | | • | | | | | | | t <sub>PLH</sub> , t <sub>PHL</sub> | | | 2 | 100 | 125 | 150 | ns | | | | Propagation delay,<br>nA, nB, nC, nD to nY | C <sub>L</sub> = 50 pF | 4.5 | 20 | 25 | 30 | ns | | | | | | 6 | 17 | 21 | 26 | ns | | | | | C <sub>L</sub> = 15 pF | 5 | 8 | | | ns | | | | | | 2 | 75 | 95 | 110 | ns | | | t <sub>TLH</sub> , t <sub>THL</sub> | Output transition times (see Figure 1) | C <sub>L</sub> = 50 pF | 4.5 | 15 | 19 | 22 | ns | | | | r igaro 1) | | 6 | 13 | 16 | 19 | ns | | | C <sub>IN</sub> | Input capacitance | | | 10 | 10 | 10 | pF | | | C <sub>PD</sub> | Power dissipation capacitance <sup>(1)</sup> (2) | C <sub>L</sub> = 15 pF | 5 | 22 | | | pF | | <sup>(1)</sup> $C_{PD}$ is used to determine the dynamic power consumption, per gate. (2) $P_D = V_{CC}^2 f_i (C_{PD} + C_L)$ where $f_i$ = input frequency, $C_L$ = output load capacitance, $V_{CC}$ = supply voltage. # **6 Parameter Measurement Information** 図 6-1. HC and HCU Transition Times and Propagation Delay Times, Combination Logic # 7 Detailed Description #### 7.1 Overview The 'HC4002 logic gate utilizes silicon gate CMOS technology to achieve operating speeds similar to LSTTL gates with the low power consumption of standard CMOS integrated circuits. All devices have the ability to drive 10 LSTTL loads. The 'HC4002 logic family is functional as well as pin compatible with the standard LS logic family. # 7.2 Functional Block Diagram 図 7-2. Logic Symbol 図 7-1. Functional Diagram #### 7.3 Device Functional Modes 表 7-1. Truth Table<sup>(1)</sup> | | INPUTS | | | | | | | | | | |----|--------|----|----|----|--|--|--|--|--|--| | nA | nB | nC | nD | nY | | | | | | | | L | L | L | L | Н | | | | | | | | Н | Х | Х | Х | L | | | | | | | | Х | Н | Х | Х | L | | | | | | | | Х | Х | Н | Х | L | | | | | | | | Х | Х | Х | Н | L | | | | | | | (1) H = High Voltage Level, L = Low Voltage Level, X = Irrelevant # 8 Power Supply Recommendations The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions*. Each $V_{CC}$ terminal should have a good bypass capacitor to prevent power disturbance. A 0.1- $\mu$ F capacitor is recommended for this device. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. The 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results. ## 9 Layout #### 9.1 Layout Guidelines When using multiple-input and multiple-channel logic devices inputs must not ever be left floating. In many cases, functions or parts of functions of digital logic devices are unused; for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such unused input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. All unused inputs of digital logic devices must be connected to a logic high or logic low voltage, as defined by the input voltage specifications, to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally, the inputs are tied to GND or $V_{CC}$ , whichever makes more sense for the logic function or is more convenient. ## 10 Device and Documentation Support TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below. ## 10.1 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. # 10.2 サポート・リソース TI E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。 #### 10.3 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 10.4 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 10.5 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. #### 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 2-Dec-2023 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|---------------------|-------------------------------|--------------------|--------------|----------------------------|---------| | | | | | | | | (6) | | | | | | CD54HC4002F3A | ACTIVE | CDIP | J | 14 | 25 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 8404401CA<br>CD54HC4002F3A | Samples | | CD74HC4002E | ACTIVE | PDIP | N | 14 | 25 | RoHS & Green | NIPDAU | N / A for Pkg Type | -55 to 125 | CD74HC4002E | Samples | | CD74HC4002M96 | ACTIVE | SOIC | D | 14 | 2500 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -55 to 125 | HC4002M | Samples | | CD74HC4002PWR | ACTIVE | TSSOP | PW | 14 | 2000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -55 to 125 | HJ4002 | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and # **PACKAGE OPTION ADDENDUM** www.ti.com 2-Dec-2023 continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF CD54HC4002, CD74HC4002: ● Catalog : CD74HC4002 • Military : CD54HC4002 NOTE: Qualified Version Definitions: - Catalog TI's standard catalog product - Military QML certified for Military and Defense Applications www.ti.com 12-May-2023 #### TAPE AND REEL INFORMATION # TAPE DIMENSIONS KO P1 BO W Cavity A0 | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | CD74HC4002M96 | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.6 | 9.3 | 2.1 | 8.0 | 16.0 | Q1 | | CD74HC4002M96 | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | CD74HC4002PWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.85 | 5.45 | 1.6 | 8.0 | 12.0 | Q1 | | CD74HC4002PWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | CD74HC4002PWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | www.ti.com 12-May-2023 #### \*All dimensions are nominal | 7 111 011110110110110 0110 11011111101 | | | | | | | | |----------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | CD74HC4002M96 | SOIC | D | 14 | 2500 | 366.0 | 364.0 | 50.0 | | CD74HC4002M96 | SOIC | D | 14 | 2500 | 356.0 | 356.0 | 35.0 | | CD74HC4002PWR | TSSOP | PW | 14 | 2000 | 366.0 | 364.0 | 50.0 | | CD74HC4002PWR | TSSOP | PW | 14 | 2000 | 356.0 | 356.0 | 35.0 | | CD74HC4002PWR | TSSOP | PW | 14 | 2000 | 356.0 | 356.0 | 35.0 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 12-May-2023 #### **TUBE** #### \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |-------------|--------------|--------------|------|-----|--------|--------|--------|--------| | CD74HC4002E | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD74HC4002E | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | CERAMIC DUAL IN LINE PACKAGE Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4040083-5/G CERAMIC DUAL IN LINE PACKAGE - 1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This package is hermitically sealed with a ceramic lid using glass frit. - His package is remitted by sealed with a ceramic its using glass mit. Index point is provided on cap for terminal identification only and on press ceramic glass frit seal only. Falls within MIL-STD-1835 and GDIP1-T14. CERAMIC DUAL IN LINE PACKAGE # D (R-PDSO-G14) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AB. # D (R-PDSO-G14) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. PW (R-PDSO-G14) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 # N (R-PDIP-T\*\*) # PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. #### 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated