CD54HC4051, CD74HC4051, CD54HCT4051, CD74HCT4051, CD54HC4052, CD74HC4052, CD54HCT4052, CD74HCT4052, CD54HC4053, CD74HC4053, CD54HCT4053, CD74HCT4053 JAJSHG0N - NOVEMBER 1997 - REVISED APRIL 2024 # CDx4HC405x、CD4HCT405x 高速 CMOS ロジック アナログ マルチプレクサおよびデマルチプレクサ # 1 特長 - 車載アプリケーション認定済み - 幅広いアナログ入力電圧範囲:±5V(最大値) - 低オン抵抗: - 70Ω (V<sub>CC</sub> V<sub>FF</sub> = 4.5V での標準値) - 40Ω (V<sub>CC</sub> V<sub>EE</sub> = 9V での標準値) - スイッチ間の低いクロストーク - 高速なスイッチングおよび伝搬速度 - ブレイク ビフォー メイクのスイッチング動作 - 広い動作温度範囲: - -40°C∼+125°C - 動作制御電圧:4.5V~5.5V - スイッチ電圧:0V~10V - LSTTL 入力ロジックと直接互換、 V<sub>IL</sub> = 0.8V (最大値)、V<sub>IH</sub> = 2V (最小値) - CMOS 入力互換、 V<sub>OL</sub>、V<sub>OH</sub> で I<sub>I</sub> ≦ 1µA # 2 アプリケーション - デジタルラジオ - 信号ゲーティング - ファクトリ オートメーション - ・ テレビ - 電化製品 - プログラマブル ロジック回路 - センサ ### 3 概要 この CDx4HC405x および CDx4HCT405x デバイスはデ ジタル制御のアナログ スイッチで、シリコン ゲート CMOS テクノロジを使用し、標準 CMOS IC の低い消費電力で LSTTL と同様の動作速度を実現しています。 このアナログマルチプレクサおよびデマルチプレクサは、 電圧電源範囲 (例: $V_{CC}$ から $V_{EE}$ まで) にわたって変化す る可能性があるアナログ電圧を制御します。これは双方向 のスイッチで、任意のアナログ入力を出力として使用でき、 その逆も行えます。このスイッチはオン抵抗が低く、オフ時 のリーク電流が小さい特長があります。さらに、High のとき にすべてのスイッチをオフ状態に無効化するディセーブル 制御を備えています。 #### 製品情報 | 部品番号 | T <sub>A</sub> | パッケージ (1) | パッケージ サイズ <sup>(2)</sup> | |--------------|----------------|----------------|--------------------------| | CD54HCx405x | | J (CDIP、16) | 19.56mm × 6.92mm | | CD74HCx405x | -55℃~125℃ | N (PDIP, 16) | 19.30mm × 6.35mm | | | | D (SOIC, 16) | 9.9mm × 3.9mm | | CD7411CX403X | | NS (SOP, 16) | 10.3mm × 5.3mm | | | | PW (TSSOP, 16) | 5mm × 4.4mm | - (1) 詳細については、セクション 11 を参照してください。 - パッケージ サイズ (長さ×幅) は公称値であり、該当する場合はピ ンも含まれます。 HCT4051 の機能図 ### **Table of Contents** | 1 特長 | 7.2 Functional Block Diagrams | 24 | |---------------------------------------------|--------------------------------------|----| | 2 アプリケーション | | 26 | | 3 概要 | 745 | 26 | | 4 Pin Configuration and Functions | | 27 | | 5 Specifications | 7 8.1 Application Information | | | 5.1 Absolute Maximum Ratings | | 27 | | 5.2 ESD Ratings | | 28 | | 5.3 Thermal Information | | 29 | | 5.4 Recommended Operating Conditions | 0 Dayles and Dayles and Alan Olympia | 30 | | 5.5 Electrical Characteristics: HC Devices | 0.4.D | 30 | | 5.6 Electrical Characteristics: HCT Devices | 9.2ドキュメントの更新通知を受け取る方法 | 30 | | 5.7 Switching Characteristics, VCC = 5V14 | 4 9.3 サポート・リソース | 30 | | 5.8 Switching Characteristics, CL = 50pF1 | 5 9.4 Trademarks | 30 | | 5.9 Analog Channel Specifications | 8 9.5 静電気放電に関する注意事項 | 30 | | 5.10 Typical Characteristics20 | 9.6 用語集 | 30 | | 6 Parameter Measurement Information2 | | | | 7 Detailed Description24 | | | | 7.1 Overview24 | | 31 | | | | | # 4 Pin Configuration and Functions 図 4-1. CDx4HCx4051 J, N, D, NS, PW Packages 16-Pin CDIP, PDIP, SOIC, SO, TSSOP (Top View) 表 4-1. Pin Functions for CDxHCx4051B | Р | IN | TYPE(1) | DESCRIPTION | |-----------------|-----|---------|------------------------------| | NAME | NO. | ITPE | DESCRIPTION | | CH A4<br>IN/OUT | 1 | I/O | Channel 4 in/out | | CH A6<br>IN/OUT | 2 | I/O | Channel 6 in/out | | COM<br>OUT/IN | 3 | I/O | Common out/in | | CH A7<br>IN/OUT | 4 | I/O | Channel 7 in/out | | CH A5<br>IN/OUT | 5 | I/O | Channel 5 in/out | | !E | 6 | I | Enable Channels (Active Low) | | V <sub>EE</sub> | 7 | _ | Negative power input | | GND | 8 | _ | Ground | | S2 | 9 | I | Channel select 2 | | S1 | 10 | I | Channel select 1 | | S0 | 11 | I | Channel select 0 | | CH A3<br>IN/OUT | 12 | I/O | Channel 3 in/out | | CH A0<br>IN/OUT | 13 | I/O | Channel 0 in/out | | CH A1<br>IN/OUT | 14 | I/O | Channel 1 in/out | | CH A2<br>IN/OUT | 15 | I/O | Channel 2 in/out | | V <sub>CC</sub> | 16 | _ | Positive power input | | | | - | | <sup>(1)</sup> I = input, O = output 図 4-2. CDx4HCx4052 J, N, D, NS, PW Packages 16-Pin CDIP, PDIP, SOIC, SO, TSSOP (Top View) ### 表 4-2. Pin Functions for CDx4HCx4052B | Р | IN | TYPE <sup>(1)</sup> | DESCRIPTION | |-----------------|-----|---------------------|------------------------------| | NAME | NO. | 1 TPEV | DESCRIPTION | | CH B0<br>IN/OUT | 1 | I/O | Channel B0 in/out | | CH B2<br>IN/OUT | 2 | I/O | Channel B2 in/out | | COM B<br>OUT/IN | 3 | I/O | B common out/in | | CH B3<br>IN/OUT | 4 | I/O | Channel B3 in/out | | CH B1<br>IN/OUT | 5 | I/O | Channel B1 in/out | | !E | 6 | I | Enable channels (Active Low) | | V <sub>EE</sub> | 7 | _ | Negative power input | | GND | 8 | _ | Ground | | S1 | 9 | I | Channel select 1 | | S0 | 10 | I | Channel select 0 | | CH A3<br>IN/OUT | 11 | I/O | Channel A3 in/out | | CH A0<br>IN/OUT | 12 | I/O | Channel A0 in/out | | COM A<br>IN/OUT | 13 | I/O | A common out/in | | CH A1<br>IN/OUT | 14 | I/O | Channel A1 in/out | | CH A2<br>IN/OUT | 15 | I/O | Channel A2 in/out | | V <sub>CC</sub> | 16 | _ | Positive power input | <sup>(1)</sup> I = input, O = output 図 4-3. CDx4HCx4053 J, N, D, NS, PW Packages 16-Pin CDIP, PDIP, SOIC, SO, TSSOP (Top View) 表 4-3. Pin Functions CDx4HCx4053B | PI | N | TYPE(1) | DESCRIPTION | |-----------------|-----|---------|------------------------------| | NAME | NO. | IYPE | DESCRIPTION | | B1IN/OUT | 1 | I/O | B channel Y in/out | | B0 IN/OUT | 2 | I/O | B channel X in/out | | C1 IN/OUT | 3 | I/O | C channel Y in/out | | COM C<br>OUT/IN | 4 | I/O | C common out/in | | C0 IN/OUT | 5 | I/O | C channel X in/out | | !E | 6 | I | Enable channels (Active Low) | | V <sub>EE</sub> | 7 | _ | Negative power input | | GND | 8 | _ | Ground | | S2 | 9 | I | Channel select 2 | | S1 | 10 | I | Channel select 1 | | S0 | 11 | I | Channel select 0 | | A0 IN/OUT | 12 | I/O | A channel X in/out | | A1 IN/OUT | 13 | I/O | A channel Y in/out | | COM A<br>OUT/IN | 14 | I/O | A common out/in | | COM B<br>OUT/IN | 15 | I/O | B common out/in | | V <sub>CC</sub> | 16 | _ | Positive power input | (1) I = input, O = output ### **5 Specifications** ### 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | |-------------------------------------|-----------------------------------------|-----------------------------------------------------------|------|------|------| | V <sub>CC</sub> – V <sub>EE</sub> | | | -0.5 | 10.5 | V | | V <sub>CC</sub> | DC Supply voltage | C Supply voltage | | 7 | V | | V <sub>EE</sub> | | | 0.5 | -7 | V | | I <sub>IK</sub> | DC input diode current | $V_{I} < -0.5V \text{ or } V_{I} > V_{CC} + 0.5V$ | -20 | 20 | mA | | | DC switch diode current | $V_{I} < V_{EE} - 0.5V \text{ or } V_{I} > V_{CC} + 0.5V$ | -20 | 20 | mA | | I <sub>OK</sub> | • | $V_1 < V_{EE} - 0.5V$ or $V_1 > V_{CC} + 0.5V$ | -25 | 25 | mA | | I <sub>CC</sub> | DC V <sub>CC</sub> or ground current | | -50 | 50 | mA | | I <sub>EE</sub> | DC V <sub>EE</sub> current | | -20 | | mA | | V <sub>SEL</sub> or V <sub>EN</sub> | Logic control input pin voltage (E | N, Ax, SELx) | -0.5 | 30 | V | | T <sub>JMAX</sub> | Maximum junction temperature | Maximum junction temperature | | 150 | °C | | T <sub>LMAX</sub> | Maximum lead temperature Soldering 10 s | | | 300 | °C | | T <sub>stg</sub> | Storage temperature | • | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### 5.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|------------------------------------------------------------------------------------------|-------|------| | V | | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup> | ±500 | V | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±200 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. <sup>(2)</sup> All voltages are with respect to ground, unless otherwise specified. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### 5.3 Thermal Information | | | CD74HC4051 | | | | | | |-----------------------|----------------------------------------------|------------|---------|------------|------|--|--| | | THERMAL METRIC <sup>(1)</sup> | N (PDIP) | NS (SO) | PW (TSSOP) | UNIT | | | | | | 16 PINS | 16 PINS | 16 PINS | | | | | R <sub>θJA</sub> | Junction-to-ambient thermal resistance | 77.3 | 99.3 | 116.5 | °C/W | | | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 56.2 | 59.6 | 51.9 | °C/W | | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 52.6 | 65.7 | 73.9 | °C/W | | | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 33.7 | 21.5 | 4.7 | °C/W | | | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 52.1 | 65.1 | 73.2 | °C/W | | | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. # **5.4 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | NOM MAX | UNIT | |-----------------------------------|---------------------------------------------------------------------------------------|-------------------------------------------------|-------------------|-----------------|------| | V | Supply voltage range (T <sub>A</sub> = full package temperature | CD54 and 74HC types | 2 | 6 | V | | V <sub>CC</sub> | range) <sup>(2)</sup> | CD54 and 74HCT types | 2 4.5 2 0 VEE -55 | 5.5 | | | V <sub>CC</sub> – V <sub>EE</sub> | Supply voltage range (T <sub>A</sub> = full package temperature range) | CD54 and 74HC<br>types, CD54 and<br>74HCT types | 2 | 10 | V | | V <sub>EE</sub> | Supply voltage range (T <sub>A</sub> = full package temperature range) <sup>(3)</sup> | CD54 and 74HC<br>types, CD54 and<br>74HCT types | 0 | -6 | V | | VI | DC input control voltage | | 0 | V <sub>CC</sub> | V | | V <sub>IS</sub> | Analog switch I/O voltage | | V <sub>EE</sub> | V <sub>CC</sub> | V | | T <sub>A</sub> | Ambient temperature | | -55 | 125 | °C | | | | 2V | 0 | 1000 | | | t <sub>r</sub> , t <sub>f</sub> | Input rise and fall times | 4.5V | 0 | 500 | ns | | | | 6V | 0 | 400 | | <sup>(1)</sup> For maximum reliability, nominal operating conditions must be selected so that operation is always within the ranges specified in the *Recommended Operating Conditions* table. <sup>(2)</sup> All voltages referenced to GND unless otherwise specified. <sup>(3)</sup> In certain applications, the external load resistor current may include both V<sub>CC</sub> and signal line components. To avoid drawing V<sub>CC</sub> current when switch current flows into the transmission gate inputs, the voltage drop across the bidirectional switch must not exceed 0.6V (calculated from r<sub>ON</sub> values shown in *Electrical Characteristics HC* and *Electrical Characteristics HCT* tables). No V<sub>CC</sub> current will flow through R<sub>L</sub> if the switch current flows into terminal 3 on the HC and HCT40511; terminals 3 and 13 on the HC and HCT4052; terminals 4, 14, and 15 on the HC and HCT4053. ### 5.5 Electrical Characteristics: HC Devices Over operating free-air temperature range, $V_{SUPPLY} = \pm 5V$ , and $R_L = 100\Omega$ , (unless otherwise noted) | PARAMETER | | | T CONDITION | | normos notos, | | TYP MA | X UNIT | |-------------------------------------------|---------------------|--------------------|---------------------|---------------------|--------------------|------|--------|--------| | CD74HC405x | | | | | | | | | | | V <sub>IS</sub> (V) | V <sub>I</sub> (V) | V <sub>EE</sub> (V) | V <sub>CC</sub> (V) | T <sub>A</sub> | | | | | | | | | | 25°C | 1.5 | | | | | | | | 2 | -40°C to<br>+85°C | 1.5 | | | | | | | | | -55°C to<br>+125°C | 1.5 | | | | | | | | | 25°C | 3.15 | | | | Input High Voltage, V <sub>IH</sub> , Min | | | | 4.5 | -40°C to<br>+85°C | 3.15 | | V | | | | | | | -55°C to<br>+125°C | 3.15 | | | | | | | | | 25°C | 4.2 | | | | | | | | 6 | -40°C to<br>+85°C | 4.2 | | | | | | | | | -55°C to<br>+125°C | 4.2 | | | | | | | | | 25°C | | .5 | | | | | | | 2 | -40°C to<br>+85°C | | 0 | .5 | | | | | | | –55°C to<br>+125°C | | 0 | .5 | | | | | | | 25°C | | 1.3 | 5 | | Input Low Voltage, V <sub>IL</sub> , Max | | | | 4.5 | -40°C to<br>+85°C | | 1.3 | 55 V | | | | | | | –55°C to<br>+125°C | | 1.3 | 55 | | | | | | | 25°C | | 1 | .8 | | | | | | 6 | -40°C to<br>+85°C | | 1 | .8 | | | | | | | –55°C to<br>+125°C | | 1 | .8 | ## 5.5 Electrical Characteristics: HC Devices (続き) Over operating free-air temperature range, $V_{SUPPLY}$ = ±5V, and $R_L$ = 100 $\Omega$ , (unless otherwise noted) | PARAMETER | | <u> </u> | | CONDITIONS | | | MIN TYP | MAX | UNIT | | |--------------------------|----------------------|------------------------------------|--------------------------------------|------------|-----|--------------------|-------------------|-----|------|--| | | | | | | | 25°C | 70 | 160 | | | | | | | | 0 | 4.5 | –40°C to<br>+85°C | | 200 | | | | | | | | | | –55°C to<br>+125°C | | 240 | | | | | | | | | | 25°C | 60 | 140 | | | | | | V <sub>CC</sub> or V <sub>EE</sub> | | 0 | 6 | –40°C to<br>+85°C | | 175 | Ω | | | | | | | | | –55°C to<br>+125°C | | 210 | | | | | | | | | | 25°C | 40 | 120 | | | | | | | | -4.5 | 4.5 | –40°C to<br>+85°C | | 150 | | | | r <sub>on</sub> | 1 4 2 4 | | - V <sub>IL</sub> or V <sub>IH</sub> | | | –55°C to<br>+125°C | | 180 | | | | ON resistance | I <sub>O</sub> = 1mA | V <sub>CC</sub> to V <sub>EE</sub> | | | | 25°C | 90 | 180 | | | | | | | | | 0 | 4.5 | –40°C to<br>+85°C | | 225 | | | | | | | | | –55°C to<br>+125°C | | 270 | | | | | | | | | | 25°C | 80 | 160 | - | | | | | | | 0 | 6 | –40°C to<br>+85°C | | 200 | Ω | | | | | | | | | –55°C to<br>+125°C | | 240 | | | | | | | | | | 25°C | 45 | 130 | | | | | | | | -4.5 | 4.5 | –40°C to<br>+85°C | | 162 | | | | | | | | | | –55°C to<br>+125°C | | 195 | | | | Δr <sub>ON</sub> | | | | 0 | 4.5 | 25°C | 10 | | | | | Maximum ON resistance | | | | 0 | 6 | 25°C | 8.5 | | Ω | | | between any two channels | | | | -4.5 | 4.5 | 25°C | 5 | | | | # 5.5 Electrical Characteristics: HC Devices (続き) Over operating free-air temperature range, $V_{SUPPLY}$ = ±5V, and $R_L$ = 100 $\Omega$ , (unless otherwise noted) | PARAMETER | | | TEST | CONDITIONS | | | MIN TYP MAX | UNIT | |-------------------------------|--------------------|------------------------------------------------------------------------------------|------------------------------------|------------|---|-------------------|-------------|------| | | | | | | | 25°C | ±0.1 | | | | 1 and 2 | | | 0 | 6 | –55°C to 85°C | ±1 | | | | channels | | | | | –55°C to<br>125°C | ±1 | | | | | | | | | 25°C | ±0.1 | | | | 4053 | | | -5 | 5 | –55°C to 85°C | ±1 | | | | | For switch<br>OFF: When | | | | –55°C to<br>125°C | ±1 | | | | | $V_{IS} = V_{CC}$ | | | | 25°C | ±0.1 | | | | 4 | V <sub>OS</sub> = V <sub>EE</sub> ;<br>When V <sub>IS</sub> = | | 0 | 6 | –55°C to 85°C | ±1 | | | I <sub>IZ</sub> | channels | $V_{EE}$ , $V_{OS} = V_{CC}$ , For | \/ or\/ | | | –55°C to<br>125°C | ±1 | μA | | Switch ON/OFF leakage current | | switch ON: | V <sub>IL</sub> or V <sub>IH</sub> | | | 25°C | ±0.2 | μΑ | | | 4052 | All applicable combination s of V <sub>IS</sub> and V <sub>OS</sub> voltage levels | | -5 | 5 | –55°C to 85°C | ±2 | - | | | | | | | | –55°C to<br>125°C | ±2 | | | | 8<br>channels | | | 0 | | 25°C | ±0.2 | | | | | | | | 6 | –55°C to 85°C | ±2 | | | | | | | | | –55°C to<br>125°C | ±2 | | | | | | | | | 25°C | ±0.4 | - 1 | | | 4051 | | | -5 | 5 | –55°C to 85°C | ±4 | | | | 1001 | | | | | –55°C to<br>125°C | ±4 | | | | | | | | | 25°C | ±0.1 | | | I <sub>IL</sub> | | | V <sub>CC</sub> or | 0 | 6 | –55°C to 85°C | ±1 | μA | | Control input leakage current | | | GND | | | –55°C to<br>125°C | ±1 | | | | | | | | | 25°C | 12 | | | | | When $V_{IS} = V_{EE}$ , $V_{OS} = V_{CS}$ | | 0 | 6 | –55°C to 85°C | 80 | 1 | | Quiescent Device Current, | I <sub>O</sub> = 0 | V <sub>CC</sub> | V <sub>CC</sub> or | | | –55°C to<br>125°C | 160 | | | I <sub>CC</sub> Max | | | GND | | | 25°C | 32 | μA | | | | When $V_{IS} = V_{CC}$ , $V_{OS} = V_{CC}$ | | -5 | 5 | –55°C to 85°C | 160 | | | | | V <sub>EE</sub> | | | | –55°C to<br>125°C | 320 | | ### 5.6 Electrical Characteristics: HCT Devices Over operating free-air temperature range, $V_{SUPPLY} = \pm 5V$ , and $R_L = 100\Omega$ , (unless otherwise noted)<sup>(1)</sup> | PARAMETER | TEST CONDITIONS | | | | | | MIN | TYP | MAX | UNIT | |------------------------------------------------|----------------------|------------------------------------|------------------------------------|---------------------|---------------------|--------------------|-----|-----|-----|------| | CD74HCT405x | | | | | | | | | | | | | | V <sub>IS</sub> (V) | V <sub>I</sub> (V) | V <sub>EE</sub> (V) | V <sub>cc</sub> (V) | T <sub>A</sub> | | | | | | | | | | | | 25°C | 2 | | | | | Input High Voltage, V <sub>IH</sub> , Min | | | | | 4.5 to 5.5 | –40°C to<br>+85°C | 2 | | | V | | | | | | | | –55°C to<br>+125°C | 2 | | | | | | | | | | | 25°C | | | 0.8 | | | Input Low Voltage, V <sub>IL</sub> , Max | | | | 4.5 to 5.5 | –40°C to<br>+85°C | | | 0.8 | V | | | | | | | | | –55°C to<br>+125°C | | - | 0.8 | | | | | | | | | 25°C | | 70 | 160 | | | | | | | 0 | 4.5 | –40°C to<br>+85°C | | | 200 | | | | | \\ | | | –55°C to<br>+125°C | | | 240 | | | | | | V <sub>CC</sub> or V <sub>EE</sub> | | | | 25°C | | 40 | 120 | | | | | | | -4.5 | 4.5 | –40°C to<br>+85°C | | | 150 | Ω | | r <sub>ON</sub> | | | | | | –55°C to<br>+125°C | | | 180 | | | ON resistance | I <sub>O</sub> = 1mA | | V <sub>IL</sub> or V <sub>IH</sub> | | | 25°C | | 90 | 180 | | | | | | | 0 | 0 4.5 | –40°C to<br>+85°C | | | 225 | | | | | V 4- V | | | | –55°C to<br>+125°C | | | 270 | | | | | V <sub>CC</sub> to V <sub>EE</sub> | | | | 25°C | | 45 | 130 | | | | | | | -4.5 | 4.5 | –40°C to<br>+85°C | | | 162 | Ω | | | | | | | –55°C to<br>+125°C | | - | 195 | | | | Δr <sub>ON</sub> | | | | 0 | 4.5 | 25°C | | 10 | | | | Maximum ON resistance between any two channels | | | | -4.5 | 4.5 | 25°C | | 5 | | Ω | # 5.6 Electrical Characteristics: HCT Devices (続き) Over operating free-air temperature range, $V_{SUPPLY} = \pm 5V$ , and $R_1 = 100\Omega$ , (unless otherwise noted)<sup>(1)</sup> | PARAMETER | | | TEST | CONDITIO | NS | | MIN TYP MAX | UNI | | | |-----------------------------------------------------------------------|----------------------------------------------------------------------------|---------------------------------------------------------------|------------------------------------|-----------|--------------------|-------------------|-------------|---------------|----|----| | | | | | | | 25°C | ±0.1 | | | | | | 1 and 2 | | | 0 | 6 | –55°C to 85°C | ±1 | | | | | | channels | | | | Ŭ | –55°C to<br>125°C | ±1 | | | | | | | | | | | 25°C | ±0.1 | | | | | | 4053 | | | -5 | 5 | –55°C to 85°C | ±1 | | | | | | 4000 | For switch | | | J | –55°C to<br>125°C | ±1 | | | | | | | $V_{IS} = V_{CC}$ | | | | 25°C | ±0.1 | | | | | | 4 | V <sub>OS</sub> = V <sub>EE</sub> ;<br>When V <sub>IS</sub> = | | 0 | 6 | –55°C to 85°C | ±1 | | | | | lız | channels | V <sub>EE</sub> , V <sub>OS</sub> = V <sub>CC</sub> , For | V <sub>IL</sub> or V <sub>IH</sub> | | | –55°C to<br>125°C | ±1 | μΑ | | | | Switch ON/OFF leakage current | | switch ON: | VIL OI VIH | | | 25°C | ±0.2 | - μ <i>μ</i> | | | | | 4052 | All applicable | | -5 | 5 | –55°C to 85°C | ±2 | ! | | | | | 4032 | combination<br>s of V <sub>IS</sub> and | | -5 | Ü | –55°C to<br>125°C | ±2 | ! | | | | | | V <sub>OS</sub> voltage<br>levels | | 0 | 6 | 25°C | ±0.2 | ! | | | | | 8 | | | | | –55°C to 85°C | ±2 | ! | | | | | channels | | | | | –55°C to<br>125°C | ±2 | | | | | | | | | | | 25°C | ±0.4 | | | | | | 4051 | | | -5 | 5 | –55°C to 85°C | ±4 | | | | | | 4001 | | | | | –55°C to<br>125°C | ±4 | | | | | | | | | | | 25°C | ±0.1 | | | | | IL | | | See(1) | See(1) | See <sup>(1)</sup> | 0 | 5.5 | –55°C to 85°C | ±1 | μA | | Control input leakage current | | | | | 0.0 | –55°C to<br>125°C | ±1 | | | | | | | | | | | 25°C | 12 | | | | | | | When V <sub>IS</sub> = V <sub>EE</sub> , V <sub>OS</sub> = | | 0 | 5.5 | –55°C to 85°C | 80 | 1 | | | | Quiescent Device Current, I <sub>CC</sub> | 0 | V <sub>CC</sub> | V <sub>CC</sub> or | | 0.0 | –55°C to<br>125°C | 160 | | | | | Max | I <sub>O</sub> = 0 | | GND | | | 25°C | 32 | _ μ <b>Δ</b> | | | | | When V <sub>IS</sub> = V <sub>CC</sub> , V <sub>OS</sub> = V <sub>EE</sub> | When V <sub>IS</sub> = | | -4.5 | 5.5 | –55°C to 85°C | 160 | 1 | | | | | | | | -4.5 | | –55°C to<br>125°C | 320 | | | | | | | | | | | 25°C | 100 360 | ) | | | | Δl <sub>CC</sub> Additional quiescent device current per input pin: 1 | | ΔΙCC | V <sub>CC</sub> - 2.1 | 15 to 5 5 | 4.5 to 5.5 | –55°C to 85°C | 450 | μA | | | | unit load <sup>(2)</sup> | ΔΙΟ | | | | 1.0 10 0.0 | –55°C to<br>125°C | 490 | | | | <sup>(1)</sup> Any voltage between V<sub>CC</sub> and GND. <sup>(2)</sup> For dual-supply systems, theoretical worse-case ( $V_1 = 2.4V$ , $V_{CC} = 5.5V$ ) specification is 1.8mA. ## 5.7 Switching Characteristics, VCC = 5V $V_{CC}$ = 5V, $T_A$ = 25°C, input $t_r$ , $t_f$ = 6 ns | | Parameter | Test Co | nditions | C <sub>L</sub> (pF) | MIN NOM | MAX | UNIT | |---------------------------------------------|-----------------------------------------------------|-----------------|-------------|---------------------|---------|-----|------| | | | | CDx4HC4051 | | 4 | | | | | | | CDx4HCT4051 | | 4 | | | | | | Switch IN to | CDx4HC4052 | 15 | 4 | | | | t <sub>PHL</sub> , t <sub>PLH</sub> | | OUT | CDx4HCT4052 | 2 13 | 4 | | | | | | | CDx4HC4053 | | 4 | | | | | | | CDx4HCT4053 | 3 | 4 | | | | | | | CDx4HC4051 | | 27 | | | | | | | CDx4HCT4051 | | 35 | | | | | Supply voltage range (T <sub>A</sub> = full package | Switch turn-off | CDx4HC4052 | | 33 | | ns | | t <sub>PHZ</sub> , t <sub>PLZ</sub> | temperature range) | (S or E) | CDx4HCT4052 | | 33 | | | | | | | CDx4HC4053 | | 30 | | | | | | | CDx4HCT4053 | | 35 | | | | | | | CDx4HC4051 | | 19 | | | | | | | CDx4HCT4051 | | 23 | | | | | | Switch turn-on | CDx4HC4052 | 15 | 27 | | | | t <sub>PZH</sub> , t <sub>PZL</sub> | | (S or E) | CDx4HCT4052 | 15 | 29 | | | | | | | CDx4HC4053 | | 18 | | | | | | | CDx4HCT4053 | | 28 | | | | | | | CDx4HC4051 | | 50 | | | | | | | CDx4HCT4051 | | 52 | | | | C D | - diinti(1) | | CDx4HC4052 | | 74 | | | | C <sub>PD</sub> Power dissipation capacitan | r dissipation capacitance(1) | | CDx4HCT4052 | | 76 | | pF | | | | | CDx4HC4053 | | 38 | | | | | | | CDx4HCT4053 | | 42 | | | <sup>(1)</sup> $C_{PD}$ is used to determine the dynamic power consumption, per package. $P_D = C_{PD} \, v_{CC}^2 \, f_i + \Sigma \, (C_L + C_S) \, V_{CC}^2 \, f_0$ , $f_O$ = output frequency, $f_I$ = input frequency, $C_L$ = output load capacitance, $C_S$ = switch capacitance, $V_{CC}$ = supply voltage # 5.8 Switching Characteristics, CL = 50pF $C_L = 50pF$ , input $t_r$ , $t_f = 6$ ns | Parameter | | V <sub>EE</sub> (V) | V <sub>CC</sub> (V) | Test Co | nditions | MIN | NOM | MAX | UNIT | |----------------------------------------------------------------|------|---------------------|---------------------|-------------------------------------|----------|-----|-----|-----|------| | | | | | T <sub>A</sub> = 25°C | HC | | | 60 | | | | | 0 | 2 | T <sub>A</sub> = -40°C to<br>+85°C | нс | | | 75 | | | | | | | T <sub>A</sub> = -55°C to<br>+125°C | нс | | - | 90 | | | | | | | T <sub>A</sub> = 25°C | HC, HCT | | | 12 | | | | | 0 | 4.5 | T <sub>A</sub> = -40°C to<br>+85°C | нс, нст | | - | 15 | | | t <sub>PHL</sub> , t <sub>PLH</sub> | | | | T <sub>A</sub> = -55°C to<br>+125°C | нс, нст | | - | 18 | ns | | Propagation delay, switch in to | out | | | T <sub>A</sub> = 25°C | HC | | | 10 | 115 | | | | 0 | 6 | T <sub>A</sub> = -40°C to<br>+85°C | нс | | | 13 | | | | | | | T <sub>A</sub> = -55°C to<br>+125°C | нс | | | 15 | | | | | | | T <sub>A</sub> = 25°C | HC, HCT | | | 8 | | | | | -4.5 | 4.5 | T <sub>A</sub> = -40°C to<br>+85°C | нс, нст | | | 10 | | | | | | | T <sub>A</sub> = -55°C to<br>+125°C | нс, нст | | | 12 | | | | | 0 | 2 | T <sub>A</sub> = 25°C | HC | | | 250 | | | | | | | T <sub>A</sub> = -40°C to<br>+85°C | НС | | | 340 | | | | | | | T <sub>A</sub> = -55°C to<br>+125°C | нс | | | 400 | | | | | | | T <sub>A</sub> = 25°C | HC, HCT | | | 50 | | | | | 0 | 4.5 | T <sub>A</sub> = -40°C to<br>+85°C | HC, HCT | | | 56 | | | t <sub>PHZ</sub> , t <sub>PLZ</sub><br>Maximum switch turn OFF | 4051 | | | T <sub>A</sub> = -55°C to<br>+125°C | нс, нст | | | 68 | ns | | delay from S or E to switch | 4031 | | | T <sub>A</sub> = 25°C | HC | | | 44 | 115 | | output | | 0 | 6 | T <sub>A</sub> = -40°C to<br>+85°C | нс | | | 50 | | | | | | | T <sub>A</sub> = -55°C to<br>+125°C | НС | | | 57 | | | | | | | T <sub>A</sub> = 25°C | HC, HCT | | | 44 | | | | | -4.5 | 4.5 | T <sub>A</sub> = -40°C to<br>+85°C | нс, нст | | | 50 | | | | | | | T <sub>A</sub> = -55°C to<br>+125°C | нс, нст | | | 55 | | # 5.8 Switching Characteristics, CL = 50pF (続き) $C_1 = 50pF$ , input $t_r$ , $t_f = 6$ ns | Parameter | | V <sub>EE</sub> (V) | V <sub>CC</sub> (V) | Test Co | nditions | MIN NOM MAX | UNIT | | |----------------------------------------------------------------|------|---------------------|---------------------|-------------------------------------|----------|-------------|----------|--| | | | | | T <sub>A</sub> = 25°C | HC | 250 | | | | | | 0 | 2 | T <sub>A</sub> = -40°C to<br>+85°C | нс | 340 | | | | | | | | T <sub>A</sub> = -55°C to<br>+125°C | НС | 400 | | | | | | | | T <sub>A</sub> = 25°C | HC, HCT | 50 | | | | | | 0 | 4.5 | T <sub>A</sub> = -40°C to<br>+85°C | HC, HCT | 63 | | | | t <sub>PHZ</sub> , t <sub>PLZ</sub> | | | | T <sub>A</sub> = -55°C to<br>+125°C | HC, HCT | 75 | 5 | | | Maximum switch turn OFF | 4052 | | | T <sub>A</sub> = 25°C | НС | 45 | ns | | | delay from S or E to switch output | 1002 | 0 | 6 | T <sub>A</sub> = -40°C to<br>+85°C | НС | 54 | | | | | | | | T <sub>A</sub> = -55°C to<br>+125°C | НС | 65 | | | | | | | | T - 25°C | HC | 45 | | | | | | | | T <sub>A</sub> = 25°C | HCT | 45 | | | | | -4.5 | 4.5 | 4 5 | $T_A = -40$ °C to | HC | 48 | | | | | | -4.5 | 4.5 | +85°C | HCT | 50 | | | | | | | | $T_A = -55$ °C to | HC | 57 | • | | | | | | | +125°C | НСТ | 57 | | | | | | | | T <sub>A</sub> = 25°C | HC | 250 | , | | | | | 0 | 2 | T <sub>A</sub> = -40°C to<br>+85°C | НС | 340 | , | | | | | | | T <sub>A</sub> = -55°C to<br>+125°C | НС | 400 | | | | | | | | T - 25°C | HC | 45 | | | | | | | | T <sub>A</sub> = 25°C | HCT | 50 | | | | | | | 4.5 | $T_A = -40$ °C to | HC | 53 | | | | | | 0 | 4.5 | +85°C | HCT | 53 | | | | | | | | $T_A = -55^{\circ}C$ to | HC | 63 | 1 | | | t <sub>PHZ</sub> , t <sub>PLZ</sub><br>Maximum switch turn OFF | 4052 | | | +125°C | HCT | 66 | 1 | | | delay from S or E to switch | 4053 | | | T <sub>A</sub> = 25°C | HC | 45 | ns | | | output | | 0 | 6 | T <sub>A</sub> = -40°C to<br>+85°C | НС | 50 | | | | | | | | T <sub>A</sub> = -55°C to<br>+125°C | НС | 55 | | | | | | | | T - 05°0 | HC | 45 | | | | | | | | T <sub>A</sub> = 25°C | °C HCT | 45 | | | | | | 4.5 | 4.5 | $T_A = -40$ °C to | НС | 50 | <u></u> | | | | | -4.5 | 4.5 | +85°C | HCT | 50 | 1 | | | | | | | $T_A = -55^{\circ}C$ to | НС | 55 | <u> </u> | | | | | | | +125°C | HCT | 55 | _ | | ## 5.8 Switching Characteristics, CL = 50pF (続き) $C_L = 50pF$ , input $t_r$ , $t_f = 6$ ns | Parameter | | V <sub>EE</sub> (V) | V <sub>CC</sub> (V) | Test Co | nditions | MIN NOM MAX | UNI | | |-----------------------------------------------------------------------------------------|------|---------------------|---------------------|----------------------------------------|----------|-------------|-----|--| | | | | | T <sub>A</sub> = 25°C | HC | 325 | 5 | | | | | 0 | 2 | T <sub>A</sub> = -40°C to<br>+85°C | НС | 405 | 5 | | | | | | | T <sub>A</sub> = -55°C to<br>+125°C | НС | 490 | | | | | | | | T 05°0 | HC | 45 | 5 | | | | | | | T <sub>A</sub> = 25°C | HCT | 55 | 5 | | | | | | 4.5 | $T_A = -40$ °C to | HC | 56 | 5 | | | | | 0 | 4.5 | +85°C | HCT | 69 | ) | | | | | | | $T_A = -55^{\circ}C$ to | HC | 68 | 3 | | | PZL, t <sub>PZH</sub> Maximum switch turn | 1051 | | | +125°C | HCT | 83 | | | | ON delay from S or E to switch butput | 4051 | | | T <sub>A</sub> = 25°C | HC | 38 | ns | | | • | | 0 | 6 | T <sub>A</sub> = -40°C to<br>+85°C | НС | 48 | 3 | | | | | | | T <sub>A</sub> = -55°C to<br>+125°C HC | нс | 57 | , | | | | | | | T 05°0 | HC | 36 | 5 | | | | | | | T <sub>A</sub> = 25°C | HCT | 48 | 3 | | | | -4.5 | 4.5 | 4.5 | T <sub>A</sub> = -40°C to<br>+85°C | HC | 40 | ) | | | | | -4.5 | 1.5 4.5 | | HCT | 55 | 5 | | | | | | | $T_A = -55$ °C to | HC | 48 | 3 | | | | | | | +125°C | HCT | 60 | 5 | | | | 0 | | | T <sub>A</sub> = 25°C | HC | 325 | 5 | | | | | 0 | 2 | T <sub>A</sub> = -40°C to<br>+85°C | нс | 405 | 5 | | | | | | | T <sub>A</sub> = -55°C to<br>+125°C | НС | 490 | 1 | | | | | | | T - 25°C | HC | 65 | 5 | | | | | | | T <sub>A</sub> = 25°C | HCT | 70 | ) | | | | | 0 | 4.5 | $T_A = -40$ °C to | HC | 81 | | | | | | U | 4.5 | +85°C | HCT | 68 | 3 | | | | | | | $T_A = -55$ °C to | HC | 98 | 3 | | | <sub>PZL</sub> , t <sub>PZH</sub> Maximum switch turn<br>ON delay from S or E to switch | 4052 | | | +125°C | HCT | 105 | 5 | | | output | 4002 | | | T <sub>A</sub> = 25°C | HC | 55 | ns | | | | | 0 | 6 | T <sub>A</sub> = -40°C to<br>+85°C | НС | 69 | | | | | | | | T <sub>A</sub> = -55°C to<br>+125°C | нс | 83 | 3 | | | | | | | T - 05°0 | HC | 46 | 5 | | | | | | | T <sub>A</sub> = 25°C | HCT | 48 | 3 | | | | | | 4.5 | $T_A = -40$ °C to | HC | 58 | 3 | | | | | -4.5 | 4.5 | +85°C | HCT | 60 | ) | | | | | | | $T_A = -55^{\circ}C$ to | HC | 69 | ) | | | | | | | +125°C | HCT | 72 | | | # 5.8 Switching Characteristics, CL = 50pF (続き) $C_L = 50pF$ , input $t_r$ , $t_f = 6$ ns | Parameter | | V <sub>EE</sub> (V) | V <sub>CC</sub> (V) | Test Co | nditions | MIN NOM N | IAX | UNIT | |------------------------------------------------------------------------------------------|------|---------------------|---------------------|-------------------------------------|----------|-----------|-----|------| | | | | | T <sub>A</sub> = 25°C | HC | : | 325 | | | | | 0 | 2 | T <sub>A</sub> = -40°C to<br>+85°C | НС | | 405 | | | | | | | T <sub>A</sub> = -55°C to<br>+125°C | НС | | 490 | | | | | | | T = 25°C | HC | | 44 | | | | | | | T <sub>A</sub> = 25°C | HCT | | 48 | | | | | 0 | 4.5 | $T_A = -40$ °C to | НСТ | | 55 | | | | | 0 | 4.5 | +85°C | | | 60 | | | | | | | $T_A = -55$ °C to | | | 66 | | | P <sub>ZL</sub> , t <sub>PZH</sub> Maximum switch turn<br>DN delay from S or E to switch | | | 72 | no | | | | | | utput | 4033 | 0 | 6 | T <sub>A</sub> = 25°C | HC | | 37 | ns | | | 0 | | | $T_A = -40^{\circ}C$ to +85°C | нс | | 47 | | | | | | | T <sub>A</sub> = -55°C to<br>+125°C | НС | | 56 | | | | | | | T - 25°C | HC | | 40 | | | | | | | T <sub>A</sub> = 25°C | HCT | | 48 | | | | | -4.5 | 4.5 | $T_A = -40$ °C to | HC | | 45 | | | | | -4.5 | 4.5 | +85°C | HCT | | 55 | | | | | | | $T_A = -55$ °C to | HC | | 47 | | | | | | | +125°C | | | 60 | | | | | | | T <sub>A</sub> = 25°C | HC, HCT | | 10 | | | : <sub>I</sub> Input (control) capacitance | | | | T <sub>A</sub> = -40°C to<br>+85°C | нс, нст | | 10 | pF | | | | | | T <sub>A</sub> = -55°C to<br>+125°C | нс, нст | | 10 | | ## **5.9 Analog Channel Specifications** Typical values at T<sub>A</sub> = 25°C | Parameter | Test Conditions | HC, HCT<br>TYPES | V <sub>EE</sub> (V) | V <sub>CC</sub> (V) | MIN NOM MAX | UNIT | |-------------------------------------------------------------|--------------------------------------------|------------------|---------------------|---------------------|-------------|---------| | C <sub>I</sub><br>Switch input capacitance | | All | | | 5 | pF | | | | 4051 | | | 25 | | | С <sub>СОМ</sub> Common output capacitance | | 4052 | | | 12 | pF | | | | 4053 | | | 8 | | | | | 4051 | -2.25 | 2.25 | 145 | | | | | 4052 | -2.25 | 2.25 | 165 | | | f <sub>MAX</sub><br>Minimum switch frequency response at –3 | See note <sup>(1)</sup> and <sup>(2)</sup> | 4053 | -2.25 | 2.25 | 200 | MHz | | dB | See note(*) and (=) | 4051 | -4.5 | 4.5 | 180 | - IVIMZ | | | | 4052 | -4.5 | 4.5 | 185 | | | | | 4053 | -4.5 | 4.5 | 200 | | # 5.9 Analog Channel Specifications (続き) Typical values at T<sub>A</sub> = 25°C | Parameter | Test Conditions | HC, HCT<br>TYPES | V <sub>EE</sub> (V) | V <sub>CC</sub> (V) | MIN NOM MAX | UNIT | |--------------------------------|--------------------------------------------|------------------|---------------------|---------------------|-------------|------| | THD | | All | -2.25 | 2.25 | 0.03<br>5 | - % | | Sine-wave distortion | | All | -4.5 | 4.5 | 0.01<br>8 | /0 | | | | 4051 | -2.25 | 2.25 | -73 | | | | | 4052 | -2.25 | 2.25 | -65 | | | Switch OFF signal feedthrough | See note <sup>(2)</sup> and <sup>(3)</sup> | 4053 | -2.25 | 2.25 | -64 | dB | | Switch OFF signal reedifilough | See note(=) and (9) | 4051 | -4.5 | 4.5 | -75 | | | | | 4052 | -4.5 | 4.5 | -67 | | | | | 4053 | -4.5 | 4.5 | -66 | | <sup>(1)</sup> Adjust input voltage to obtain 0 dBm at $V_{OS}$ for $f_{IN}$ = 1 MHz. <sup>(2)</sup> $V_{is}$ is centered at $(V_{CC} - V_{EE}) / 2$ . <sup>(3)</sup> Adjust input for 0 dBm. ### **5.10 Typical Characteristics** ### **5.10 Typical Characteristics (continued)** ### **6 Parameter Measurement Information** (FIGURE B) HC TYPES (FIGURE C) HCT TYPES 図 6-1. Switch Propagation Delay, Turn-On, Turn-Off Times 図 6-2. Frequency Response Test Circuit 図 6-3. Crosstalk Between Two Switches Test Circuit 図 6-4. ¼Sine-Wave Distortion Test Circuit 図 6-5. Control to Switch Feedthrough Noise Test Circuit 図 6-6. Switch OFF Signal Feedthrough 図 6-7. Switch ON/OFF Propagation Delay Test Circuit 図 6-8. Switch In to Switch Out Propagation Delay Test Circuit ### 7 Detailed Description ### 7.1 Overview The CDx4HCx4051 devices are a single 8-channel multiplexer having three binary control inputs, $S_0$ , $S_1$ , and $S_2$ and an $\overline{\text{ENABLE}}$ input. The three binary signals select 1 of 8 channels to be turned on, and connect one of the 8 inputs to the output. The CDx4HCx4052 devices are a differential 4-channel multiplexer having two binary control inputs, $S_0$ and $S_1$ , and an $\overline{\text{ENABLE}}$ input. The two binary input signals select 1 of 4 pairs of channels to be turned on and connect the analog inputs to the outputs. The CDx4HCx4053 devices are a triple 2-channel multiplexer having three separate digital control inputs, $S_0$ , $S_1$ , and $S_2$ and an $\overline{\text{ENABLE}}$ input. Each control input selects one of a pair of channels that are connected in a single-pole, double-throw configuration. When these devices are used as demultiplexers, the CHANNEL IN/OUT terminals are the outputs and the COMMON OUT/IN terminals are the inputs. ### 7.2 Functional Block Diagrams All inputs are protected by standard CMOS protection network. 図 7-1. CDx4HCx4051 Functional Block Diagram All inputs are protected by standard CMOS protection network. 図 7-2. CDx4HCx4052 Functional Block Diagram All inputs are protected by standard CMOS protection network. 図 7-3. CDx4HCx4053 Functional Block Diagram ### 7.3 Feature Description The CDx4HCx405x line of multiplexers and demultiplexers can accept a wide range of analog signal levels from -5 to +5V. They have low ON resistance, typically $70\Omega$ for $V_{CC} - V_{EE} = 4.5$ V and $40\Omega$ for $V_{C} - V_{EE} = 4.5$ V, which allows for very little signal loss through the switch. Binary address decoding on chip makes channel selection easy. When channels are changed, a break-before-make system eliminates channel overlap. #### 7.4 Device Functional Modes 表 7-1. CD54HC4051, CD74HC4051, CD54HCT4051, CD74HCT4051 Function Table<sup>(1)</sup> | | INPUT | STATES | | ON | |--------|----------------|----------------|----------------|---------| | ENABLE | S <sub>2</sub> | S <sub>1</sub> | S <sub>0</sub> | CHANNEL | | L | L | L | L | A0 | | L | L | L | Н | A1 | | L | L | Н | L | A2 | | L | L | Н | Н | A3 | | L | Н | L | L | A4 | | L | Н | L | Н | A5 | | L | Н | Н | L | A6 | | L | Н | Н | Н | A7 | | Н | Х | Х | Х | None | (1) X = Don't care 表 7-2. CD54HC4052, CD74HC4052, CD54HCT4052, CD74HCT4052 Function Table<sup>(1)</sup> | | INPUT STATES | | | | | | |--------|----------------|----------------|----------|--|--|--| | ENABLE | S <sub>1</sub> | S <sub>0</sub> | CHANNELS | | | | | L | L | L | A0, B0 | | | | | L | L | Н | A1, B1 | | | | | L | Н | L | A2, B2 | | | | | L | Н | Н | A3, B3 | | | | | Н | X | X | None | | | | (1) X = Don't care 表 7-3. CD54HC4053, CD74HC4053, CD54HCT4053, CD74HCT4053 Function Table(1) | | INPUT STATES | | | | | | | |--------|----------------|----------------|----------------|------------|--|--|--| | ENABLE | S <sub>2</sub> | S <sub>1</sub> | S <sub>0</sub> | CHANNELS | | | | | L | L | L | L | C0, B0, A0 | | | | | L | L | L | Н | C0, B0, A1 | | | | | L | L | Н | L | C0, B1, A0 | | | | | L | L | Н | Н | C0, B1, A1 | | | | | L | Н | L | L | C1, B0, A0 | | | | | L | Н | L | Н | C1, B0, A1 | | | | | L | Н | Н | L | C1, B1, A0 | | | | | L | Н | Н | Н | C1, B1, A1 | | | | | Н | Х | X | X | None | | | | (1) X = Don't care # 8 Application and Implementation 注 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 ### 8.1 Application Information The CDx4HCx405x line of multiplexers and demultiplexers can be used for a wide variety of applications. ### 8.2 Typical Application One application of the CD74HC4051 device is used in conjunction with a microcontroller to poll a keypad. 8-1 shows the basic schematic for such a polling system. The microcontroller uses the channel-select pins to cycle through the different channels while reading the input to see if a user is pressing any of the keys. This is a very robust setup that allows for simultaneous key presses with very little power consumption. It also uses very few pins on the microcontroller. The down side of polling is that the microcontroller must frequently scan the keys for a press. 図 8-1. CD74HC4051 Being Used to Help Read Button Presses on a Keypad #### 8.2.1 Design Requirements These devices use CMOS technology and have balanced output drive. Take care to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive will also create fast edges into light loads, so routing and load conditions must be considered to prevent ringing. See 表 8-1 for the input loading details. 表 8-1. HCT Input Loading Table | TYPE | INPUT | UNIT LOADS(1) | | | |------------|-------|---------------|--|--| | 4051, 4053 | All | 0.5 | | | | 4052 | All | 0.4 | | | #### 8.2.2 Detailed Design Procedure - 1. Recommended input conditions: - For switch time specifications, see propagation delay times in セクション 5.5. - Inputs must not be pushed more than 0.5V above V<sub>DD</sub> or below V<sub>EE</sub>. - For input voltage level specifications for control inputs, see $V_{IH}$ and $V_{IL}$ in 2/2 > 5.5. - 2. Recommended output conditions: - Outputs must not be pulled above V<sub>DD</sub> or below V<sub>EE</sub>. - 3. Input and output current consideration: - The CDx4HCx405x series of parts do not have internal current-drive circuitry, and thus cannot sink or source current. Any current will be passed through the device. ### 8.2.3 Application Curve 図 8-2. Typical ON Resistance vs Input Signal Voltage #### 8.3 Power Supply Recommendations The power supply can be any voltage between the minimum and maximum supply voltage rating located in the セクション 5.5. Each $V_{CC}$ terminal must have a good bypass capacitor to prevent power disturbance. For devices with a single supply, a $0.1\mu F$ bypass capacitor is recommended. If there are multiple pins labeled $V_{CC}$ , then a $0.01\mu F$ or $0.022\mu F$ capacitor is recommended for each $V_{CC}$ because the $V_{CC}$ pins will be tied together internally. For devices with dual-supply pins operating at different voltages, for example $V_{CC}$ and $V_{DD}$ , a $0.1\mu F$ bypass capacitor is recommended for each supply pin. It is acceptable to parallel multiple bypass capacitors to reject different frequencies of noise. A $0.1\mu F$ and a $1\mu F$ capacitor are commonly used in parallel. For best results, the bypass capacitor or capacitors must be installed as close as possible to the power terminal. ### 8.4 Layout ### 8.4.1 Layout Guidelines Reflections and matching are closely related to loop antenna theory, but different enough to warrant their own discussion. When a PCB trace turns a corner at a 90° angle, a reflection can occur. This is primarily due to the change in width of the trace. At the apex of the turn, the trace width is increased to 1.414 times its width. This change in width upsets the transmission line characteristics, especially the distributed capacitance and self-inductance of the trace, thus resulting in the reflection. Not all PCB traces can be straight, so they will have to turn corners. $\boxtimes$ 8-3 shows progressively better techniques of rounding corners. Only the last example (BEST) maintains constant trace width and minimizes reflections. #### 8.4.2 Layout Example 図 8-3. Trace Example # 9 Device and Documentation Support ### 9.1 Documentation Support #### 9.1.1 Related Documentation For related documentation, see the following: Texas Instruments, Implications of Slow or Floating CMOS Inputs ### 9.2 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細については、改訂されたドキュメントに含まれている改訂履歴をご覧ください。 #### 9.3 サポート・リソース テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。 #### 9.4 Trademarks テキサス・インスツルメンツ E2E™ is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 ### 9.5 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 #### 9.6 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 #### 10 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | С | hanges from Revision M (May 2019) to Revision N (April 2024) | Page | |---|-------------------------------------------------------------------------------------------------|--------------------| | • | Changed thermal metrics | 8 | | | Changed HC ICC at 25°C single/dual supply | | | | Changed HCT ICC at 25°C single/dual supply | | | • | Changed: tPHZ/tPLZ typicals Switch turn-off (S or E) | 14 | | • | Changed tPHZ/tPLZ maximum switch turn OFF delay from S or E to switch output for 4051/4052/4053 | 3 1 <mark>5</mark> | | • | Changed tPZL/tPZH maximum switch turn ON delay from S or E to switch output for 4051/4053 | 1 <mark>5</mark> | | _ | hanges from Revision L (February 2017) to Revision M (May 2019) | Page | | • | 「特長」の 標準値 $7\Omega$ を標準値 $70\Omega$ に変更 | 1 | | Changes from Revision K (September 2015) to Revision L (February 2017) | Page | |------------------------------------------------------------------------|----------------| | Changed charged device model (CDM) value from: ±1000V to: ±200V | 7 | | Added Receiving Notification of Documentation Updates section | | | Changes from Revision J (February 2011) to Revision K (September 2015) | Page | | ・ 「特長」のリストに軍事利用についての免責事項を追加 | 1 | | <ul><li>「注文情報」表を削除</li></ul> | 1 | | • 「製品情報」表、「ピン端子機能」表、「ESD 定格」表、「熱に関する情報」表、「詳細説明」セク | クション、「アプリケーション | | と実装」セクション、「電源に関する推奨事項」セクション、「レイアウト」セクション、「デバイスま | うよびドキュメントのサポー | | ト」セクション、「メカニカル、パッケージ、および注文情報」セクションを追加 | | ## 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. ### 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されているテキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。テキサス・インスツルメンツがこれらのリソースを提供することは、適用されるテキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated www.ti.com 1-May-2024 ## **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|---------------------|-------------------------------|--------------------|--------------|---------------------------------------|---------| | 5962-8775401EA | ACTIVE | CDIP | J | 16 | 25 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 5962-8775401EA<br>CD54HC4053F3A | Samples | | 5962-8855601EA | ACTIVE | CDIP | J | 16 | 25 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 5962-8855601EA<br>CD54HC4052F3A | Samples | | 5962-9065401MEA | ACTIVE | CDIP | J | 16 | 25 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 5962-9065401ME<br>A<br>CD54HCT4051F3A | Samples | | CD54HC4051F | ACTIVE | CDIP | J | 16 | 25 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | CD54HC4051F | Samples | | CD54HC4051F3A | ACTIVE | CDIP | J | 16 | 25 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | CD54HC4051F3A | Samples | | CD54HC4052F | ACTIVE | CDIP | J | 16 | 25 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | CD54HC4052F | Samples | | CD54HC4052F3A | ACTIVE | CDIP | J | 16 | 25 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 5962-8855601EA<br>CD54HC4052F3A | Samples | | CD54HC4053F | ACTIVE | CDIP | J | 16 | 25 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | CD54HC4053F | Samples | | CD54HC4053F3A | ACTIVE | CDIP | J | 16 | 25 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 5962-8775401EA<br>CD54HC4053F3A | Samples | | CD54HCT4051F3A | ACTIVE | CDIP | J | 16 | 25 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 5962-9065401ME<br>A<br>CD54HCT4051F3A | Samples | | CD74HC4051E | ACTIVE | PDIP | N | 16 | 25 | RoHS & Green | NIPDAU | N / A for Pkg Type | -55 to 125 | CD74HC4051E | Samples | | CD74HC4051EE4 | ACTIVE | PDIP | N | 16 | 25 | RoHS & Green | NIPDAU | N / A for Pkg Type | -55 to 125 | CD74HC4051E | Samples | | CD74HC4051M | LIFEBUY | SOIC | D | 16 | 40 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HC4051M | | | CD74HC4051M96 | ACTIVE | SOIC | D | 16 | 2500 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -55 to 125 | HC4051M | Samples | | CD74HC4051M96E4 | LIFEBUY | SOIC | D | 16 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HC4051M | | | CD74HC4051M96G3 | LIFEBUY | SOIC | D | 16 | 2500 | RoHS & Green | SN | Level-1-260C-UNLIM | -55 to 125 | HC4051M | | | CD74HC4051M96G4 | LIFEBUY | SOIC | D | 16 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HC4051M | | | CD74HC4051ME4 | LIFEBUY | SOIC | D | 16 | 40 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HC4051M | | | CD74HC4051MT | LIFEBUY | SOIC | D | 16 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HC4051M | | www.ti.com 1-May-2024 | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp | Op Temp (°C) | <b>Device Marking</b> (4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|--------------------------------------|--------------------|--------------|-----------------------------|---------| | CD74HC4051NS | LIFEBUY | SO | NS | 16 | 50 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | | HC4051M | | | CD74HC4051NSR | ACTIVE | SO | NS | 16 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HC4051M | Samples | | CD74HC4051NSRE4 | ACTIVE | SO | NS | 16 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HC4051M | Samples | | CD74HC4051PWR | ACTIVE | TSSOP | PW | 16 | 2000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -55 to 125 | HJ4051 | Samples | | CD74HC4051PWRG4 | LIFEBUY | TSSOP | PW | 16 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HJ4051 | | | CD74HC4051PWT | LIFEBUY | TSSOP | PW | 16 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HJ4051 | | | CD74HC4051PWTG4 | LIFEBUY | TSSOP | PW | 16 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HJ4051 | | | CD74HC4052E | NRND | PDIP | N | 16 | 25 | RoHS & Green | NIPDAU | N / A for Pkg Type | -55 to 125 | CD74HC4052E | | | CD74HC4052M | LIFEBUY | SOIC | D | 16 | 40 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HC4052M | | | CD74HC4052M96 | ACTIVE | SOIC | D | 16 | 2500 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -55 to 125 | HC4052M | Samples | | CD74HC4052M96E4 | LIFEBUY | SOIC | D | 16 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HC4052M | | | CD74HC4052M96G4 | LIFEBUY | SOIC | D | 16 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HC4052M | | | CD74HC4052MT | LIFEBUY | SOIC | D | 16 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HC4052M | | | CD74HC4052NSR | ACTIVE | SO | NS | 16 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HC4052M | Samples | | CD74HC4052PW | LIFEBUY | TSSOP | PW | 16 | 90 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HJ4052 | | | CD74HC4052PWR | ACTIVE | TSSOP | PW | 16 | 2000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -55 to 125 | HJ4052 | Samples | | CD74HC4052PWRG4 | LIFEBUY | TSSOP | PW | 16 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HJ4052 | | | CD74HC4052PWT | LIFEBUY | TSSOP | PW | 16 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HJ4052 | | | CD74HC4053E | NRND | PDIP | N | 16 | 25 | RoHS & Green | NIPDAU | N / A for Pkg Type | -55 to 125 | CD74HC4053E | | | CD74HC4053M | LIFEBUY | SOIC | D | 16 | 40 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HC4053M | | | CD74HC4053M96 | ACTIVE | SOIC | D | 16 | 2500 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -55 to 125 | HC4053M | Samples | | CD74HC4053M96G3 | LIFEBUY | SOIC | D | 16 | 2500 | RoHS & Green | SN | Level-1-260C-UNLIM | -55 to 125 | HC4053M | | | CD74HC4053M96G4 | LIFEBUY | SOIC | D | 16 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HC4053M | | | CD74HC4053ME4 | LIFEBUY | SOIC | D | 16 | 40 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HC4053M | | | CD74HC4053MG4 | LIFEBUY | SOIC | D | 16 | 40 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HC4053M | | | CD74HC4053MT | LIFEBUY | SOIC | D | 16 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HC4053M | | | CD74HC4053NSR | NRND | SO | NS | 16 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HC4053M | | | CD74HC4053PW | LIFEBUY | TSSOP | PW | 16 | 90 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HJ4053 | | www.ti.com 1-May-2024 | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | CD74HC4053PWR | ACTIVE | TSSOP | PW | 16 | 2000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -55 to 125 | HJ4053 | Samples | | CD74HC4053PWRG4 | LIFEBUY | TSSOP | PW | 16 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HJ4053 | | | CD74HC4053PWT | LIFEBUY | TSSOP | PW | 16 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HJ4053 | | | CD74HCT4051E | NRND | PDIP | N | 16 | 25 | RoHS & Green | NIPDAU | N / A for Pkg Type | -55 to 125 | CD74HCT4051E | | | CD74HCT4051M | LIFEBUY | SOIC | D | 16 | 40 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HCT4051M | | | CD74HCT4051M96 | ACTIVE | SOIC | D | 16 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HCT4051M | Samples | | CD74HCT4051M96E4 | ACTIVE | SOIC | D | 16 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HCT4051M | Samples | | CD74HCT4051M96G4 | ACTIVE | SOIC | D | 16 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HCT4051M | Samples | | CD74HCT4051ME4 | LIFEBUY | SOIC | D | 16 | 40 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HCT4051M | | | CD74HCT4051MG4 | LIFEBUY | SOIC | D | 16 | 40 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HCT4051M | | | CD74HCT4051MT | LIFEBUY | SOIC | D | 16 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HCT4051M | | | CD74HCT4052E | NRND | PDIP | N | 16 | 25 | RoHS & Green | NIPDAU | N / A for Pkg Type | -55 to 125 | CD74HCT4052E | | | CD74HCT4052EE4 | NRND | PDIP | N | 16 | 25 | RoHS & Green | NIPDAU | N / A for Pkg Type | -55 to 125 | CD74HCT4052E | | | CD74HCT4052M | LIFEBUY | SOIC | D | 16 | 40 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HCT4052M | | | CD74HCT4052M96 | ACTIVE | SOIC | D | 16 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HCT4052M | Samples | | CD74HCT4052M96G4 | ACTIVE | SOIC | D | 16 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HCT4052M | Samples | | CD74HCT4052MT | LIFEBUY | SOIC | D | 16 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HCT4052M | | | CD74HCT4053E | NRND | PDIP | N | 16 | 25 | RoHS & Green | NIPDAU | N / A for Pkg Type | -55 to 125 | CD74HCT4053E | | | CD74HCT4053M | LIFEBUY | SOIC | D | 16 | 40 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HCT4053M | | | CD74HCT4053M96 | ACTIVE | SOIC | D | 16 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HCT4053M | Samples | | CD74HCT4053M96E4 | ACTIVE | SOIC | D | 16 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HCT4053M | Samples | | CD74HCT4053M96G4 | ACTIVE | SOIC | D | 16 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HCT4053M | Samples | | CD74HCT4053ME4 | LIFEBUY | SOIC | D | 16 | 40 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HCT4053M | | | CD74HCT4053MT | LIFEBUY | SOIC | D | 16 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HCT4053M | | | CD74HCT4053PWR | ACTIVE | TSSOP | PW | 16 | 2000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -55 to 125 | HK4053 | Samples | | CD74HCT4053PWRE4 | LIFEBUY | TSSOP | PW | 16 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HK4053 | | # **PACKAGE OPTION ADDENDUM** www.ti.com 1-May-2024 | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | CD74HCT4053PWRG4 | LIFEBUY | TSSOP | PW | 16 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HK4053 | | | CD74HCT4053PWT | LIFEBUY | TSSOP | PW | 16 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HK4053 | | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. OTHER QUALIFIED VERSIONS OF CD54HC4051, CD54HC4052, CD54HC4053, CD54HC4051, CD74HC4051, CD74HC4052, CD74HC4053, CD74HC4051: ## PACKAGE OPTION ADDENDUM www.ti.com 1-May-2024 • Catalog: CD74HC4051, CD74HC4052, CD74HC4053, CD74HCT4051 • Automotive : CD74HC4051-Q1, CD74HCT4051-Q1, CD74HC4051-Q1, CD74HCT4051-Q1 • Enhanced Product : CD74HC4051-EP, CD74HC4051-EP • Military: CD54HC4051, CD54HC4052, CD54HC4053, CD54HCT4051 #### NOTE: Qualified Version Definitions: - Catalog TI's standard catalog product - Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects - Enhanced Product Supports Defense, Aerospace and Medical Applications - Military QML certified for Military and Defense Applications www.ti.com 10-Apr-2024 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | Pins | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | CD74HC4051M96 | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | | CD74HC4051M96G3 | SOIC | D | 16 | 2500 | 330.0 | 16.8 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | | CD74HC4051M96G4 | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | | CD74HC4051NSR | SO | NS | 16 | 2000 | 330.0 | 16.4 | 8.2 | 10.5 | 2.5 | 12.0 | 16.0 | Q1 | | CD74HC4051PWR | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | CD74HC4051PWRG4 | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | CD74HC4051PWT | TSSOP | PW | 16 | 250 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | CD74HC4052M96 | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | | CD74HC4052M96G4 | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | | CD74HC4052NSR | SO | NS | 16 | 2000 | 330.0 | 16.4 | 8.2 | 10.5 | 2.5 | 12.0 | 16.0 | Q1 | | CD74HC4052PWR | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | CD74HC4052PWRG4 | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | CD74HC4052PWT | TSSOP | PW | 16 | 250 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | CD74HC4053M96 | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | | CD74HC4053M96G3 | SOIC | D | 16 | 2500 | 330.0 | 16.8 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | | CD74HC4053M96G4 | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | # **PACKAGE MATERIALS INFORMATION** | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | CD74HC4053NSR | so | NS | 16 | 2000 | 330.0 | 16.4 | 8.2 | 10.5 | 2.5 | 12.0 | 16.0 | Q1 | | CD74HC4053PWR | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | CD74HC4053PWRG4 | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | CD74HC4053PWT | TSSOP | PW | 16 | 250 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | CD74HCT4051M96 | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | | CD74HCT4052M96 | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | | CD74HCT4053M96 | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | | CD74HCT4053PWR | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | CD74HCT4053PWRG4 | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | CD74HCT4053PWT | TSSOP | PW | 16 | 250 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-----------------|--------------|-----------------|------|------|-------------|------------|-------------| | CD74HC4051M96 | SOIC | D | 16 | 2500 | 340.5 | 336.1 | 32.0 | | CD74HC4051M96G3 | SOIC | D | 16 | 2500 | 364.0 | 364.0 | 27.0 | | CD74HC4051M96G4 | SOIC | D | 16 | 2500 | 340.5 | 336.1 | 32.0 | | CD74HC4051NSR | SO | NS | 16 | 2000 | 367.0 | 367.0 | 38.0 | | CD74HC4051PWR | TSSOP | PW | 16 | 2000 | 356.0 | 356.0 | 35.0 | | CD74HC4051PWRG4 | TSSOP | PW | 16 | 2000 | 356.0 | 356.0 | 35.0 | | CD74HC4051PWT | TSSOP | PW | 16 | 250 | 356.0 | 356.0 | 35.0 | | CD74HC4052M96 | SOIC | D | 16 | 2500 | 340.5 | 336.1 | 32.0 | | CD74HC4052M96G4 | SOIC | D | 16 | 2500 | 340.5 | 336.1 | 32.0 | | CD74HC4052NSR | SO | NS | 16 | 2000 | 356.0 | 356.0 | 35.0 | | CD74HC4052PWR | TSSOP | PW | 16 | 2000 | 356.0 | 356.0 | 35.0 | | CD74HC4052PWRG4 | TSSOP | PW | 16 | 2000 | 356.0 | 356.0 | 35.0 | | CD74HC4052PWT | TSSOP | PW | 16 | 250 | 356.0 | 356.0 | 35.0 | | CD74HC4053M96 | SOIC | D | 16 | 2500 | 340.5 | 336.1 | 32.0 | | CD74HC4053M96G3 | SOIC | D | 16 | 2500 | 364.0 | 364.0 | 27.0 | | CD74HC4053M96G4 | SOIC | D | 16 | 2500 | 340.5 | 336.1 | 32.0 | | CD74HC4053NSR | SO | NS | 16 | 2000 | 356.0 | 356.0 | 35.0 | | CD74HC4053PWR | TSSOP | PW | 16 | 2000 | 356.0 | 356.0 | 35.0 | # **PACKAGE MATERIALS INFORMATION** | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |------------------|--------------|-----------------|------|------|-------------|------------|-------------| | CD74HC4053PWRG4 | TSSOP | PW | 16 | 2000 | 356.0 | 356.0 | 35.0 | | CD74HC4053PWT | TSSOP | PW | 16 | 250 | 356.0 | 356.0 | 35.0 | | CD74HCT4051M96 | SOIC | D | 16 | 2500 | 340.5 | 336.1 | 32.0 | | CD74HCT4052M96 | SOIC | D | 16 | 2500 | 340.5 | 336.1 | 32.0 | | CD74HCT4053M96 | SOIC | D | 16 | 2500 | 340.5 | 336.1 | 32.0 | | CD74HCT4053PWR | TSSOP | PW | 16 | 2000 | 356.0 | 356.0 | 35.0 | | CD74HCT4053PWRG4 | TSSOP | PW | 16 | 2000 | 356.0 | 356.0 | 35.0 | | CD74HCT4053PWT | TSSOP | PW | 16 | 250 | 356.0 | 356.0 | 35.0 | www.ti.com 10-Apr-2024 ## **TUBE** \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |----------------|--------------|--------------|------|-----|--------|--------|--------|--------| | CD74HC4051E | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD74HC4051E | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD74HC4051EE4 | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD74HC4051EE4 | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD74HC4051M | D | SOIC | 16 | 40 | 507 | 8 | 3940 | 4.32 | | CD74HC4051ME4 | D | SOIC | 16 | 40 | 507 | 8 | 3940 | 4.32 | | CD74HC4051NS | NS | SOP | 16 | 50 | 530 | 10.5 | 4000 | 4.1 | | CD74HC4052E | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD74HC4052E | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD74HC4052M | D | SOIC | 16 | 40 | 507 | 8 | 3940 | 4.32 | | CD74HC4052PW | PW | TSSOP | 16 | 90 | 530 | 10.2 | 3600 | 3.5 | | CD74HC4053E | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD74HC4053E | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD74HC4053M | D | SOIC | 16 | 40 | 507 | 8 | 3940 | 4.32 | | CD74HC4053ME4 | D | SOIC | 16 | 40 | 507 | 8 | 3940 | 4.32 | | CD74HC4053MG4 | D | SOIC | 16 | 40 | 507 | 8 | 3940 | 4.32 | | CD74HC4053PW | PW | TSSOP | 16 | 90 | 530 | 10.2 | 3600 | 3.5 | | CD74HCT4051E | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD74HCT4051E | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD74HCT4051M | D | SOIC | 16 | 40 | 507 | 8 | 3940 | 4.32 | | CD74HCT4051ME4 | D | SOIC | 16 | 40 | 507 | 8 | 3940 | 4.32 | | CD74HCT4051MG4 | D | SOIC | 16 | 40 | 507 | 8 | 3940 | 4.32 | | CD74HCT4052E | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD74HCT4052E | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD74HCT4052EE4 | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD74HCT4052EE4 | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD74HCT4052M | D | SOIC | 16 | 40 | 507 | 8 | 3940 | 4.32 | | CD74HCT4053E | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD74HCT4053E | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | # **PACKAGE MATERIALS INFORMATION** | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |----------------|--------------|--------------|------|-----|--------|--------|--------|--------| | CD74HCT4053M | D | SOIC | 16 | 40 | 507 | 8 | 3940 | 4.32 | | CD74HCT4053ME4 | D | SOIC | 16 | 40 | 507 | 8 | 3940 | 4.32 | SOP - 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing - per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side. SOF ## NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SOF #### NOTES: (continued) - 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 8. Board assembly site may have different recommendations for stencil design. # D (R-PDS0-G16) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AC. # D (R-PDSO-G16) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. SMALL OUTLINE PACKAGE - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. SMALL OUTLINE PACKAGE NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ## **MECHANICAL DATA** ## NS (R-PDSO-G\*\*) # 14-PINS SHOWN ## PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. #### 14 LEADS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package is hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only. - E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20. # N (R-PDIP-T\*\*) ## PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. ## 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated