LM5105 # LM5105 100V、ハーフ・ブリッジ・ゲート・ドライバ、プログラマブ ル・デッド・タイム付き ## 1 特長 - ハイサイドとローサイドの両方のNチャネル MOSFETを駆動 - ピーク・ゲート・ドライバ電流: 1.8A - ブートストラップ電源電圧範囲: 最大118V DC - ブートストラップ・ダイオードを内蔵 - TTL互換の単一入力 - ターンオフ遅延(デッドタイム)をプログラム可能 - イネーブル入力ピン - 短いターンオフ伝搬遅延(標準値26ns) - 15nsの立ち上がり時間と立ち下がり時間で 1000pFを駆動 - 電源レールの低電圧誤動作防止 - 低消費電力 - 放熱特性の優れた10ピンのWSONパッケージ (4mm×4mm) # 2 アプリケーション - ソリッド・ステート・モータ・ドライブ - ハーフ/フルブリッジのパワー・コンバータ # 3 概要 このLM5105は高電圧ゲート・ドライバで、ハイサイドとロー サイド両方のNチャネルMOSFETを同期整流降圧型また はハーフブリッジ構成で駆動するよう設計されています。 フローティングのハイサイド・ドライバは、100Vまでのレー ル電圧で動作できます。単一の制御入力によりTTL信号 レベルと互換で、単一の外付け抵抗により、厳密にマッチ ングされたターンオン遅延回路を使用して、スイッチング 遷移デッドタイムをプログラムできます。ハイサイドのゲート 駆動ブートストラップ・コンデンサを充電するため、高電圧 ダイオードが搭載されています。堅牢なレベル・シフト技術 により、消費電力を抑えながら高速で動作し、クリーンな出 力遷移を実現します。低電圧誤動作防止機能により、ロー サイドまたはブートストラップ付きのハイサイド電源電圧が 動作スレッショルドを下回ると、ゲート・ドライバがディセー ブルされます。LM5105は、熱特性が強化されたWSON プラスチック・パッケージで供給されます。 #### 製品情報(1) | 型番 | パッケージ | 本体サイズ(公称) | |--------|-----------|---------------| | LM5105 | WSON (10) | 4.00mm×4.00mm | (1) 提供されているすべてのパッケージについては、巻末の注文情報を参照してください。 #### アプリケーション概略図 Copyright © 2016, Texas Instruments Incorporated | | ٠, | |---|----| | П | | | | I | | 1 | 特長1 | 8 Application and Implementation 13 | |---|--------------------------------------|----------------------------------------| | 2 | アプリケーション1 | 8.1 Application Information | | 3 | 概要1 | 8.2 Typical Application13 | | 4 | 改訂履歴 | 9 Power Supply Recommendations 16 | | 5 | Pin Configuration and Functions | 9.1 Power Dissipation Considerations | | 6 | Specifications4 | 9.2 HS Transient Voltages Below Ground | | · | 6.1 Absolute Maximum Ratings | 10 Layout 17 | | | 6.2 ESD Ratings 4 | 10.1 Layout Guidelines | | | 6.3 Recommended Operating Conditions | 10.2 Layout Example17 | | | 6.4 Thermal Information | 11 デバイスおよびドキュメントのサポート | | | 6.5 Electrical Characteristics 5 | 11.1 ドキュメントのサポート18 | | | 6.6 Switching Characteristics | 11.2 ドキュメントの更新通知を受け取る方法18 | | | 6.7 Typical Characteristics | 11.3 コミュニティ・リソース18 | | 7 | Detailed Description 11 | 11.4 商標18 | | - | 7.1 Overview 11 | 11.5 静電気放電に関する注意事項18 | | | 7.2 Functional Block Diagram | 11.6 Glossary18 | | | 7.3 Feature Description | 12 メカニカル、パッケージ、および注文情報 | | | 7.4 Device Functional Modes 12 | | # 4 改訂履歴 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 # # 5 Pin Configuration and Functions #### **Pin Functions** | | PIN | TYPE <sup>(1)</sup> | | | | |-----|-----------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NO. | NO. NAME | | DESCRIPTION | | | | 1 | V <sub>DD</sub> | Р | Positive gate drive supply. Decouple VDD to VSS using a low ESR/ESL capacitor, placed as close to the IC as possible. | | | | 2 | НВ | Р | High-side gate driver bootstrap rail. Connect the positive terminal of bootstrap capacitor to the HB pin and connect negative terminal to HS. The Bootstrap capacitor must be placed as close to IC as possible. | | | | 3 | НО | 0 | High-side gate driver output. Connect to the gate of high side N-MOS device through a low inductance path. | | | | 4 | HS | Р | High-side MOSFET source connection. Connect to the negative terminal of the bootstrap capacitor and to the source of the high side N-MOS device. | | | | 5 | NC | _ | Not connected. | | | | 6 | RDT | 1 | Dead-time programming pin. A resistor from RDT to VSS programs the turnon delay of both the high and low side MOSFETs. The resistor must be placed close to the IC to minimize noise coupling from adjacent PCB traces. | | | | 7 | EN | I | Logic input for driver disable or enable. TTL compatible threshold with hysteresis. LO and HO are held in the low state when EN is low. | | | | 8 | IN | I | Logic input for gate driver. TTL compatible threshold with hysteresis. The high side MOSFET is turned on and the low side MOSFET turned off when IN is high. | | | | 9 | V <sub>SS</sub> | G | Ground return. All signals are referenced to this ground. | | | | 10 | LO | 0 | Low-side gate driver output. Connect to the gate of the low side N-MOS device with a short, low inductance path. | | | | | Exposed Pad | _ | It is recommended that the exposed pad on the bottom of the package be soldered to ground plane on the PCB to aid thermal dissipation. | | | (1) G = Ground, I = Input, O = Output, P = Power # 6 Specifications ## 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1)(2) | | MIN | MAX | UNIT | |---------------------------------------|-------------|-----------------------|------| | V <sub>DD</sub> to V <sub>SS</sub> | -0.3 | 18 | V | | HB to HS | -0.3 | 18 | V | | IN and EN to V <sub>SS</sub> | -0.3 | $V_{DD} + 0.3$ | V | | LO to V <sub>SS</sub> | -0.3 | V <sub>DD</sub> + 0.3 | V | | HO to V <sub>SS</sub> | HS - 0.3 | HB + 0.3 | V | | HS to V <sub>SS</sub> <sup>(3)</sup> | <b>-</b> 5 | 100 | V | | HB to V <sub>SS</sub> | | 118 | V | | RDT to V <sub>SS</sub> | -0.3 | 5 | V | | Junction temperature, T <sub>J</sub> | | 150 | °C | | Storage temperature, T <sub>stg</sub> | <b>-</b> 55 | 150 | °C | - (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications. - (3) In the application the HS node is clamped by the body diode of the external lower N-MOSFET, therefore the HS voltage generally does not exceed –1 V. However, in some applications, board resistance and inductance may result in the HS node exceeding this stated voltage transiently. If negative transients occur on HS, the HS voltage must never be more negative than V<sub>DD</sub> – 15 V. For example, if V<sub>DD</sub> = 10 V, the negative transients at HS must not exceed –5 V. ## 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|------------------------------------------|-------|------| | V <sub>(ESD)</sub> | Electrostatic discharge | Human-body model (HBM) <sup>(1)(2)</sup> | ±2000 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) The human-body model is a 100-pF capacitor discharged through a 1.5-kΩ resistor into each pin. Pin 2, Pin 3 and Pin 4 are rated at 500 V #### 6.3 Recommended Operating Conditions | | | MIN | NOM | MAX | UNIT | |-------------------|----------------------|--------|-----|---------|------| | $V_{DD}$ | | 8 | | 14 | V | | HS <sup>(1)</sup> | | -1 | | 100 | ٧ | | НВ | | HS + 8 | | HS + 14 | ٧ | | HS | Slew rate | | | <50 | V/ns | | $T_J$ | Junction temperature | -40 | | 125 | °C | (1) In the application the HS node is clamped by the body diode of the external lower N-MOSFET; therefore, the HS voltage generally does not exceed –1 V. However in some applications, board resistance and inductance may result in the HS node exceeding this stated voltage transiently. If negative transients occur on HS, the HS voltage must never be more negative than V<sub>DD</sub> – 15 V. For example, if V<sub>DD</sub> = 10 V, the negative transients at HS must not exceed –5 V. #### 6.4 Thermal Information | | | LM5105 | | |----------------------|----------------------------------------------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | DPR (WSON) | UNIT | | | | 10 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 37.8 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 36.2 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 14.9 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 0.3 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 15.2 | °C/W | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 4.4 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ## 6.5 Electrical Characteristics Unless otherwise noted, $V_{DD}$ = HB = 12 V, $V_{SS}$ = HS = 0 V, EN = 5 V, no load on LO or HO, RDT= 100 k $\Omega^{(1)}$ . Typical limits are for $T_J$ = 25°C, and minimum and maximum limits apply over the operating junction temperature range (–40°C to 125°C). | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|------------------------------------------|---------------------------------------------------------|------|------|------|------| | SUPPLY | CURRENTS | | | | | | | I <sub>DD</sub> | V <sub>DD</sub> quiescent current | IN = EN = 0 V | | 0.34 | 0.6 | mA | | I <sub>DDO</sub> | V <sub>DD</sub> operating current | f = 500 kHz | | 1.65 | 3 | mA | | I <sub>HB</sub> | Total HB quiescent current | IN = EN = 0 V | | 0.06 | 0.2 | mA | | I <sub>HBO</sub> | Total HB operating current | f = 500 kHz | | 1.3 | 3 | mA | | I <sub>HBS</sub> | HB to V <sub>SS</sub> current, quiescent | HS = HB = 100 V | | 0.05 | 10 | μA | | I <sub>HBSO</sub> | HB to V <sub>SS</sub> current, operating | f = 500 kHz | | 0.1 | | mA | | INPUT IN | AND EN | | | | | | | V <sub>IL</sub> | Low-level input voltage threshold | | 0.8 | 1.8 | | V | | V <sub>IH</sub> | High-level input voltage threshold | | | 1.8 | 2.2 | V | | R <sub>pd</sub> | Input pulldown resistance pin IN and EN | | 100 | 200 | 500 | kΩ | | DEAD-TIN | ME CONTROLS | | " | | | | | VRDT | Nominal voltage at RDT | | 2.7 | 3 | 3.3 | V | | IRDT | RDT pin current limit | RDT = 0 V | 0.75 | 1.5 | 2.25 | mA | | UNDER V | OLTAGE PROTECTION | | * | | * | | | $V_{DDR}$ | V <sub>DD</sub> rising threshold | | 6 | 6.9 | 7.4 | V | | $V_{DDH}$ | V <sub>DD</sub> threshold hysteresis | | | 0.5 | | V | | $V_{HBR}$ | HB rising threshold | | 5.7 | 6.6 | 7.1 | V | | $V_{HBH}$ | HB threshold hysteresis | | | 0.4 | | V | | BOOT ST | RAP DIODE | | * | | * | | | $V_{DL}$ | Low-current forward voltage | I <sub>VDD-HB</sub> = 100 μA | | 0.6 | 0.9 | V | | $V_{DH}$ | High-current forward voltage | I <sub>VDD-HB</sub> = 100 mA | | 0.85 | 1.1 | V | | R <sub>D</sub> | Dynamic resistance | I <sub>VDD-HB</sub> = 100 mA | | 0.8 | 1.5 | Ω | | LO GATE | DRIVER | | | | | | | V <sub>OLL</sub> | Low-level output voltage | I <sub>LO</sub> = 100 mA | | 0.25 | 0.4 | V | | V <sub>OHL</sub> | High-level output voltage | $I_{LO} = -100 \text{ mA},$ $V_{OHL} = V_{DD} - V_{LO}$ | | 0.35 | 0.55 | V | | I <sub>OHL</sub> | Peak pullup current | LO = 0 V | | 1.8 | | Α | | I <sub>OLL</sub> | Peak pulldown current | LO = 12 V | | 1.6 | | Α | <sup>(1)</sup> Minimum and maximum limits are 100% production tested at 25°C. Limits over the operating temperature range are specified through correlation using Statistical Quality Control (SQC) methods. Limits are used to calculate Average Outgoing Quality Level (AOQL). ## **Electrical Characteristics (continued)** Unless otherwise noted, $V_{DD}$ = HB = 12 V, $V_{SS}$ = HS = 0 V, EN = 5 V, no load on LO or HO, RDT= 100 k $\Omega^{(1)}$ . Typical limits are for $T_J$ = 25°C, and minimum and maximum limits apply over the operating junction temperature range (–40°C to 125°C). | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | |------------------|---------------------------|----------------------------------------------------------|-----|------|------|------|--|--| | HO GATE | HO GATE DRIVER | | | | | | | | | V <sub>OLH</sub> | Low-level output voltage | I <sub>HO</sub> = 100 mA | | 0.25 | 0.4 | V | | | | V <sub>OHH</sub> | High-level output voltage | I <sub>HO</sub> = -100 mA,<br>V <sub>OHH</sub> = HB - HO | | 0.35 | 0.55 | V | | | | I <sub>OHH</sub> | Peak pullup current | HO = 0 V | | 1.8 | | Α | | | | I <sub>OLH</sub> | Peak pulldown current | HO = 12 V | | 1.6 | | A | | | # 6.6 Switching Characteristics Unless otherwise noted, $V_{DD}$ = HB = 12 , $V_{SS}$ = HS = 0 V, no Load on LO or HO<sup>(1)</sup>. Typical limits are for $T_J$ = 25°C, and minimum and maximum limits apply over the operating junction temperature range (–40°C to 125°C). | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------------|----------------------------------------|-------------------------------------------------|-----|-----|-----|------| | t <sub>LPHL</sub> | Lower turnoff propagation delay | | | 26 | 56 | ns | | t <sub>HPHL</sub> | Upper turnoff propagation delay | | | 26 | 56 | ns | | t <sub>LPLH</sub> | Lower turnon propagation delay | RDT = 100 k | 485 | 595 | 705 | ns | | t <sub>HPLH</sub> | Upper turnon propagation delay | RDT = 100 k | 485 | 595 | 705 | ns | | t <sub>LPLH</sub> | Lower turnon propagation delay | RDT = 10 k | 75 | 105 | 150 | ns | | t <sub>HPLH</sub> | Upper turnon propagation delay | RDT = 10 k | 75 | 105 | 150 | ns | | t <sub>en</sub> , t <sub>sd</sub> | Enable and shutdown propagation delay | | | 28 | | ns | | DT4 DT0 | Dead-time LO OFF to HO ON | RDT = 100 k | | 570 | | ns | | DT1, DT2 | and HO OFF to LO ON | RDT = 10 k | | 80 | | ns | | MDT | Dead-time matching | RDT = 100 k | | 50 | | ns | | t <sub>R</sub> , t <sub>F</sub> | Either output rise or fall time | C <sub>L</sub> = 1000 pF | | 15 | | ns | | t <sub>BS</sub> | Bootstrap diode turnon or turnoff time | I <sub>F</sub> = 20 mA, I <sub>R</sub> = 200 mA | | 50 | | ns | (1) Minimum and maximum limits are 100% production tested at 25°C. Limits over the operating temperature range are specified through correlation using Statistical Quality Control (SQC) methods. Limits are used to calculate Average Outgoing Quality Level (AOQL). Figure 1. LM5105 Input - Output Waveforms Figure 2. LM5105 Switching Time Definitions: $T_{LPLH}$ , $T_{LPHL}$ , $T_{HPLH}$ , $T_{HPHL}$ Figure 3. LM5105 Enable: T<sub>sd</sub> Figure 4. LM5105 Dead-Time: DT # 6.7 Typical Characteristics # **Typical Characteristics (continued)** # **Typical Characteristics (continued)** # 7 Detailed Description #### 7.1 Overview The LM5105 is a single PWM input Gate Driver with Enable that offers a programmable dead time. The dead time is set with a resistor at the RDT pin and can be adjusted from 100 ns to 600 ns. The wide dead-time programming range provides the flexibility to optimize drive signal timing for a wide range of MOSFETS and applications. The RDT pin is biased at 3 V and current-limited to 1-mA maximum programming current. The time delay generator accommodates resistor values from 5 k to 100 k with a dead time that is proportional to the RDT resistance. Grounding the RDT pin programs the LM5105 to drive both outputs with minimum dead time. ## 7.2 Functional Block Diagram Copyright © 2016, Texas Instruments Incorporated #### 7.3 Feature Description #### 7.3.1 Start-Up and UVLO Both top and bottom drivers include undervoltage lockout (UVLO) protection circuitry, which monitors the supply voltage ( $V_{DD}$ ) and bootstrap capacitor voltage (HB - HS) independently. The UVLO circuit inhibits each driver until sufficient supply voltage is available to turn on the external MOSFETs, and the UVLO hysteresis prevents chattering during supply voltage transitions. When the supply voltage is applied to the $V_{DD}$ pin of LM5105, the top and bottom gates are held low until $V_{DD}$ exceeds the UVLO threshold, typically about 6.9 V. Any UVLO condition on the bootstrap capacitor disables only the high-side output (HO). # 7.4 Device Functional Modes Table 1 lists the functional modes for LM5105. **Table 1. Function Table** | EN | IN PIN | LO PIN | HO PIN | |----|--------|--------|--------| | L | Any | L | L | | Н | Н | L | Н | | Н | L | Н | L | # 8 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 8.1 Application Information The LM5105 is one of the latest generation of high-voltage gate drivers which are designed to drive both the high-side and low-side N-channel MOSFETs in a half-bridge or full-bridge configuration or in a synchronous buck circuit. The floating high-side driver can operate with supply voltages up to 110 V. This allows for N-channel MOSFET control in half-bridge, full-bridge, push-pull, two-switch forward, and active clamp topologies. The outputs of the LM5105 are controlled from a single input. The rising edge of each output can be delayed with a programming resistor. ## 8.2 Typical Application Copyright © 2016, Texas Instruments Incorporated Figure 20. LM5105 Driving MOSFETS Connected in Half-Bridge Configuration #### 8.2.1 Design Requirements Table 2 lists the design parameters for this application example. **Table 2. Design Parameters** | PARAMETER | VALUE | | | | | | |------------------|-------------|--|--|--|--|--| | Gate Drive IC | LM5105 | | | | | | | Mosfet | CSD18531Q5A | | | | | | | $V_{DD}$ | 10 V | | | | | | | $Q_{gmax}$ | 43 nC | | | | | | | F <sub>sw</sub> | 100 kHz | | | | | | | D <sub>Max</sub> | 95% | | | | | | | I <sub>HBS</sub> | 10 μΑ | | | | | | | $V_{DH}$ | 1.1 V | | | | | | #### **Table 2. Design Parameters (continued)** | PARAMETER | VALUE | |------------------|-------| | V <sub>HBR</sub> | 7.1 V | | $V_{HBH}$ | 0.4 V | #### 8.2.2 Detailed Design Procedure $$\Delta V_{HB} = V_{DD} - V_{DH} - V_{HBL}$$ where - V<sub>DD</sub> = Supply voltage of the gate drive IC - V<sub>DH</sub> = Bootstrap diode forward voltage drop $$C_{\text{BOOT}} = \frac{Q_{\text{TOTAL}}}{\Delta V_{\text{HB}}} \tag{2}$$ $$Q_{TOTAL} = Q_{gmax} + I_{HBS} \times \frac{D_{Max}}{F_{SW}}$$ (3) The quiescent current of the bootstrap circuit is 10 µA, which is negligible compared to the Qgs of the MOSFET. $$Q_{\text{TOTAL}} = 43nC + 10\mu\text{A} \times \frac{0.95}{100\text{kHz}} \tag{4}$$ $$Q_{TOTAL} = 43.01 \text{ nC}$$ (5) In practice the value for the $C_{\mathsf{BOOT}}$ capacitor should be greater than that calculated to allow for situations where the power stage may skip pulse due to load transients. In this circumstance the boot capacitor must maintain the HB pin voltage above the UVLO voltage for the HB circuit. As a general rule the local V<sub>DD</sub> bypass capacitor should be 10 times greater than the calculated value of C<sub>BOOT</sub>. $$V_{HBL} = V_{HBR} - V_{HBH} \tag{6}$$ $$V_{HBL} = 6.7 \text{ V} \tag{7}$$ $$\Delta V_{HB} = 10 \text{ V} - 1.1 \text{ V} - 6.7 \text{ V}$$ (8) $$\Delta V_{HB} = 2.2 \text{ V} \tag{9}$$ $$C_{BOOT} = 43.01nc / 2.2 V$$ (10) $$C_{\text{BOOT}} = 19.6 \text{ nF} \tag{11}$$ In practice, the value of $C_{Boot}$ is greater than the calculated value. This allows for the capacitance shift caused by the DC bias voltage and for situations where the power stage would otherwise skip pulses due to load transients. Therefore, it is recommended to include a safety-related margin in the $C_{Boot}$ value and place it as close to the VDD and VSS pins as possible. A 50-V, 0.1- $\mu$ F capacitor is chosen in this example. The bootstrap and bias capacitors should be ceramic types with X7R dielectric. The voltage rating should be twice that of the maximum VDD to allow for loss of capacitance once the devices have a DC bias voltage across them and to ensure long-term reliability of the devices. The resistor values, RT, for setting turnon delay can be found in Figure 17. #### 8.2.3 Application Curves # 9 Power Supply Recommendations #### 9.1 Power Dissipation Considerations The total IC power dissipation is the sum of the gate driver losses and the bootstrap diode losses. The gate driver losses are related to the switching frequency (f), output load capacitance on LO and HO ( $C_L$ ), and supply voltage ( $V_{DD}$ ) and can be roughly calculated with Equation 12. $$P_{DGATES} = 2 \times f \times C_L \times V_{DD}^2$$ (12) There are some additional losses in the gate drivers due to the internal CMOS stages used to buffer the LO and HO outputs. Figure 23 shows the measured gate driver power dissipation versus frequency and load capacitance. At higher frequencies and load capacitance values, the power dissipation is dominated by the power losses driving the output loads and agrees well with the previous equation. Figure 23 can be used to approximate the power losses due to the gate drivers. # 9.2 HS Transient Voltages Below Ground The HS node is always clamped by the body diode of the lower external FET. In some situations, board resistances and inductances can cause the HS node to transiently swing several volts below ground. The HS node can swing below ground provided: - 1. HS must always be at a lower potential than HO. Pulling HO more than -0.3 V below HS can activate parasitic transistors resulting in excessive current flow from the HB supply, possibly resulting in damage to the IC. The same relationship is true with LO and VSS. If necessary, a Schottky diode can be placed externally between HO and HS or LO and GND to protect the IC from this type of transient. The diode must be placed as close to the IC pins as possible in order to be effective. - 2. HB to HS operating voltage should be 14 V or less. Hence, if the HS pin transient voltage is -5 V, VDD should be ideally limited to 9 V to keep HB to HS below 14 V. - 3. Low ESR bypass capacitors from HB to HS and from VCC to VSS are essential for proper operation. The capacitor should be located at the leads of the IC to minimize series inductance. The peak currents from LO and HO can be quite large. Any inductances in series with the bypass capacitor will cause voltage ringing at the leads of the IC which must be avoided for reliable operation. # 10 Layout # 10.1 Layout Guidelines The optimum performance of high- and low-side gate drivers cannot be achieved without taking due considerations during circuit board layout. Following points are emphasized. - 1. A low ESR or ESL capacitor must be connected close to the IC, and between $V_{DD}$ and $V_{SS}$ pins and between HB and HS pins to support high peak currents being drawn from $V_{DD}$ during turnon of the external MOSFET. - 2. To prevent large voltage transients at the drain of the top MOSFET, a low ESR electrolytic capacitor must be connected between MOSFET drain and ground (V<sub>SS</sub>). - 3. To avoid large negative transients on the switch node (HS) pin, the parasitic inductances in the source of top MOSFET and in the drain of the bottom MOSFET (synchronous rectifier) must be minimized. - 4. Grounding considerations: - The first priority in designing grounding connections is to confine the high peak currents from charging and discharging the MOSFET gate in a minimal physical area. This decreases the loop inductance and minimize noise issues on the gate terminal of the MOSFET. The MOSFETs must be placed as close as possible to the gate driver. - The second high current path includes the bootstrap capacitor, the bootstrap diode, the local ground referenced bypass capacitor and low side MOSFET body diode. The bootstrap capacitor is recharged on the cycle-by-cycle basis through the bootstrap diode from the ground referenced V<sub>DD</sub> bypass capacitor. The recharging occurs in a short time interval and involves high peak current. Minimizing this loop length and area on the circuit board is important to ensure reliable operation. - 5. The resistor on the RDT pin must be placed very close to the IC and separated from high current paths to avoid noise coupling to the time delay generator which could disrupt timer operation. ## 10.2 Layout Example Figure 24. Component Placement # 11 デバイスおよびドキュメントのサポート # 11.1 ドキュメントのサポート #### 11.1.1 関連資料 関連資料については、以下を参照してください。 『AN-1187 リードレス・リードフレーム・パッケージ(LLP)』(SNOA401) ## 11.2 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、ti.comのデバイス製品フォルダを開いてください。右上の隅にある「通知を受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。 # 11.3 コミュニティ・リソース The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 11.4 商標 E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 11.5 静電気放電に関する注意事項 これらのデバイスは、限定的なESD(静電破壊)保護機能を内蔵しています。保存時または取り扱い時は、MOSゲートに対する静電破壊を防止するために、リード線同士をショートさせておくか、デバイスを導電フォームに入れる必要があります。 #### 11.6 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. #### 12 メカニカル、パッケージ、および注文情報 以降のページには、メカニカル、パッケージ、および注文に関する情報が記載されています。これらの情報は、指定のデバイスに対して提供されている最新のデータです。このデータは予告なく変更されることがあり、ドキュメントが改訂される場合もあります。本データシートのブラウザ版を使用されている場合は、画面左側の説明をご覧ください。 # PACKAGE OPTION ADDENDUM 10-Dec-2020 #### PACKAGING INFORMATION www.ti.com | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | LM5105SD/NOPB | ACTIVE | WSON | DPR | 10 | 1000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | L5105SD | Samples | | LM5105SDX/NOPB | ACTIVE | WSON | DPR | 10 | 4500 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | L5105SD | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. 10-Dec-2020 # **PACKAGE MATERIALS INFORMATION** www.ti.com 21-Dec-2023 # TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | LM5105SD/NOPB | WSON | DPR | 10 | 1000 | 178.0 | 12.4 | 4.3 | 4.3 | 1.3 | 8.0 | 12.0 | Q1 | | LM5105SDX/NOPB | WSON | DPR | 10 | 4500 | 330.0 | 12.4 | 4.3 | 4.3 | 1.3 | 8.0 | 12.0 | Q1 | www.ti.com 21-Dec-2023 ## \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|--------------|-----------------|------|------|-------------|------------|-------------| | LM5105SD/NOPB | WSON | DPR | 10 | 1000 | 208.0 | 191.0 | 35.0 | | LM5105SDX/NOPB | WSON | DPR | 10 | 4500 | 367.0 | 367.0 | 35.0 | PLASTIC SMALL OUTLINE - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) 5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. # 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TI の製品は、TI の販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated