LM5109A JAJSC52C - APRIL 2006-REVISED SEPTEMBER 2016 # LM5109A、高電圧、1Aピーク、ハーフブリッジ・ゲート・ドライバ ## 1 特長 - ハイサイドとローサイド両方のNチャネル MOSFETを駆動 - ピーク出力電流1A(1.0Aシンク/1.0Aソース) - 独立したTTL互換入力 - ブートストラップ電源電圧: 108V DC - 高速伝搬時間(標準30ns) - 15nsの立ち上がり/立ち下がり時間で1000pFの負荷を駆動 - 優れた伝搬遅延マッチング (標準2ns) - 電源レールの低電圧誤動作防止 - 低消費電力 - ISL6700とピン・コンパチブル - 業界標準のSOIC-8および放熱特性の優れた WSON-8パッケージ ## 2 アプリケーション - 電流供給プッシュプル・コンバータ - ハーフ/フルブリッジのパワー・コンバータ - ソリッド・ステート・モーター・ドライブ - 2スイッチのフォワード・パワー・コンバータ ## 3 概要 LM5109Aは、同期降圧型またはハーフブリッジの構成においてハイサイドとローサイド両方のNチャネルMOSFETを駆動するよう設計された、コスト効率の優れた高電圧ゲート・ドライバです。フローティング・ハイサイド・ドライバは、最大90Vのレール電圧で動作できます。各出力は、TTL互換の入力スレッショルドによって独立に制御されます。堅牢なレベル・シフト技術により、消費電力を抑えながら高速で動作し、制御入力ロジックからハイサイド・ゲート・ドライバへのクリーンなレベル遷移を実現します。ローサイドとハイサイド両方の電源レールに低電圧誤動作防止機能が搭載されています。このデバイスは、SOICパッケージ、および熱特性を強化したWSONパッケージで供給されます。 #### 製品情報(1) | 型番 | パッケージ | 本体サイズ(公称) | |-------------|----------|---------------| | L M 54 00 A | SOIC (8) | 4.90mm×3.91mm | | LM5109A | WSON (8) | 4.00mm×4.00mm | (1) 提供されているすべてのパッケージについては、巻末の注文情報を参照してください。 #### アプリケーション概略図 | | ٠, | |---|----| | П | | | | I | | 1 | 特長1 | 7.4 Device Functional Modes | . 9 | |---|-----------------------------------------|----------------------------------|-----| | 2 | アプリケーション1 | 8 Application and Implementation | 10 | | 3 | 概要1 | 8.1 Application Information | | | 4 | 改訂履歴 | 8.2 Typical Application | | | 5 | Pin Configuration and Functions | 9 Power Supply Recommendations | 15 | | 6 | Specifications | 10 Layout | 16 | | • | 6.1 Absolute Maximum Ratings | 10.1 Layout Guidelines | 16 | | | 6.2 ESD Ratings | 10.2 Layout Example | 16 | | | 6.3 Recommended Operating Conditions | 11 デバイスおよびドキュメントのサポート | 17 | | | 6.4 Thermal Information | 11.1 ドキュメントのサポート | 17 | | | 6.5 Electrical Characteristics | 11.2 ドキュメントの更新通知を受け取る方法 | 17 | | | 6.6 Switching Characteristics | <b>11.3</b> コミュニティ・リソース | 17 | | | 6.7 Typical Performance Characteristics | 11.4 商標 | 17 | | 7 | Detailed Description 8 | 11.5 静電気放電に関する注意事項 | 17 | | • | 7.1 Overview 8 | 11.6 Glossary | 17 | | | 7.2 Functional Block Diagram 8 | 12 メカニカル、パッケージ、および注文情報 | 17 | | | 7.3 Feature Description 8 | | | # 4 改訂履歴 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | Revision B (March 2016) から Revision C に変更 | Page | |----------------------------------------------------------------------------------------------------------------------|------| | Updated values in the <i>Thermal Information</i> table to align with JEDEC standards | 4 | | Added Overview section | 8 | | Added Feature Description section. | 8 | | Added Device Functional Modes section. | 9 | | Added Typical Application section | 11 | | Added Power Supply Recommendations section. | 15 | | Revision A (March 2013) から Revision B に変更 | Page | | <ul><li>「製品情報」の表、「ESD定格」、「ピン構成および機能」、「詳細説明」、「アプリケーションと実装」、「レイアウト」<br/>キュメントのサポート」、「メカニカル、パッケージ、および注文情報」 追加</li></ul> | | | 2013年3月発行のものから更新 | Page | | Changed layout of National Semiconductor Data Sheet to TI format | 10 | ## 5 Pin Configuration and Functions #### **Pin Functions** | Р | in # | | | | | | |------|---------------------|-----------------|--------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | SOIC | WSON <sup>(1)</sup> | NAME | E DESCRIPTION APPLICATION INFORMATION | | | | | 1 | 1 | V <sub>DD</sub> | Positive gate drive supply | Locally decouple to V <sub>SS</sub> using low ESR/ESL capacitor located as close to IC as possible. | | | | 2 | 2 | НІ | High side control input | The HI input is compatible with TTL input thresholds. Unused HI input should be tied to ground and not left open | | | | 3 | 3 | LI | Low side control input | The LI input is compatible with TTL input thresholds. Unused LI input should be tied to ground and not left open. | | | | 4 | 4 | V <sub>SS</sub> | Ground reference | All signals are referenced to this ground. | | | | 5 | 5 | LO | Low side gate driver output | Connect to the gate of the low-side N- MOS device. | | | | 6 | 6 | HS | High side source connection | Connect to the negative terminal of the bootstrap capacitor and to the source of the high-side N-MOS device. | | | | 7 | 7 | НО | High side gate driver output | Connect to the gate of the high-side N-MOS device. | | | | 8 | 8 | НВ | High side gate driver positive supply rail | Connect the positive terminal of the bootstrap capacitor to HB and the negative terminal of the bootstrap capacitor to HS. The bootstrap capacitor should be placed as close to IC as possible. | | | <sup>(1)</sup> For WSON package it is recommended that the exposed pad on the bottom of the package be soldered to ground plane on the PCB and the ground plane should extend out from underneath the package to improve heat dissipation. ## 6 Specifications ## 6.1 Absolute Maximum Ratings See (1)(2) | | MIN | MAX | UNIT | |--------------------------------------|-----------------------|----------------|------| | V <sub>DD</sub> to V <sub>SS</sub> | -0.3 | 18 | V | | HB to HS | -0.3 | 18 | V | | LI or HI to V <sub>SS</sub> | -0.3 | $V_{DD} + 0.3$ | V | | LO to V <sub>SS</sub> | -0.3 | $V_{DD} + 0.3$ | V | | HO to V <sub>SS</sub> | V <sub>HS</sub> - 0.3 | $V_{HB} + 0.3$ | V | | HS to V <sub>SS</sub> <sup>(3)</sup> | <b>-</b> 5 | 90 | V | | HB to V <sub>SS</sub> | | 108 | V | | Junction Temperature | -40 | 150 | °C | | Storage Temperature Range | <b>-</b> 55 | 150 | °C | - (1) Absolute Maximum Ratings indicate limits beyond which damage to the component may occur. Operating Ratings are conditions under which operation of the device is specified. Operating Ratings do not imply performance limits. For performance limits and associated test conditions, see the *Electrical Characteristics*. - (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications. - (3) In the application the HS node is clamped by the body diode of the external lower N-MOSFET, therefore the HS voltage will generally not exceed –1V. However in some applications, board resistance and inductance may result in the HS node exceeding this stated voltage transiently. If negative transients occur on HS, the HS voltage must never be more negative than V<sub>DD</sub> 15V. For example, if V<sub>DD</sub> = 10V, the negative transients at HS must not exceed –5V. #### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|----------------------------|-------|------| | V <sub>(ESD)</sub> | Electrostatic discharge | Human-body model (HBM) (1) | ±1500 | V | (1) The human body model is a 100 pF capacitor discharged through a $1.5k\Omega$ resistor into each pin. ## 6.3 Recommended Operating Conditions | | MIN | NOM MAX | UNIT | |----------------------|---------------------|----------------------|------| | $V_{DD}$ | 8 | 14 | V | | HS <sup>(1)</sup> | -1 | 90 | V | | НВ | V <sub>HS</sub> + 8 | V <sub>HS</sub> + 14 | V | | HS Slew Rate | | < 50 | V/ns | | Junction Temperature | -40 | 125 | °C | <sup>(1)</sup> In the application the HS node is clamped by the body diode of the external lower N-MOSFET, therefore the HS voltage will generally not exceed –1V. However in some applications, board resistance and inductance may result in the HS node exceeding this stated voltage transiently. If negative transients occur on HS, the HS voltage must never be more negative than V<sub>DD</sub> – 15V. For example, if V<sub>DD</sub> = 10V, the negative transients at HS must not exceed –5V. #### 6.4 Thermal Information | | | LM5 | 109A | | |----------------------|----------------------------------------------|----------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | D (SOIC) | NGT (WSON) | UNIT | | | | 8 PINS | 8 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 117.6 | 42.3 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 64.9 | 34 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 58.1 | 19.3 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 17.4 | 0.4 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 57.6 | 19.5 | °C/W | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | _ | 8.1 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. #### 6.5 Electrical Characteristics Unless otherwise specified, $V_{DD} = V_{HB} = 12V$ , $V_{SS} = V_{HS} = 0V$ , No Load on LO or $HO^{(1)}$ . Typical limits are for $T_J = 25$ °C, and minimum and maximum limits apply over the operating junction temperature range (-40°C to 125°C). | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|------------------------------------------|-----------------------------|-----|------|-----|------| | SUPPLY | CURRENTS | , | | ' | | | | I <sub>DD</sub> | V <sub>DD</sub> quiescent current | LI = HI = 0V | | 0.3 | 0.6 | mA | | I <sub>DDO</sub> | V <sub>DD</sub> operating current | f = 500 kHz | | 1.8 | 2.9 | mA | | I <sub>HB</sub> | Total HB quiescent current | LI = HI = 0V | | 0.06 | 0.2 | mA | | I <sub>HBO</sub> | Total HB operating current | f = 500 kHz | | 1.4 | 2.8 | mA | | I <sub>HBS</sub> | HB to V <sub>SS</sub> current, quiescent | $V_{HS} = V_{HB} = 90V$ | | 0.1 | 10 | μΑ | | I <sub>HBSO</sub> | HB to V <sub>SS</sub> current, operating | f = 500 kHz | | 0.5 | | mA | | INPUT P | INS LI and HI | | | | | | | V <sub>IL</sub> | Low-level input voltage threshold | | 0.8 | 1.8 | | V | | V <sub>IH</sub> | High-level input voltage threshold | | | 1.8 | 2.2 | V | | R <sub>I</sub> | Input pulldown resistance | | 100 | 200 | 500 | kΩ | | UNDER- | VOLTAGE PROTECTION | • | | | | | | $V_{DDR}$ | V <sub>DD</sub> rising threshold | $V_{DDR} = V_{DD} - V_{SS}$ | 6.0 | 6.7 | 7.4 | V | | $V_{DDH}$ | V <sub>DD</sub> threshold hysteresis | | | 0.5 | | V | | $V_{HBR}$ | HB rising threshold | $V_{HBR} = V_{HB} - V_{HS}$ | 5.7 | 6.6 | 7.1 | V | <sup>(1)</sup> Minimum and maximum limits are 100% production tested at 25°C. Limits over the operating temperature range are specified through correlation using Statistical Quality Control (SQC) methods. Limits are used to calculate Average Outgoing Quality Level (AOQL). ## **Electrical Characteristics (continued)** Unless otherwise specified, $V_{DD} = V_{HB} = 12V$ , $V_{SS} = V_{HS} = 0V$ , No Load on LO or $HO^{(1)}$ . Typical limits are for $T_J = 25^{\circ}C$ , and minimum and maximum limits apply over the operating junction temperature range ( $-40^{\circ}C$ to $125^{\circ}C$ ). | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|---------------------------|-------------------------------------------------------|-----|------|------|------| | $V_{HBH}$ | HB threshold hysteresis | | | 0.4 | | V | | LO GAT | E DRIVER | | | | | | | V <sub>OLL</sub> | Low-level output voltage | $I_{LO}$ = 100 mA, $V_{OHL}$ = $V_{LO} - V_{SS}$ | | 0.38 | 0.65 | V | | V <sub>OHL</sub> | High-level output voltage | $I_{LO} = -100 \text{ mA}, V_{OHL} = V_{DD} - V_{LO}$ | | 0.72 | 1.20 | V | | I <sub>OHL</sub> | Peak pullup current | V <sub>LO</sub> = 0V | | 1.0 | | Α | | I <sub>OLL</sub> | Peak pulldown current | V <sub>LO</sub> = 12V | | 1.0 | | Α | | HO GAT | E DRIVER | | | | | | | V <sub>OLH</sub> | Low-level output voltage | $I_{HO}$ = 100 mA, $V_{OLH}$ = $V_{HO}$ – $V_{HS}$ | | 0.38 | 0.65 | V | | V <sub>OHH</sub> | High-level output voltage | $I_{HO} = -100 \text{ mA}, V_{OHH} = V_{HB} - V_{HO}$ | | 0.72 | 1.20 | V | | Іонн | Peak pullup current | $V_{HO} = 0V$ | | 1.0 | | Α | | I <sub>OLH</sub> | Peak pulldown current | V <sub>HO</sub> = 12V | | 1.0 | | Α | ## 6.6 Switching Characteristics Unless otherwise specified, $V_{DD} = V_{HB} = 12V$ , $V_{SS} = V_{HS} = 0V$ , No Load on LO or HO. Typical limits are for $T_J = 25$ °C, and minimum and maximum limits apply over the operating junction temperature range (-40°C to 125°C). | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------------|-------------------------------------------------------------|--------------------------|-----|-----|-----|------| | t <sub>LPHL</sub> | Lower turn-off propagation delay (LI falling to LO falling) | | | 30 | 56 | ns | | t <sub>HPHL</sub> | Upper turn-off propagation delay (HI falling to HO falling) | | | 30 | 56 | ns | | t <sub>LPLH</sub> | Lower turn-on propagation delay (LI rising to LO rising) | | | 32 | 56 | ns | | t <sub>HPLH</sub> | Upper turn-on propagation delay (HI rising to HO rising) | | | 32 | 56 | ns | | t <sub>MON</sub> | Delay matching: lower turn-on and upper turn-off | | | 2 | 15 | ns | | t <sub>MOFF</sub> | Delay matching: lower turn-off and upper turn-on | | | 2 | 15 | ns | | t <sub>RC</sub> , t <sub>FC</sub> | Either output rise or fall time | C <sub>L</sub> = 1000 pF | | 15 | - | ns | | t <sub>PW</sub> | Minimum input pulse width that changes the output | | | 50 | | ns | Figure 1. Timing Diagram # TEXAS INSTRUMENTS ## 6.7 Typical Performance Characteristics Figure 2. V<sub>DD</sub> Operating Current vs Frequency Figure 3. HB Operating Current vs Frequency Figure 4. Operating Current vs Temperature Figure 5. Quiescent Current vs Temperature Figure 6. Quiescent Current vs Voltage Figure 7. Propagation Delay vs Temperature ## **Typical Performance Characteristics (continued)** Figure 8. LO and HO High Level Output Voltage vs **Temperature** Figure 9. LO and HO Low Level Output Voltage vs **Temperature** Figure 10. Undervoltage Rising Thresholds vs Temperature Figure 12. Input Thresholds vs Temperature Figure 11. Undervoltage Hysteresis vs Temperature Figure 13. Input Thresholds vs Supply Voltage ## 7 Detailed Description #### 7.1 Overview The LM5109A is a cost-effective, high-voltage gate driver designed to drive both the high-side and the low-side N-channel FETs in a synchronous buck or a half-bridge configuration. The outputs are independently controlled with TTL compatible input thresholds. The floating high-side driver is capable of working with HB voltage up to 108 V. An external high-voltage diode must be provided to charge high-side gate drive bootstrap capacitor. A robust level shifter operates at high speed while consuming low power and providing clean level transitions from the control logic to the high-side gate driver. Undervoltage lockout (UVLO) is provided on both the low-side and the high-side power rails. #### 7.2 Functional Block Diagram Copyright © 2016, Texas Instruments Incorporated ## 7.3 Feature Description #### 7.3.1 Start-Up and UVLO Both top and bottom drivers include UVLO protection circuitry which monitors the supply voltage ( $V_{DD}$ ) and bootstrap capacitor voltage ( $V_{HB-HS}$ ) independently. The UVLO circuit inhibits the output until sufficient supply voltage is available to turn on the external MOSFETs, and the built-in UVLO hysteresis prevents chattering during supply voltage variations. When the supply voltage is applied to the VDD pin of the LM5109A, the top and bottom gates are held low until $V_{DD}$ exceeds the UVLO threshold, typically about 6.7 V. Any UVLO condition on the bootstrap capacitor ( $V_{HB-HS}$ ) will only disable the high-side output (HO). #### 7.3.2 Level Shift The level shift circuit is the interface from the high-side input to the high-side driver stage which is referenced to the switch node (HS). The level shift allows control of the HO output which is referenced to the HS pin and provides excellent delay matching with the low-side driver. ## **Feature Description (continued)** #### 7.3.3 Output Stages The output stages are the interface to the power MOSFETs in the power train. High slew rate, low resistance, and high-peak current capability of both outputs allow for efficient switching of the power MOSFETs. The low-side output stage is referenced to VSS and the high-side is referenced to HS. #### 7.4 Device Functional Modes The device operates in normal mode and UVLO mode. See *Start-Up and UVLO* for more information on UVLO operation mode. In normal mode when the $V_{DD}$ and $V_{HB-HS}$ are above UVLO threshold, the output stage is dependent on the states of the HI and LI pins. The output HO and LO will be low if input state is floating. Table 1. INPUT and OUTPUT Logic Table | HI | LI | HO <sup>(1)</sup> | LO <sup>(2)</sup> | |----------|----------|-------------------|-------------------| | L | L | L | L | | L | Н | L | Н | | Н | L | Н | L | | Н | Н | Н | Н | | Floating | Floating | L | L | <sup>(1)</sup> HO is measured with respect to the HS. <sup>(2)</sup> LO is measured with respect to the VSS. ## 8 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 8.1 Application Information To operate power MOSFETs at high switching frequencies and to reduce associated switching losses, a powerful gate driver is employed between the PWM output of controller and the gates of the power semiconductor devices. Also, gate drivers are indispensable when it is impossible for the PWM controller to directly drive the gates of the switching devices. With the advent of digital power, this situation is often encountered because the PWM signal from the digital controller is often a 3.3-V logic signal which cannot effectively turn on a power switch. Level shift circuit is needed to boost the 3.3-V signal to the gate-drive voltage (such as 12 V) to fully turn on the power device and minimize conduction losses. Traditional buffer drive circuits based on NPN and PNP bipolar transistors in totem-pole arrangement prove inadequate with digital power because they lack level-shifting capability. Gate drivers effectively combine both the level-shifting and buffer-drive functions. Gate drivers also find other needs such as minimizing the effect of high-frequency switching noise (by placing the high-current driver IC physically close to the power switch), driving gate-drive transformers and controlling floating power-device gates, reducing power dissipation and thermal stress in controllers by moving gate charge power losses from the controller into the driver. The LM5109A is the high-voltage gate drivers designed to drive both the high-side and low-side N-channel MOSFETs in a half-bridge configuration, full-bridge configuration, or in a synchronous buck circuit. The floating high-side driver is capable of operating with supply voltages up to 90 V. This allows for N-channel MOSFETs control in half-bridge, full-bridge, push-pull, two-switch forward and active clamp topologies. The outputs are independently controlled. Each channel is controlled by its respective input pins (HI and LI), allowing full and independent flexibility to control ON and OFF-time of the output. #### 8.1.1 HS Transient Voltages Below Ground The HS node will always be clamped by the body diode of the lower external FET. In some situations, board resistances and inductances can cause the HS node to transiently swing several volts below ground. The HS node can swing below ground provided: - 1. HS must always be at a lower potential than HO. Pulling HO more than -0.3V below HS can activate parasitic transistors resulting in excessive current flow from the HB supply, possibly resulting in damage to the IC. The same relationship is true with LO and VSS. If necessary, a Schottky diode can be placed externally between HO and HS or LO and GND to protect the IC from this type of transient. The diode must be placed as close to the IC pins as possible in order to be effective. - 2. HB to HS operating voltage should be 15V or less. Hence, if the HS pin transient voltage is –5V, VDD should be ideally limited to 10V to keep HB to HS below 15V. - 3. Low ESR bypass capacitors from HB to HS and from VDD to VSS are essential for proper operation. The capacitor should be located at the leads of the IC to minimize series inductance. The peak currents from LO and HO can be quite large. Any series inductances with the bypass capacitor will cause voltage ringing at the leads of the IC which must be avoided for reliable operation. #### 8.2 Typical Application Figure 14. LM5109A Driving MOSFETs in a Half-Bridge Converter #### 8.2.1 Design Requirements Table 2 lists the design parameters of the LM5109A. Table 2. Design Example | PARAMETER | VALUE | |-----------------|-------------| | Gate Driver | LM5109A | | MOSFET | CSD19534KCS | | $V_{DD}$ | 10 V | | $Q_G$ | 17 nC | | f <sub>SW</sub> | 500 kHz | #### 8.2.2 Detailed Design Procedure ## 8.2.2.1 Select Bootstrap and VDD Capacitor The bootstrap capacitor must maintain the $V_{HB-HS}$ voltage above the UVLO threshold for normal operation. Calculate the maximum allowable drop across the bootstrap capacitor with Equation 1. $$\Delta V_{HB} = V_{DD} - V_{DH} - V_{HBL} = 10 \text{ V} - 1 \text{ V} - 6.7 \text{ V} = 2.3 \text{ V}$$ where - V<sub>DD</sub> = Supply voltage of the gate drive IC - V<sub>DH</sub> = Bootstrap diode forward voltage drop Then, the total charge needed per switching cycle is estimated by Equation 2. $$Q_{Total} = Q_{G} + I_{HBS} \times \frac{D_{Max}}{f_{SW}} + \frac{I_{HB}}{f_{SW}} = 17 \text{ nC} + 10 \text{ } \mu\text{A} \times \frac{0.95}{500 \text{ kHz}} + \frac{0.2 \text{ mA}}{500 \text{ kHz}} = 17.5 \text{ nC}$$ where Q<sub>G</sub> = Total MOSFET gate charge (6) - I<sub>HBS</sub> = HB to VSS Leakage current - D<sub>Max</sub> = Converter maximum duty cycle Therefore, the minimum C<sub>Boot</sub> must be: $$C_{Boot} = \frac{Q_{Total}}{\Delta V_{HB}} = \frac{17.5 \text{ nC}}{2.3 \text{ V}} = 7.6 \text{ nF}$$ (3) In practice, the value of the $C_{\text{Boot}}$ capacitor must be greater than calculated to allow for situations where the power stage may skip pulse due to load transients. TI recommends having enough margins and place the bootstrap capacitor as close to the HB and HS pins as possible. $$C_{Boot} = 100 \text{ nF} \tag{4}$$ As a general rule the local $V_{DD}$ bypass capacitor must be 10 times greater than the value of $C_{Boot}$ , as shown in Equation 5. $$C_{VDD} = 1 \,\mu\text{F} \tag{5}$$ The bootstrap and bias capacitors must be ceramic types with X7R dielectric. The voltage rating must be twice that of the maximum $V_{DD}$ considering capacitance tolerances once the devices have a DC bias voltage across them and to ensure long-term reliability. #### 8.2.2.2 Select External Bootstrap Diode and Its Series Resistor The bootstrap capacitor is charged by the $V_{DD}$ through the external bootstrap diode every cycle when low-side MOSFET turns on. The charging of the capacitor involves high peak currents, and therefore transient power dissipation in the bootstrap diode may be significant and the conduction loss also depends on its forward voltage drop. Both the diode conduction losses and reverse recovery losses contribute to the total losses in the gate driver circuit. For the selection of external bootstrap diodes, see AN-1317 Selection of External Bootstrap Diode for LM510X Devices (SNVSA083). Bootstrap resistor $R_{BOOT}$ is selected to reduce the inrush current in $D_{BOOT}$ and limit the ramp up slew rate of voltage of $V_{HB-HS}$ during each switching cycle, especially when HS pin have excessive negative transient voltage. $R_{BOOT}$ recommended value is between 2 $\Omega$ and 10 $\Omega$ depending on diode selection. A current limiting resistor of 2.2 $\Omega$ is selected to limit inrush current of bootstrap diode, and the estimated peak current on the $D_{Boot}$ is shown in Equation 6. $$I_{DBoot(pk)} = \frac{V_{DD} - V_{DH}}{R_{Root}} = \frac{10 \text{ V} - 1 \text{ V}}{2.2 \Omega} \approx 4 \text{ A}$$ where V<sub>DH</sub> is the bootstrap diode forward voltage drop #### 8.2.2.3 Selecting External Gate Driver Resistor The external gate driver resistor, $R_{GATE}$ , is sized to reduce ringing caused by parasitic inductances and capacitances and also to limit the current coming out of the gate driver. Peak HO pullup current are calculated in Equation 7. $$I_{OHH} = \frac{V_{DD} - V_{DH}}{R_{HOH} + R_{Gate} + R_{GFET\_Int}} = \frac{10 \text{ V} - 1 \text{ V}}{1.2 \text{ V} / 100 \text{ mA} + 4.7 \Omega + 2.2 \Omega} = 0.48 \text{ A}$$ where - I<sub>OHH</sub> = Peak pullup current - V<sub>DH</sub> = Bootstrap diode forward voltage drop - R<sub>HOH</sub> = Gate driver internal HO pullup resistance, provide by driver data sheet directly or estimated from the testing conditions, that is R<sub>HOH</sub> = V<sub>OHH</sub> / I<sub>HO</sub> - R<sub>Gate</sub> = External gate drive resistance - R<sub>GFET Int</sub> = MOSFET internal gate resistance, provided by transistor data sheet Similarly, Peak HO pulldown current is shown in Equation 8. $$I_{OLH} = \frac{V_{DD} - V_{DH}}{R_{HOL} + R_{Gate} + R_{GFET\ Int}}$$ where Peak LO pullup current is shown in Equation 9. $$I_{OHL} = \frac{V_{DD}}{R_{LOH} + R_{Gate} + R_{GFET\_Int}}$$ where Peak LO pulldown current is shown in Equation 10. $$I_{OLL} = \frac{V_{DD}}{R_{LOL} + R_{Gate} + R_{FET, Int}}$$ where For some scenarios, if the applications require fast turnoff, an anti-paralleled diode on R<sub>Gate</sub> could be used to bypass the external gate drive resistor and speed up turnoff transition. #### 8.2.2.4 Estimate the Driver Power Loss The total driver IC power dissipation can be estimated through the following components. 1. Static power losses, P<sub>QC</sub>, due to quiescent current – I<sub>DD</sub> and I<sub>HB</sub> $$P_{QC} = V_{DD} \times I_{DD} + (V_{DD} - V_{DH}) \times I_{HB}$$ (11) 2. Level-shifter losses, P<sub>IHBS</sub>, due high-side leakage current – I<sub>HBS</sub> $$P_{IHBS} = V_{HB} \times I_{HBS} \times D$$ where 3. Dynamic losses, P<sub>QG1&2</sub>, due to the FETs gate charge – Q<sub>G</sub> $$\mathsf{P}_{\mathsf{QG1\&2}} = 2 \times \mathsf{V}_{\mathsf{DD}} \times \mathsf{Q}_{\mathsf{G}} \times f_{\mathsf{SW}} \times \frac{\mathsf{R}_{\mathsf{GD\_R}}}{\mathsf{R}_{\mathsf{GD\_R}} + \mathsf{R}_{\mathsf{Gate}} + \mathsf{R}_{\mathsf{GFET\_Int}}}$$ where - Q<sub>G</sub> = Total FETs gate charge - f<sub>SW</sub> = Switching frequency - R<sub>GD\_R</sub> = Average value of pullup and pulldown resistor - R<sub>Gate</sub> = External gate drive resistor 4. Level-shifter dynamic losses, $P_{LS}$ , during high-side switching due to required level-shifter charge on each switching cycle $-Q_P$ $$P_{LS} = V_{HB} \times Q_P \times f_{SW} \tag{14}$$ In this example, the estimated gate driver loss in LM5109A is shown in Equation 15. $$P_{LM5109A} = 10 \text{ V} \times 0.6 \text{ mA} + 9 \text{ V} \times 0.2 \text{ mA} + 72 \text{ V} \times 10 \text{ } \mu\text{A} \times 0.95 + 2 \times 10 \times 17 \text{ nC} \times 500 \text{ kHz} \times \frac{12 \Omega}{12 \Omega + 4.7 \Omega + 2.2 \Omega} + 72 \text{ V} \times 0.5 \text{ nC} \times 500 \text{ kHz} = 0.134 \text{ W}$$ (15) For a given ambient temperature, the maximum allowable power loss of the IC can be defined as shown in Equation 16. $$P_{LM5109A} = \frac{T_J - T_A}{R_{\theta, JA}}$$ where - P<sub>LM5109B</sub> = The total power dissipation of the driver - T<sub>J</sub> = Junction temperature - T<sub>A</sub> = Ambient temperature - R<sub>θ,JA</sub> = Junction-to-ambient thermal resistance (16) The thermal metrics for the driver package is summarized in the *Thermal Information* table of the data sheet. For detailed information regarding the thermal information table, please refer to the *Semiconductor and IC Package Thermal Metrics* (SPRA953). ## 8.2.3 Application Curves Figure 15 and Figure 16 shows the rising and falling time as well as turnon and turnoff propagation delay testing waveform in room temperature, and waveform measurement data (see the bottom part of the waveform). Each channel (HI, LI, HO, and LO) is labeled and displayed on the left hand of the waveforms. The testing condition: load capacitance is 1 nF, $V_{DD} = 12 \text{ V}$ , $f_{SW} = 500 \text{ kHz}$ . HI and LI share one same input from function generator, therefore, besides the propagation delay and rising and falling time, the difference of the propagation delay between HO and LO gives the propagation delay matching data. Figure 16. Falling Time and Turnoff Propagation Delay ## 9 Power Supply Recommendations The recommended bias supply voltage range for LM5109A is from 8 V to 14 V. The lower end of this range is governed by the internal undervoltage lockout (UVLO) protection feature of the $V_{DD}$ supply circuit blocks. The upper end of this range is driven by the 18-V absolute maximum voltage rating of the $V_{DD}$ . TI recommends keeping a 4-V margin to allow for transient voltage spikes. The UVLO protection feature also involves a hysteresis function. This means that once the device is operating in normal mode, if the $V_{DD}$ voltage drops, the device continues to operate in normal mode as long as the voltage drop does not exceed the hysteresis specification, $V_{DDH}$ . If the voltage drop is more than hysteresis specification, the device shuts down. Therefore, while operating at or near the 8-V range, the voltage ripple on the auxiliary power supply output must be smaller than the hysteresis specification of LM5109A to avoid triggering device-shutdown. A local bypass capacitor must be placed between the VDD and GND pins. And this capacitor must be located as close to the device as possible. A low-ESR, ceramic surface mount capacitor is recommended. TI recommends using 2 capacitors across VDD and GND: a 100-nF, ceramic surface-mount capacitor for high-frequency filtering placed very close to VDD and GND pin, and another surface-mount capacitor, 220-nF to 10- $\mu$ F, for IC bias requirements. In a similar manner, the current pulses delivered by the HO pin are sourced from the HB pin. Therefore a 22-nF to 220-nF local decoupling capacitor is recommended between the HB and HS pins. ## 10 Layout #### 10.1 Layout Guidelines Optimum performance of high and low-side gate drivers cannot be achieved without taking due considerations during circuit board layout. The following points are emphasized: - Low ESR / ESL capacitors must be connected close to the IC between VDD and VSS pins and between HB and HS pins to support high peak currents being drawn from VDD and HB during the turn-on of the external MOSFETs. - 2. To prevent large voltage transients at the drain of the top MOSFET, a low ESR electrolytic capacitor and a good quality ceramic capacitor must be connected between the MOSFET drain and ground (VSS). - 3. In order to avoid large negative transients on the switch node (HS) pin, the parasitic inductances between the top MOSFET source and the of the bottom MOSFET drain (synchronous rectifier) must be minimized. - 4. Grounding considerations: - The first priority in designing grounding connections is to confine the high peak currents that charge and discharge the MOSFET gates to a minimal physical area. This will decrease the loop inductance and minimize noise issues on the gate terminals of the MOSFETs. The gate driver should be placed as close as possible to the MOSFETs. - The second consideration is the high current path that includes the bootstrap capacitor, the bootstrap diode, the local ground referenced bypass capacitor, and the low-side MOSFET body diode. The bootstrap capacitor is recharged on a cycle-by-cycle basis through the bootstrap diode from the ground referenced VDD bypass capacitor. The recharging occurs in a short time interval and involves high peak current. Minimizing this loop length and area on the circuit board is important to ensure reliable operation. ## 10.2 Layout Example Figure 17. Layout Example ## 11 デバイスおよびドキュメントのサポート ## 11.1 ドキュメントのサポート #### 11.1.1 関連資料 詳細情報については、以下を参照してください。 『AN-1317 LM510xデバイス用の外部ブートストラップ・ダイオードの選択』(SNVA083) #### 11.2 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、ti.comのデバイス製品フォルダを開いてください。右上の隅にある「通知を受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。 #### 11.3 コミュニティ・リソース The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 11.4 商標 E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 11.5 静電気放電に関する注意事項 これらのデバイスは、限定的なESD(静電破壊)保護機能を内蔵しています。保存時または取り扱い時は、MOSゲートに対する静電破壊を防止するために、リード線同士をショートさせておくか、デバイスを導電フォームに入れる必要があります。 #### 11.6 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ## 12 メカニカル、パッケージ、および注文情報 以降のページには、メカニカル、パッケージ、および注文に関する情報が記載されています。これらの情報は、指定のデバイスに対して提供されている最新のデータです。このデータは予告なく変更されることがあり、ドキュメントが改訂される場合もあります。本データシートのブラウザ版を使用されている場合は、画面左側の説明をご覧ください。 www.ti.com 20-Oct-2023 #### PACKAGING INFORMATION | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|------------| | | | 2010 | _ | | | 5 110 0 0 | (6) | | | | | | LM5109AMA/NOPB | LIFEBUY | SOIC | D | 8 | 95 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | L5109 | | | | | | | | | | | | | AMA | | | LM5109AMAX/NOPB | ACTIVE | SOIC | D | 8 | 2500 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | L5109 | Samples | | | | | | | | | | | | AMA | Bampies | | LM5109ASD/NOPB | ACTIVE | WSON | NGT | 8 | 1000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | 5109ASD | Commission | | | | | | | | | | | | | Samples | | LM5109ASDX/NOPB | ACTIVE | WSON | NGT | 8 | 4500 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | 5109ASD | Samples | | | | | | | | | · | | | | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and ## PACKAGE OPTION ADDENDUM www.ti.com 20-Oct-2023 continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 13-Aug-2022 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | LM5109AMAX/NOPB | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.5 | 5.4 | 2.0 | 8.0 | 12.0 | Q1 | | LM5109ASD/NOPB | WSON | NGT | 8 | 1000 | 178.0 | 12.4 | 4.3 | 4.3 | 1.3 | 8.0 | 12.0 | Q1 | www.ti.com 13-Aug-2022 ## \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-----------------|--------------|-----------------|------|------|-------------|------------|-------------| | LM5109AMAX/NOPB | SOIC | D | 8 | 2500 | 367.0 | 367.0 | 35.0 | | LM5109ASD/NOPB | WSON | NGT | 8 | 1000 | 208.0 | 191.0 | 35.0 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 13-Aug-2022 ## **TUBE** #### \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |----------------|--------------|--------------|------|-----|--------|--------|--------|--------| | LM5109AMA/NOPB | D | SOIC | 8 | 95 | 495 | 8 | 4064 | 3.05 | PLASTIC SMALL OUTLINE - NO LEAD #### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. SMALL OUTLINE INTEGRATED CIRCUIT ### NOTES: - 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side. - 4. This dimension does not include interlead flash. - 5. Reference JEDEC registration MS-012, variation AA. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ## 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TI の製品は、TI の販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated