LM5163-Q1 JAJSHM3A - JUNE 2019 - REVISED APRIL 2024 # LM5163-Q1 100V 入力、0.5A、超低 IQ の同期整流降圧 DC/DC コンバータ # 1 特長 - 車載アプリケーション向けに AEC-Q100 認定済み - デバイス温度グレード 1:周囲温度範囲:-40℃~ +125°C - 信頼性が高く堅牢なアプリケーション向けに設計 - 広い入力電圧範囲:6V~100V - 接合部温度範囲:-40°C~+150°C - 固定 3ms の内部ソフトスタート タイマ - ピークおよびバレー電流制限保護 - 入力 UVLO およびサーマル シャットダウン保護機 - 超低 EMI 要件に合わせて最適化 - スケーラブルな車載用電源に好適 - 最小オンおよびオフ時間がわずか 50ns - 最大 1MHz まで可変のスイッチング周波数 - ダイオードエミュレーションにより軽負荷時の効率 - 無負荷時の入力静止電流:10.5µA - シャットダウン時静止電流:3µA - 統合により設計のサイズとコストを低減 - COT モード制御アーキテクチャ - 0.725Ωの NFET 降圧スイッチを内蔵 - 0.34Ω NFET 同期整流器を内蔵し、外付けのショ ットキー ダイオードが不要 - 1.2V の内部基準電圧 - ループ補償部品が不要 - VCC バイアス レギュレータとブート ダイオードを内 - WEBENCH® Power Designer を使用してカスタムレ ギュレータ設計を作成 # 2 アプリケーション - 車載用 48V マイルド ハイブリッド ECU バイアス電源 - 車載用 DC/DC コンバータ - 車載用 HVAC コンプレッサおよび PTC ヒーター 代表的なアプリケーション # 3 概要 LM5163-Q1 同期整流式降圧コンバータは、広い入力電 圧範囲でレギュレーションを行えるよう設計されており、必 要な外付けサージ抑制部品は最小限です。制御可能な 最短のオン時間は 50ns で、大きな降圧率を使用できるた め、48V 公称入力から低電圧レールへの直接降圧変換 が可能になり、システムの複雑性とソリューションのコストを 下げることができます。LM5163-Q1 は、最低 6V の入力 電圧ディップ時にも動作し、必要な場合は 100% に近い デューティ サイクルを実現できるため、高性能 48V バッテ リ車載用アプリケーションや MHEV/EV システムに最適な 選択肢です。 ハイサイドおよびローサイド パワー MOSFET を内蔵した LM5163-Q1 は、最大 0.5A の出力電流を供給できます。 コンスタント オン時間 (COT) 制御アーキテクチャにより、 スイッチング周波数はほぼ一定で、負荷およびライン過渡 応答が非常に優れています。LM5163-Q1 の追加機能に は、軽負荷時の効率を上げるための超低 In とダイオード エミュレーション モード動作、革新的なピークおよびバレ 一過電流保護、内蔵 VCC バイアス電源およびブートスト ラップ ダイオード、高精度のイネーブルおよび入力 UVLO、自動回復機能付きのサーマル シャットダウン保護 が含まれます。オープンドレインの PGOOD インジケータ により、シーケンシング、フォルト報告、出力電圧監視を行 えます。 LM5163-Q1 は車載用 AEC-Q100 グレード 1 認定を取 得済みであり、8 ピンの SO PowerPAD™ パッケージで供 給されます。このデバイスのピン ピッチは 1.27mm であ り、高電圧アプリケーションに適した間隔を確保できます。 #### パッケージ情報 | 部品番号 | パッケージ <sup>(1)</sup> | パッケージ サイズ <sup>(2)</sup> | |-----------|----------------------|--------------------------| | LM5163-Q1 | DDA (SO PowerPAD、8) | 4.9mm × 6mm | - 詳細については、セクション 10 を参照してください。 (1) - パッケージ サイズ (長さ×幅) は公称値であり、該当する場合はピ ンも含まれます。 代表的なアプリケーションの効率、V<sub>OUT</sub> = 12V # **Table of Contents** | 1 特長 | 1 | 7 Application and Implementation | 16 | |--------------------------------------|---|-----------------------------------------|------------------| | 2 アプリケーション | | 7.1 Application Information | 16 | | 3 概要 | | 7.2 Typical Application | | | 4 Pin Configuration and Functions | | 7.3 Power Supply Recommendations | <mark>2</mark> 4 | | 5 Specifications | | 7.4 Layout | 24 | | 5.1 Absolute Maximum Ratings | | 8 Device and Documentation Support | <mark>2</mark> 7 | | 5.2 ESD Ratings | | 8.1 Device Support | <mark>2</mark> 7 | | 5.3 Recommended Operating Conditions | | 8.2 Documentation Support | <mark>2</mark> 7 | | 5.4 Thermal Information | | 8.3ドキュメントの更新通知を受け取る方法 | 28 | | 5.5 Electrical Characteristics | | 8.4 サポート・リソース | 28 | | 5.6 Typical Characteristics | | 8.5 Trademarks | | | 6 Detailed Description | | 8.6 静電気放電に関する注意事項 | 28 | | 6.1 Overview | | 8.7 用語集 | | | 6.2 Functional Block Diagram | | 9 Revision History | | | 6.3 Feature Description | | 10 Mechanical, Packaging, and Orderable | | | 6.4 Device Functional Modes | | Information | 28 | | | | | | # 4 Pin Configuration and Functions 図 4-1. DDA Package 8-Pin SO PowerPAD™ Top View 表 4-1. Pin Functions | | PIN | | 3X 4-1.1 III 1 UIICUOIIS | | | | | | |-----|---------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | | | TYPE <sup>(1)</sup> | DESCRIPTION | | | | | | | NO. | NAME | | | | | | | | | 1 | GND | G | Ground connection for internal circuits | | | | | | | 2 | VIN | P/I | Regulator supply input pin to high-side power MOSFET and internal bias regulator. Connect directly to the input supply of the buck converter with short, low impedance paths. | | | | | | | 3 | EN/UVLO | I | Precision enable and undervoltage lockout (UVLO) programming pin. If the EN/UVLO voltage is below 1.1 V, the converter is in shutdown mode with all functions disabled. If the UVLO voltage is greater than 1.1 V and below 1.5 V, the converter is in standby mode with the internal VCC regulator operational and no switching. If the EN/UVLO voltage is above 1.5 V, the start-up sequence begins. | | | | | | | 4 | RON | Į | On-time programming pin. A resistor between this pin and GND sets the buck switch on-time. | | | | | | | 5 | FB | Į | Feedback input of voltage regulation comparator | | | | | | | 6 | PGOOD | 0 | Power good indicator. This pin is an open-drain output pin. Connect to a source voltage through an external pullup resistor between 10 k $\Omega$ to 100 k $\Omega$ . | | | | | | | 7 | BST | P/I | Bootstrap gate-drive supply. Required to connect a high-quality 2.2-nF 50-V X7R ceramic capacitor between BST and SW to bias the internal high-side gate driver. | | | | | | | 8 | SW | Р | Switching node that is internally connected to the source of the high-side NMOS buck switch and the drain of the low-side NMOS synchronous rectifier. Connect to the switching node of the power inductor. | | | | | | | _ | EP | _ | Exposed pad of the package. No internal electrical connection. Solder the EP to the GND pin and connect to a large copper plane to reduce thermal resistance. | | | | | | <sup>(1)</sup> G = Ground, I = Input, O = Output, P = Power # 5 Specifications # **5.1 Absolute Maximum Ratings** Over the recommended operating junction temperature range of -40°C to +150°C (unless otherwise noted)(1) | | 1 3, 1 | ( | | , | |---------------------------------------|------------------------------------------------|------|-------|------| | | | MIN | MAX | UNIT | | | VIN to GND | -0.3 | 100 | | | Input voltage | EN to GND | -0.3 | 100 | V | | Imput voitage | FB to GND | -0.3 | 5.5 | V | | | RON to GND | -0.3 | 5.5 | | | Bootstrap<br>capacitor | External BST to SW capacitance | 1.5 | 2.5 | nF | | | BST to GND | -0.3 | 105.5 | | | | BST to SW | -0.3 | 5.5 | | | Output voltage | SW to GND | -1.5 | 100 | V | | | SW to GND (20-ns transient) | -3 | | | | | PGOOD to GND | -0.3 | 14 | | | Operating junction | Operating junction temperature, T <sub>J</sub> | | 150 | °C | | Storage temperature, T <sub>stg</sub> | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # 5.2 ESD Ratings | | | | VALUE | UNIT | | |--------|-------------------------|-------------------------------------------------------------------------------------------------------|-------|------|--| | V(E0D) | | Human body model (HBM), per AEC-Q100-002<br>HBM ESD Classification Level 2, all pins <sup>(1)</sup> | ±2000 | V | | | | Electrostatic discharge | (- //1 | | | | | | | Charged device model (CDM), per AEC-Q100-011<br>CDM ESD Classification level C4B. Pins 1, 4, 5, and 8 | ±750 | V | | <sup>(1)</sup> AEC Q100-002 indicates HBM stressing is done in accordance with the ANSI/ESDA/JEDEC JS-001 specification. #### **5.3 Recommended Operating Conditions** Over the recommended operating junction temperature range of -40°C to +150°C (unless otherwise noted)<sup>(1)</sup> | | | MIN | NOM | MAX | UNIT | |----------------------|--------------------------------|-----|-----|-------|------| | V <sub>IN</sub> | Input voltage | 6 | | 100 | V | | V <sub>SW</sub> | Switch node voltage | | | 100 | V | | V <sub>EN/UVLO</sub> | Enable voltage | | | 100 | V | | I <sub>LOAD</sub> | Load current | | 0.5 | 0.6 | Α | | F <sub>SW</sub> | Switching frequency | | | 1000 | kHz | | C <sub>BST</sub> | External BST to SW capacitance | | 2.2 | | nF | | t <sub>ON</sub> | Programmable on-time | 50 | | 10000 | ns | 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2024 Texas Instruments Incorporated # **5.4 Thermal Information** | | | LM5163-Q1 | | |------------------------|----------------------------------------------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | DDA (SOIC) | UNIT | | | | 8 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 43.4 | °C/W | | R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance | 59.5 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 16.1 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 4.0 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 16.3 | °C/W | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 3.9 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application note. # 5.5 Electrical Characteristics Typical values correspond to $T_J$ = 25°C. Minimum and maximum limits apply over the full -40°C to 150°C junction temperature range unless otherwise indicated. $V_{IN}$ = 24 V and $V_{EN/UVLO}$ = 2 V unless otherwise stated. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|--------------------------------------------|-------------------------------------------------------|----------|-------|-------|------| | SUPPLY CUR | RRENT | | | | | | | I <sub>Q-SHUTDOWN</sub> | VIN shutdown current | V <sub>EN</sub> = 0 V | | 3 | 15 | μA | | I <sub>Q-SLEEP1</sub> | VIN sleep current | V <sub>EN</sub> = 2.5 V, V <sub>FB</sub> = 1.5 V | | 10.5 | 25 | μΑ | | I <sub>Q-ACTIVE</sub> | VIN active current | V <sub>EN</sub> = 2.5 V | | 600 | 880 | μA | | EN/UVLO | | | | | | | | V <sub>SD-RISING</sub> | Shutdown threshold | V <sub>EN/UVLO</sub> rising | | | 1.1 | V | | V <sub>SD-FALLING</sub> | Shutdown threshold | V <sub>EN/UVLO</sub> falling | 0.45 | | | V | | V <sub>EN-RISING</sub> | Enable threshold | V <sub>EN/UVLO</sub> rising | 1.45 | 1.5 | 1.55 | V | | V <sub>EN-FALLING</sub> | Enable threshold | V <sub>EN/UVLO</sub> falling | 1.35 | 1.4 | 1.44 | V | | FEEDBACK | | | | | | | | V <sub>REF</sub> | FB regulation voltage | V <sub>FB</sub> falling | 1.181 | 1.2 | 1.218 | V | | TIMING | | | | | , | | | t <sub>ON1</sub> | On-time1 | $V_{VIN}$ = 6 V, $R_{RON}$ = 75 k $\Omega$ | | 5000 | | ns | | t <sub>ON2</sub> | On-time2 | $V_{VIN} = 6 \text{ V}, R_{RON} = 25 \text{ k}\Omega$ | | 1650 | | ns | | t <sub>ON3</sub> | On-time3 | $V_{VIN}$ = 12 V, $R_{RON}$ = 75 k $\Omega$ | | 2550 | | ns | | t <sub>ON4</sub> | On-time4 | $V_{VIN}$ = 12 V, $R_{RON}$ = 25 k $\Omega$ | | 830 | | ns | | PGOOD | | | | | • | | | V <sub>PG-UTH</sub> | FB upper threshold for PGOOD high to low | V <sub>FB</sub> rising | 1.105 | 1.14 | 1.175 | V | | V <sub>PG-LTH</sub> | FB lower threshold for PGOOD high to low | V <sub>FB</sub> falling | 1.055 | 1.08 | 1.1 | V | | V <sub>PG-HYS</sub> | PGOOD upper and lower threshold hysteresis | V <sub>FB</sub> falling | | 60 | | mV | | R <sub>PG</sub> | PGOOD pulldown resistance | V <sub>FB</sub> = 1 V | | 30 | | Ω | | BOOTSTRAP | | | <u> </u> | | ' | | | V <sub>BST-UV</sub> | Gate drive UVLO | V <sub>BST</sub> rising | | 2.7 | 3.4 | V | | POWER SWI | TCHES | • | <u>'</u> | | ' | | | R <sub>DSON-HS</sub> | High-side MOSFET R <sub>DSON</sub> | I <sub>SW</sub> = -100 mA | | 0.725 | | Ω | | R <sub>DSON-LS</sub> | Low-side MOSFET R <sub>DSON</sub> | I <sub>SW</sub> = 100 mA | | 0.33 | | Ω | # 5.5 Electrical Characteristics (続き) Typical values correspond to $T_J$ = 25°C. Minimum and maximum limits apply over the full -40°C to 150°C junction temperature range unless otherwise indicated. $V_{IN}$ = 24 V and $V_{EN/UVLO}$ = 2 V unless otherwise stated. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|------------------------------------------------------------------------------|-----------------------|------|------|------|------| | SOFT STAR | т | | | | | | | t <sub>SS</sub> | Internal soft-start time | | 1.75 | 3 | 4.75 | ms | | CURRENT L | IMIT | | | | | | | I <sub>PEAK1</sub> | Peak current limit threshold (HS) | | 0.63 | 0.75 | 0.87 | Α | | I <sub>PEAK2</sub> | Peak current limit threshold (LS) | | 0.63 | 0.75 | 0.87 | Α | | I <sub>DELTA-ILIM</sub> | Min of (I <sub>PEAK1</sub> or I <sub>PEAK2</sub> ) minus I <sub>VALLEY</sub> | | | 100 | | mA | | I <sub>VALLEY</sub> | Valley current limit threshold | | 0.5 | 0.6 | 0.72 | Α | | THERMAL S | SHUTDOWN | | | | | | | T <sub>SD</sub> | Thermal shutdown threshold | T <sub>J</sub> rising | | 175 | | °C | | T <sub>SD-HYS</sub> | Thermal shutdown hysteresis | | | 10 | | °C | # **5.6 Typical Characteristics** At $T_A$ = 25°C, $V_{OUT}$ = 12 V, $L_O$ = 120 $\mu$ H, $R_{RON}$ = 105 $k\Omega$ , unless otherwise specified. At $T_A$ = 25°C, $V_{OUT}$ = 12 V, $L_O$ = 68 $\mu$ H, $R_{RON}$ = 105 $k\Omega$ , unless otherwise specified. # **5.6 Typical Characteristics (continued)** At $T_A$ = 25°C, $V_{OUT}$ = 12 V, $L_O$ = 120 $\mu$ H, $R_{RON}$ = 105 $k\Omega$ , unless otherwise specified. At $T_A$ = 25°C, $V_{OUT}$ = 12 V, $L_O$ = 68 $\mu$ H, $R_{RON}$ = 105 $k\Omega$ , unless otherwise specified. # 6 Detailed Description #### 6.1 Overview The LM5163-Q1 is an easy-to-use, ultra-low $I_Q$ constant on-time (COT) synchronous step-down buck regulator. With integrated high-side and low-side power MOSFETs, the LM5163-Q1 is a low-cost, highly efficient buck converter that operates from a wide input voltage of 6 V to 100 V, delivering up to 0.5-A DC load current. The LM5163-Q1 is available in an 8-pin SO PowerPAD package with 1.27-mm pin pitch for adequate spacing in high-voltage applications. This constant on-time (COT) converter is ideal for low-noise, high-current, and fast load transient requirements, operating with a predictive on-time switching pulse. Over the input voltage range, input voltage feedforward is employed to achieve a quasi-fixed switching frequency. A controllable on-time as low as 50 ns permits high step-down ratios and a minimum forced off-time of 50 ns provides extremely high duty cycles, allowing $V_{IN}$ to drop close to $V_{OUT}$ before frequency foldback occurs. At light loads, the device transitions into an ultra-low $I_Q$ mode to maintain high efficiency and prevent draining battery cells connected to the input when the system is in standby. The LM5163-Q1 implements a smart peak and valley current limit detection circuit to ensure robust protection during output short circuit conditions. Control loop compensation is not required for this regulator, reducing design time and external component count. The LM5163-Q1 incorporates additional features for comprehensive system requirements, including an opendrain power good circuit for the following: - · Power-rail sequencing and fault reporting - Internally-fixed soft start - · Monotonic start-up into prebiased loads - Precision enable for programmable line undervoltage lockout (UVLO) - · Smart cycle-by-cycle current limit for optimal inductor sizing - · Thermal shutdown with automatic recovery These features enable a flexible and easy-to-use platform for a wide range of applications. The LM5163-Q1 supports a wide range of end-equipment systems requiring a regulated output from a high input supply where the transient voltage deviates from the DC level. The following are examples of such end equipment systems: - · 48-V automotive systems - · High cell-count battery-pack systems - 24-V industrial systems - 48-V telecom and PoE voltage ranges The pin arrangement is designed for a simple layout requiring only a few external components. ## 6.2 Functional Block Diagram #### **6.3 Feature Description** ## 6.3.1 Control Architecture The LM5163-Q1 step-down switching converter employs a constant on-time (COT) control scheme. The COT control scheme sets a fixed on-time $t_{ON}$ of the high-side FET using a timing resistor ( $R_{ON}$ ). The $t_{ON}$ is adjusted as Vin changes and is inversely proportional to the input voltage to maintain a fixed frequency when in continuous conduction mode (CCM). After expiration of $t_{ON}$ , the high-side FET remains off until the feedback pin is equal or below the reference voltage of 1.2 V. To maintain stability, the feedback comparator requires a minimal ripple voltage that is in phase with the inductor current during the off-time. Furthermore, this change in feedback voltage during the off-time must be large enough to dominate any noise present at the feedback node. The minimum recommended ripple voltage is 20 mV. See $\frac{1}{2}$ 6-1 for different types of ripple injection schemes that ensure stability over the full input voltage range. During a rapid start-up or a positive load step, the regulator operates with minimum off-times until regulation is achieved. This feature enables extremely fast load transient response with minimum output voltage undershoot. When regulating the output in steady-state operation, the off-time automatically adjusts itself to produce the SW-pin duty cycle required for output voltage regulation to maintain a fixed switching frequency. In CCM, the switching frequency $F_{SW}$ is programmed by the $R_{RON}$ resistor. Use $\not \equiv 1$ to calculate the switching frequency. $$F_{SW}(kHz) = \frac{V_{OUT}(V) \cdot 2500}{R_{RON}(k\Omega)}$$ (1) Product Folder Links: LM5163-Q1 (9) 表 6-1. Ripple Generation Methods 6-1 presents three different methods for generating appropriate voltage ripple at the feedback node. Type-1 ripple generation method uses a single resistor, $R_{ESR}$ , in series with the output capacitor. The generated voltage ripple has two components: capacitive ripple caused by the inductor ripple current charging and discharging the output capacitor and resistive ripple caused by the inductor ripple current flowing into the output capacitor and through series resistance $R_{ESR}$ . The capacitive ripple component is out of phase with the inductor current and does not decrease monotonically during the off-time. The resistive ripple component is in phase with the inductor current and decreases monotonically during the off-time. The resistive ripple must exceed the capacitive ripple at $V_{OUT}$ for stable operation. If this condition is not satisfied, unstable switching behavior is observed in COT converters, with multiple on-time bursts in close succession followed by a long off-time. 2 and 3 define the value of the series resistance 8 one succession followed by a the feedback node. Type-2 ripple generation uses a $C_{FF}$ capacitor in addition to the series resistor. As the output voltage ripple is directly AC-coupled by $C_{FF}$ to the feedback node, the $R_{ESR}$ and ultimately the output voltage ripple are reduced by a factor of $V_{OUT}$ / $V_{FB1}$ . Type-3 ripple generation uses an RC network consisting of $R_A$ and $C_A$ , and the switch node voltage to generate a triangular ramp that is in-phase with the inductor current. This triangular wave is the AC-coupled into the feedback node with capacitor $C_B$ . Because this circuit does not use output voltage ripple, it is suited for applications where low output voltage ripple is critical. The AN-1481 Controlling Output Ripple and Achieving ESR Independence in Constant On-time (COT) Regulator Designs Application Note provides additional details on this topic. Diode emulation mode (DEM) prevents negative inductor current, and pulse skipping maintains the highest efficiency at light load currents by decreasing the effective switching frequency. DEM operation occurs when the synchronous power MOSFET switches off as inductor valley current reaches zero. Here, the load current is less than half of the peak-to-peak inductor current ripple in CCM. Turning off the low-side MOSFET at zero current reduces switching loss, and preventing negative current conduction reduces conduction loss. Power conversion efficiency is higher in a DEM converter than an equivalent forced-PWM CCM converter. With DEM operation, the duration that both power MOSFETs remain off progressively increases as load current decreases. When this idle duration exceeds 15 $\mu$ s, the converter transitions into an ultra-low $I_Q$ mode, consuming only 10- $\mu$ A quiescent current from the input. $(6) C_{B} \geq \frac{t_{TR\text{-settling}}}{3 \cdot R_{FR1}}$ #### 6.3.2 Internal VCC Regulator and Bootstrap Capacitor The LM5163-Q1 contains an internal linear regulator that is powered from VIN with a nominal output of 5 V, eliminating the need for an external capacitor to stabilize the linear regulator. The internal VCC regulator supplies current to internal circuit blocks including the synchronous FET driver and logic circuits. The input pin (VIN) can be connected directly to line voltages up to 100 V. As the power MOSFET has a low total gate charge, use a low bootstrap capacitor value to reduce the stress on the internal regulator. It is required to select a high-quality 2.2-nF 50-V X7R ceramic bootstrap capacitor as specified in the *Absolute Maximum Ratings* section. Selecting a higher value capacitance stresses the internal VCC regulator and damages the device. A lower capacitance than required is not sufficient to drive the internal gate of the power MOSFET. An internal diode connects from the VCC regulator to the BST pin to replenish the charge in the high-side gate drive bootstrap capacitor when the SW voltage is low. #### 6.3.3 Regulation Comparator The feedback voltage at FB is compared to an internal 1.2-V reference. The LM5163-Q1 voltage regulation loop regulates the output voltage by maintaining the FB voltage equal to the internal reference voltage, $V_{REF}$ . A resistor divider programs the ratio from output voltage $V_{OUT}$ to FB. For a target $V_{OUT}$ setpoint, use $\pm$ 10 to calculate $R_{FB2}$ based on the selected $R_{FB1}$ . $$R_{FB2} = \frac{1.2 \,\text{V}}{\text{V}_{\text{OUT}} - 1.2 \,\text{V}} \cdot R_{FB1} \tag{10}$$ TI recommends selecting $R_{FB1}$ in the range of 100 k $\Omega$ to 1 M $\Omega$ for most applications. A larger $R_{FB1}$ consumes less DC current, which is mandatory if light-load efficiency is critical. $R_{FB1}$ larger than 1 M $\Omega$ is not recommended as the feedback path becomes more susceptible to noise. It is important to route the feedback trace away from the noisy area of the PCB and keep the feedback resistors close to the FB pin. #### 6.3.4 Internal Soft Start The LM5163-Q1 employs an internal soft-start control ramp that allows the output voltage to gradually reach a steady-state operating point, thereby reducing start-up stresses and current surges. The soft-start feature produces a controlled, monotonic output voltage start-up. The soft-start time is internally set to 3 ms. #### 6.3.5 On-Time Generator The on-time of the LM5163-Q1 high-side FET is determined by the $R_{RON}$ resistor and is inversely proportional to the input voltage, $V_{IN}$ . The inverse relationship with $V_{IN}$ results in a nearly constant frequency as $V_{IN}$ is varied. Use $\not\equiv$ 11 to calculate the on-time. $$t_{ON}(\mu s) = \frac{R_{RON}(k\Omega)}{V_{IN}(V) \cdot 2.5}$$ (11) Use 式 12 to determine the R<sub>RON</sub> resistor to set a specific switching frequency in CCM. $$R_{RON}(k\Omega) = \frac{V_{OUT}(V) \cdot 2500}{F_{SW}(kHz)}$$ (12) Select $R_{RON}$ for a minimum on-time (at maximum $V_{IN}$ ) greater than 50 ns for proper operation. In addition to this minimum on-time, the maximum frequency for this device is limited to 1 MHz. #### 6.3.6 Current Limit The LM5163-Q1 manages overcurrent conditions with cycle-by-cycle current limiting of the peak inductor current. The current sensed in the high-side MOSFET is compared every switching cycle to the current limit threshold (0.75 A). To protect the converter from potential current runaway conditions, the LM5163-Q1 includes a foldback valley current limit feature, set at 0.6 A, that is enabled if a peak current limit is detected. As shown in MOSFET, if the peak current in the high-side MOSFET exceeds 0.75 A (typical), the present cycle is immediately terminated regardless of the programmed on-time (t<sub>ON</sub>), the high-side MOSFET is turned off and the foldback valley current limit is activated. The low-side MOSFET remains on until the inductor current drops below this foldback valley current limit, after which the next on-pulse is initiated. This method folds back the switching frequency to prevent overheating and limits the average output current to less than 0.75 A to ensure proper short-circuit and heavy-load protection of the LM5163-Q1. 図 6-1. Current Limit Timing Diagram Current is sensed after a leading-edge blanking time following the high-side MOSFET turnon transition. The propagation delay of the current limit comparator is 100 ns. During high step-down conditions when the on-time is less than 100 ns, a back-up peak current limit comparator in the low-side FET also set at 0.75 A enables the foldback valley current limit set at 0.6 A. This innovative current limit scheme enables ultra-low duty-cycle operation, permitting large step-down voltage conversions while ensuring robust protection of the converter. #### 6.3.7 N-Channel Buck Switch and Driver The LM5163-Q1 integrates an N-channel buck switch and associated floating high-side gate driver. The gate-driver circuit works in conjunction with an external bootstrap capacitor and an internal high-voltage bootstrap diode. A high-quality 2.2-nF, 50-V X7R ceramic capacitor connected between the BST and SW pins provides the voltage to the high-side driver during the buck switch on-time. See the tolerightarrow 6.3.2 section for limitations. During the off-time, the SW pin is pulled down to approximately 0 V, and the bootstrap capacitor charges from the internal VCC through the internal bootstrap diode. The minimum off-timer, set to 50 ns (typical), ensures a minimum time each cycle to recharge the bootstrap capacitor. When the on-time is less than 300 ns, the minimum off-timer is forced to 250 ns to ensure that the BST capacitor is charged in a single cycle. This is vital during wake up from sleep mode when the BST capacitor is most likely discharged. #### 6.3.8 Synchronous Rectifier The LM5163-Q1 provides an internal low-side synchronous rectifier N-channel MOSFET. This MOSFET provides a low-resistance path for the inductor current to flow when the high-side MOSFET is turned off. The synchronous rectifier operates in a diode emulation mode. Diode emulation enables the regulator to operate in a pulse-skipping mode during light load conditions. This mode leads to a reduction in the average switching frequency at light loads. Switching losses and FET gate driver losses, both of which are proportional to switching frequency, are significantly reduced at very light loads and efficiency is improved. This pulse-skipping mode also reduces the circulating inductor current and losses associated with conventional CCM at light loads. #### 6.3.9 Enable/Undervoltage Lockout (EN/UVLO) The LM5163-Q1 contains a dual-level EN/UVLO circuit. When the EN/UVLO voltage is below 1.1 V (typical), the converter is in a low-current shutdown mode and the input quiescent current ( $I_Q$ ) is dropped down to 3 $\mu$ A. When the voltage is greater than 1.1 V but less than 1.5 V (typical), the converter is in standby mode. In standby mode, the internal bias regulator is active while the control circuit is disabled. When the voltage exceeds the rising threshold of 1.5 V (typical), normal operation begins. Install a resistor divider from VIN to GND to set the minimum operating voltage of the regulator. Use $\pm$ 13 and $\pm$ 14 to calculate the input UVLO turnon and turnoff voltages, respectively. $$V_{IN(on)} = 1.5 \, V \cdot \left( 1 + \frac{R_{UV1}}{R_{UV2}} \right)$$ (13) $$V_{IN(off)} = 1.4 \, V \cdot \left(1 + \frac{R_{UV1}}{R_{UV2}}\right) \tag{14}$$ TI recommends selecting $R_{UV1}$ in the range of 1 $M\Omega$ for most applications. A larger $R_{UV1}$ consumes less DC current, which is mandatory if light-load efficiency is critical. If input UVLO is not required, the power-supply designer can either drive EN/UVLO as an enable input driven by a logic signal or connect it directly to VIN. If EN/UVLO is directly connected to VIN, the regulator begins switching as soon as the internal bias rails are active. #### 6.3.10 Power Good (PGOOD) The LM5163-Q1 provides a PGOOD flag pin to indicate when the output voltage is within the regulation level. Use the PGOOD signal for start-up sequencing of downstream converters or for fault protection and output monitoring. PGOOD is an open-drain output that requires a pullup resistor to a DC supply not greater than 14 V. The typical range of pullup resistance is 10 k $\Omega$ to 100 k $\Omega$ . If necessary, use a resistor divider to decrease the voltage from a higher voltage pullup rail. When the FB voltage exceeds 95% of the internal reference V<sub>REF</sub>, the internal PGOOD switch turns off and PGOOD can be pulled high by the external pullup. If the FB voltage falls below 90% of V<sub>REF</sub>, an internal 25- $\Omega$ PGOOD switch turns on and PGOOD is pulled low to indicate that the output voltage is out of regulation. The rising edge of PGOOD has a built-in deglitch delay of 5 $\mu$ s. #### 6.3.11 Thermal Protection The LM5163-Q1 includes an internal junction temperature monitor to protect the device in the event of a higher than normal junction temperature. If the junction temperature exceeds 175°C (typical), thermal shutdown occurs to prevent further power dissipation and temperature rise. The LM5163-Q1 initiates a restart sequence when the junction temperature falls to 165°C, based on a typical thermal shutdown hysteresis of 10°C. This is a non-latching protection, so the device cycles into and out of thermal shutdown if the fault persists. 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated #### **6.4 Device Functional Modes** #### 6.4.1 Shutdown Mode EN/UVLO provides ON and OFF control for the LM5163-Q1. When $V_{\text{EN/UVLO}}$ is below approximately 1.1 V, the device is in shutdown mode. Both the internal linear regulator and the switching regulator are off. The quiescent current in shutdown mode drops to 3 $\mu$ A at $V_{\text{IN}}$ = 24 V. The LM5163-Q1 also employs internal bias rail undervoltage protection. If the internal bias supply voltage is below the UV threshold, the regulator remains off. #### 6.4.2 Active Mode The LM5163-Q1 is in active mode when $V_{\text{EN/UVLO}}$ is above the precision enable threshold and the internal bias rail is above its UV threshold. In COT active mode, the LM5163-Q1 is in one of three modes depending on the load current: - CCM with fixed switching frequency when load current is above half of the peak-to-peak inductor current ripple - 2. Pulse skipping and diode emulation mode (DEM) when the load current is less than half of the peak-to-peak inductor current ripple in CCM operation - 3. Current limit CCM with peak and valley current limit protection when an overcurrent condition is applied at the output #### 6.4.3 Sleep Mode The trivisive 6.3.1 section gives a brief introduction to the LM5163-Q1 diode emulation (DEM) feature. The converter enters DEM during light-load conditions when the inductor current decays to zero and the synchronous MOSFET is turned off to prevent negative current in the system. In the DEM state, the load current is lower than half of the peak-to-peak inductor current ripple and the switching frequency decreases when the load is further decreased as the device operates in a pulse skipping mode. A switching pulse is set when V<sub>FB</sub> drops below 1.2 V. As the frequency of operation decreases and $V_{FB}$ remains above 1.2 V ( $V_{REF}$ ) with the output capacitor sourcing the load current for greater than 15 $\mu$ s, the converter enters an ultra-low $I_Q$ sleep mode to prevent draining the input power supply. The input quiescent current ( $I_Q$ ) required by the LM5163-Q1 decreases to 10 $\mu$ A in sleep mode, improving the light-load efficiency of the regulator. In this mode, all internal controller circuits are turned off to ensure very low current consumption by the device. Such low $I_Q$ renders the LM5163-Q1 as the best option to extend operating lifetime for off-battery applications. The FB comparator and internal bias rail are active to detect when the FB voltage drops below the internal reference $V_{REF}$ and the converter transitions out of sleep mode into active mode. There is a 9- $\mu$ s wake- $\mu$ p delay from sleep to active states. # 7 Application and Implementation 注 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 # 7.1 Application Information The LM5163-Q1 requires only a few external components to step down from a wide range of supply voltages to a fixed output voltage. Several features are integrated to meet system design requirements, including the following: - · Precision enable - Input voltage UVLO - · Internal soft start - · Programmable switching frequency - · A PGOOD indicator To expedite and streamline the process of designing of a LM5163-Q1-based converter, a comprehensive LM5163-Q1 quickstart calculator is available for download to assist the designer with component selection for a given application. This tool is complemented by the availability of an evaluation module (EVM), numerous PSPICE models, as well as TI's WEBENCH® Power Designer. In order to modify the LM5164-Q1EVM-041 for the LM5163-Q1, change the inductor $L_0$ to 120 $\mu$ H, the resistor $R_A$ to 226 $k\Omega$ , and the capacitance $C_{OUT}$ to 22 $\mu$ F. See $\boxtimes$ 7-1 for the LM5163-Q1 applications circuit. # 7.2 Typical Application 図 7-1. Typical Application $V_{IN(nom)}$ = 48 V, $V_{OUT}$ = 12 V, $I_{OUT(max)}$ = 0.5 A, $F_{SW(nom)}$ = 300 kHz 注 This and subsequent design examples are provided herein to showcase the LM5163-Q1 converter in several different applications. Depending on the source impedance of the input supply bus, an electrolytic capacitor may be required at the input to ensure stability, particularly at low input voltage and high output current operating conditions. See the \$\frac{ttilde{\pi}}{2\tilde{\pi}} \frac{7.3}{2}\$ section for more details. #### 7.2.1 Design Requirements The target full-load efficiency is 92% based on a nominal input voltage of 48 V and an output voltage of 12 V. The required input voltage range is 15 V to 100 V. The LM5163-Q1 delivers a fixed 12-V output voltage. The Copyright © 2024 Texas Instruments Incorporated switching frequency is set by resistor R<sub>RON</sub> at 300 kHz. The output voltage soft-start time is 3 ms. 表 7-1 lists the required components. Refer to the *LM5164-Q1EVM-041 User's Guide* for more detail. | 表 7-1. | List of | Compone | nts | |--------|---------|---------|-----| | DESCR | IPTION | | | | COUNT | REF DES | VALUE | DESCRIPTION | PART NUMBER | MANUFACTURER | |-------|------------------|---------|-------------------------------------------------|----------------------|---------------| | 2 | C <sub>IN</sub> | 2.2 µF | Capacitor, Ceramic, 2.2 µF, 100 V, X7R, 10% | CGA6N3X7R2A225K230AB | TDK | | 1 | C <sub>OUT</sub> | 22 µF | Capacitor, Ceramic, 22 µF, 25 V, X7R, 10% | TMK325B7226KMHT | Taiyo Yuden | | 1 | C <sub>A</sub> | 3300 pF | Capacitor, Ceramic, 3300 pF, 16 V, X7R, 10% | CGA3E2X7R2A332K080AA | TDK | | 1 | C <sub>B</sub> | 56 pF | Capacitor, Ceramic, 56 pF, 50 V, X7R, 10% | C0603C560J5GACTU | Kemet | | 1 | C <sub>BST</sub> | 2.2 nF | Capacitor, Ceramic, 2200 pF, 50 V, X7R, 10% | GCM155R71H222KA37D | MuRata | | 1 | Lo | 120 µH | Inductor, 120 μH, 210 mΩ, 1.65 A | MSS1260-124KL | Coilcraft | | 1 | R <sub>RON</sub> | 100 kΩ | Resistor, Chip, 100 k, 1%, 0.1 W, 0603 | RG1608P-1053-B-T5 | Susumu Co Ltd | | 1 | R <sub>FB1</sub> | 453 kΩ | Resistor, Chip, 453 k, 1%, 0.1 W, 0603 | RT0603BRD07448KL | Yageo | | 1 | R <sub>FB2</sub> | 49.9 kΩ | Resistor, Chip, 49.9 k, 1%, 0.1 W, 0603 | RG1608P-4992-B-T5 | Susumu Co Ltd | | 1 | R <sub>A</sub> | 226 kΩ | Resistor, Chip, 226 k, 1%, 0.1W, 0603 | RT0603BRD07226KL | Yageo | | 1 | U <sub>1</sub> | | Wide V <sub>IN</sub> synchronous buck converter | LM5163QDDARQ1 | TI | # 7.2.2 Detailed Design Procedure #### 7.2.2.1 Custom Design With WEBENCH® Tools Click here to create a custom design using the LM5163-Q1 device with the WEBENCH® Power Designer. - 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements. - 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial. - 3. Compare the generated design with other possible solutions from Texas Instruments. The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability. In most cases, these actions are available: - Run electrical simulations to see important waveforms and circuit performance - Run thermal simulations to understand board thermal performance - Export customized schematic and layout into popular CAD formats - Print PDF reports for the design, and share the design with colleagues Get more information about WEBENCH tools at www.ti.com/WEBENCH. #### 7.2.2.2 Switching Frequency (R<sub>RON</sub>) The switching frequency of the LM5163-Q1 is set by the on-time programming resistor placed at RON. As shown by $\pm$ 15, a standard 100-k $\Omega$ , 1% resistor sets the switching frequency at 300 kHz. $$R_{RON}(k\Omega) = \frac{V_{OUT}(V) \cdot 2500}{F_{SW}(kHz)}$$ (15) Note that at very low duty cycles, the 50 ns minimum controllable on-time of the high-side MOSFET, $t_{ON(min)}$ , limits the maximum switching frequency. In CCM, $t_{ON(min)}$ limits the voltage conversion step-down ratio for a given switching frequency. Use $\not\equiv$ 16 to calculate the minimum controllable duty cycle. $$D_{MIN} = t_{ON(min)} \cdot F_{SW}$$ (16) Ultimately, the choice of switching frequency for a given output voltage affects the available input voltage range, solution size, and efficiency. Use $\not\equiv$ 17 to calculate the maximum supply voltage for a given $t_{ON(min)}$ before switching frequency reduction occurs. $$V_{IN(max)} = \frac{V_{OUT}}{t_{ON(min)} \cdot F_{SW}}$$ (17) #### 7.2.2.3 Buck Inductor (L<sub>O</sub>) Use 式 18 and 式 19 to calculate the inductor ripple current (assuming CCM operation) and peak inductor current, respectively. $$\Delta I_{L} = \frac{V_{OUT}}{F_{SW} \cdot L_{O}} \cdot \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$ (18) $$I_{L(peak)} = I_{OUT(max)} + \frac{\Delta I_L}{2}$$ (19) For most applications, choose an inductance such that the inductor ripple current, $\Delta I_L$ , is between 30% and 50% of the rated load current at nominal input voltage. Use $\gtrsim 20$ to calculate the inductance. $$L_{O} = \frac{V_{OUT}}{F_{SW} \cdot \Delta I_{L}} \cdot \left(1 - \frac{V_{OUT}}{V_{IN(nom)}}\right)$$ (20) Choosing a 120-µH inductor in this design results in 250-mA peak-to-peak ripple current at a nominal input voltage of 48 V, equivalent to 50% of the 500-mA rated load current. Check the inductor data sheet to make sure the saturation current of the inductor is well above the current limit setting of the LM5163-Q1. Ferrite-core inductors have relatively lower core losses and are preferred at high switching frequencies, but exhibit a hard saturation characteristic – the inductance collapses abruptly when the saturation current is exceeded. This results in an abrupt increase in inductor ripple current, higher output voltage ripple, and reduced efficiency, in turn compromising reliability. Note that inductor saturation current levels generally decrease as the core temperature increases. #### 7.2.2.4 Output Capacitor (COUT) Select a ceramic output capacitor to limit the capacitive voltage ripple at the converter output. This is the sinusoidal ripple voltage that is generated from the triangular inductor current ripple flowing into and out of the capacitor. Select an output capacitance using $\stackrel{>}{\Rightarrow}$ 21 to limit the voltage ripple component to 0.5% of the output voltage. $$C_{OUT} \ge \frac{\Delta I_L}{8 \cdot F_{SW} \cdot V_{OUT(ripple)}}$$ (21) Substituting $\Delta I_{L(nom)}$ of 250-mA gives $C_{OUT}$ greater than 3.1 $\mu$ F. With voltage coefficients of ceramic capacitors taken in consideration, a 22- $\mu$ F, 25-V rated capacitor with X7R dielectric is selected. #### 7.2.2.5 Input Capacitor (CIN) An input capacitor is necessary to limit the input ripple voltage while providing AC current to the buck power stage at every switching cycle. To minimize the parasitic inductance in the switching loop, position the input capacitors as close as possible to the VIN and GND pins of the LM5163-Q1. The input capacitors conduct a square-wave current of peak-to-peak amplitude equal to the output current. It follows that the resultant capacitive component of AC ripple voltage is a triangular waveform. Along with the ESR-related ripple component, use $\pm$ 22 to calculate the peak-to-peak ripple voltage amplitude. $$V_{\text{IN(ripple)}} = \frac{I_{\text{OUT}} \cdot D \cdot (1 - D)}{F_{\text{SW}} \cdot C_{\text{IN}}} + I_{\text{OUT}} \cdot R_{\text{ESR}}$$ (22) Use $\stackrel{\ \, }{\not \sim}$ 23 to calculate the input capacitance required for a load current, based on an input voltage ripple specification ( $\Delta$ VIN). $$C_{IN} \ge \frac{I_{OUT} \cdot D \cdot (1 - D)}{F_{SW} \cdot (V_{IN(ripple)} - I_{OUT} \cdot R_{ESR})}$$ (23) The recommended high-frequency input capacitance is 2.2 $\mu$ F or higher. Ensure the input capacitor is a high-quality X7S or X7R ceramic capacitor with sufficient voltage rating for C<sub>IN</sub>. Based on the voltage coefficient of ceramic capacitors, choose a voltage rating of twice the maximum input voltage. Additionally, some bulk capacitance is required if the LM5163-Q1 is not located within approximately 5 cm from the input voltage source. This capacitor provides parallel damping to the resonance associated with parasitic inductance of the supply lines and high-Q ceramics. See the $t = 7.3 \times 7.3$ section for more detail. #### 7.2.2.6 Type-3 Ripple Network A Type-3 ripple generation network uses an RC filter consisting of $R_A$ and $C_A$ across SW and $V_{OUT}$ to generate a triangular ramp that is in phase with the inductor current. This triangular ramp is then AC-coupled into the feedback node using capacitor $C_B$ as shown in $\boxtimes$ 7-1. Type-3 ripple injection is suited for applications where low output voltage ripple is crucial. Use $\pm$ 24 and $\pm$ 25 to calculate R<sub>A</sub> and C<sub>A</sub> to provide the required ripple amplitude at the FB pin. $$C_{A} \ge \frac{10}{F_{SW} \cdot \left(R_{FB1} \| R_{FB2}\right)} \tag{24}$$ For the feedback resistor values given in $\boxtimes$ 7-1, $\precsim$ 24 dictates a minimum $C_A$ of 742 pF. In this design, a 3300 pF capacitance is chosen. This is done to keep $R_A$ within practical limits between 100 kΩ and 1 MΩ when using $\precsim$ 25. $$R_{A}C_{A} \ge \frac{\left(V_{IN(nom)} - V_{OUT}\right) \cdot t_{ON(nom)}}{20 \, mV} \tag{25}$$ Based on $C_A$ set at 3.3 nF, $R_A$ is calculated to be 226 k $\Omega$ to provide a 20-mV ripple voltage at FB. The general recommendation for a Type-3 network is to calculate $R_A$ and $C_A$ to get 20 mV of ripple at typical operating conditions, while ensuring a 12-mV minimum ripple voltage on FB at minimum $V_{IN}$ . While the amplitude of the generated ripple does not affect the output voltage ripple, it impacts the output regulation as it reflects as a DC error of approximately half the amplitude of the generated ripple. For example, a converter circuit with Type-3 network that generates a 40-mV ripple voltage at the feedback node has approximately 10-mV worse load regulation scaled up through the FB divider to $V_{OUT}$ than the same circuit that generates a 20-mV ripple at FB. Use $\stackrel{\rightarrow}{\Rightarrow}$ 26 to calculate the coupling capacitance $C_B$ . $$C_{B} \ge \frac{t_{TR\text{-settling}}}{3 \cdot R_{FB1}}$$ (26) where t<sub>TR-settling</sub> is the desired load transient response settling time $C_B$ calculates to 56 pF based on a 75- $\mu$ s settling time. This value avoids excessive coupling capacitor discharge by the feedback resistors during sleep intervals when operating at light loads. To avoid capacitance fall-off with DC bias, use a C0G or NP0 dielectric capacitor for $C_B$ . Product Folder Links: LM5163-Q1 ## 7.2.3 Application Curves 23 ## 7.3 Power Supply Recommendations $$I_{IN} = \frac{V_{OUT} \cdot I_{OUT}}{V_{IN} \cdot \eta}$$ (27) where • η is the efficiency If the converter is connected to an input supply through long wires or PCB traces with a large impedance, take special care to achieve stable performance. The parasitic inductance and resistance of the input cables can have an adverse affect on converter operation. The parasitic inductance in combination with the low-ESR ceramic input capacitors form an underdamped resonant circuit. This circuit can cause overvoltage transients at VIN each time the input supply is cycled ON and OFF. The parasitic resistance causes the input voltage to dip during a load transient. If the converter is operating close to the minimum input voltage, this dip can cause false UVLO fault triggering and a system reset. The best way to solve such issues is to reduce the distance from the input supply to the regulator and use an aluminum electrolytic input capacitor in parallel with the ceramics. The moderate ESR of the electrolytic capacitor helps to damp the input resonant circuit and reduce any voltage overshoots. A 10- $\mu$ F electrolytic capacitor with a typical ESR of $0.5~\Omega$ provides enough damping for most input circuit configurations. An EMI input filter is often used in front of the regulator that, unless carefully designed, can lead to instability as well as some of the effects mentioned above. The Simple Success with Conducted EMI for DC-DC Converters Application Report provides helpful suggestions when designing an input filter for any switching regulator. # 7.4 Layout ## 7.4.1 Layout Guidelines PCB layout is a critical portion of good power supply design. There are several paths that conduct high slew-rate currents or voltages that can interact with stray inductance or parasitic capacitance to generate noise and EMI or degrade the power supply performance. - To help eliminate these problems, bypass the VIN pin to GND with a low-ESR ceramic bypass capacitor with a high-quality dielectric. Place C<sub>IN</sub> as close as possible to the LM5163-Q1 VIN and GND pins. Grounding for both the input and output capacitors must consist of localized top-side planes that connect to the GND pin and GND PAD. - 2. Minimize the loop area formed by the input capacitor connections to the VIN and GND pins. - 3. Locate the inductor close to the SW pin. Minimize the area of the SW trace or plane to prevent excessive capacitive coupling. - 4. Tie the GND pin directly to the power pad under the device and to a heat-sinking PCB ground plane. - 5. Use a ground plane in one of the middle layers as a noise shielding and heat dissipation path. - 6. Have a single-point ground connection to the plane. Route the ground connections for the feedback, soft start, and enable components to the ground plane. This prevents any switched or load currents from flowing in analog ground traces. If not properly handled, poor grounding results in degraded load regulation or erratic output voltage ripple behavior. - 7. Make V<sub>IN</sub>, V<sub>OUT</sub> and ground bus connections as wide as possible. This reduces any voltage drops on the input or output paths of the converter and maximizes efficiency. - 8. Minimize trace length to the FB pin. Place both feedback resistors, R<sub>FB1</sub> and R<sub>FB2</sub>, close to the FB pin. Place C<sub>FF</sub> (if needed) directly in parallel with R<sub>FB1</sub>. If output setpoint accuracy at the load is important, connect the V<sub>OUT</sub> sense at the load. Route the V<sub>OUT</sub> sense path away from noisy nodes and preferably through a layer on the other side of a grounded shielding layer. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2024 Texas Instruments Incorporated - 9. The RON pin is sensitive to noise. Thus, locate the R<sub>RON</sub> resistor as close as possible to the device and route with minimal lengths of trace. The parasitic capacitance from RON to GND must not exceed 20 pF. - 10. Provide adequate heat sinking for the LM5163-Q1 to keep the junction temperature below 150°C. For operation at full rated load, the top-side ground plane is an important heat-dissipating area. Use an array of heat-sinking vias to connect the exposed pad to the PCB ground plane. If the PCB has multiple copper layers, these thermal vias must also be connected to inner layer heat-spreading ground planes. #### 7.4.1.1 Compact PCB Layout for EMI Reduction Radiated EMI generated by high di/dt components relates to pulsing currents in switching converters. The larger the area covered by the path of a pulsing current, the more electromagnetic emission is generated. The key to minimizing radiated EMI is to identify the pulsing current path and minimize the area of that path. ☑ 7-16 denotes the critical switching loop of the buck converter power stage in terms of EMI. The topological architecture of a buck converter means that a particularly high di/dt current path exists in the loop comprising the input capacitor and the integrated MOSFETs of the LM5163-Q1, and it becomes mandatory to reduce the parasitic inductance of this loop by minimizing the effective loop area. 図 7-16. DC/DC Buck Converter With Power Stage Circuit Switching Loop The input capacitor provides the primary path for the high di/dt components of the current of the high-side MOSFET. Placing a ceramic capacitor as close as possible to the VIN and GND pins is the key to EMI reduction. Keep the trace connecting SW to the inductor as short as possible and just wide enough to carry the load current without excessive heating. Use short, thick traces or copper pours (shapes) for current conduction path to minimize parasitic resistance. Place the output capacitor close to the V<sub>OUT</sub> side of the inductor, and connect the return terminal of the capacitor to the GND pin and exposed PAD of the LM5163-Q1. #### 7.4.1.2 Feedback Resistors Reduce noise sensitivity of the output voltage feedback path by placing the resistor divider close to the FB pin, rather than close to the load. This reduces the trace length of FB signal and noise coupling. The FB pin is the input to the feedback comparator, and as such, is a high impedance node sensitive to noise. The output node is a low impedance node, so the trace from V<sub>OUT</sub> to the resistor divider can be long if a short path is not available. Route the voltage sense trace from the load to the feedback resistor divider, keeping away from the SW node, the inductor, and $V_{IN}$ to avoid contaminating the feedback signal with switch noise, while also minimizing the trace length. This is most important when high feedback resistances greater than 100 k $\Omega$ are used to set the Product Folder Links: LM5163-Q1 Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 25 output voltage. Also, route the voltage sense trace on a different layer from the inductor, SW node, and $V_{\text{IN}}$ so there is a ground plane that separates the feedback trace from the inductor and SW node copper polygon. This provides further shielding for the voltage feedback path from switching noise sources. #### 7.4.2 Layout Example ☑ 7-17 shows an example layout for the PCB top layer of a 2-layer board with essential components placed on the top side. 図 7-17. LM5163-Q1 Single-Sided PCB Layout Example # 8 Device and Documentation Support # 8.1 Device Support #### 8.1.1 サード・パーティ製品に関する免責事項 サード・パーティ製品またはサービスに関するテキサス・インスツルメンツの出版物は、単独またはテキサス・インスツルメンツの製品、サービスと一緒に提供される場合に関係なく、サード・パーティ製品またはサービスの適合性に関する是認、サード・パーティ製品またはサービスの是認の表明を意味するものではありません。 ## 8.1.2 Development Support - LM5163-Q1 Quickstart Calculator - LM5163 Simulation Models - TI Reference Design Library - Technical Articles: - Use a Low-quiescent-current Switcher for High-voltage Conversion - How a DC/DC Converter Package and Pinout Design Can Enhance Automotive EMI Performance #### 8.1.2.1 Custom Design With WEBENCH® Tools Click here to create a custom design using the LM5163-Q1 device with the WEBENCH® Power Designer. - 1. Start by entering the input voltage $(V_{IN})$ , output voltage $(V_{OUT})$ , and output current $(I_{OUT})$ requirements. - 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial. - 3. Compare the generated design with other possible solutions from Texas Instruments. The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability. In most cases, these actions are available: - Run electrical simulations to see important waveforms and circuit performance - Run thermal simulations to understand board thermal performance - · Export customized schematic and layout into popular CAD formats - · Print PDF reports for the design, and share the design with colleagues Get more information about WEBENCH tools at www.ti.com/WEBENCH. # 8.2 Documentation Support #### 8.2.1 Related Documentation For related documentation see the following: - Texas Instruments, LM5164-Q1EVM-041 EVM User's Guide - Texas Instruments, Selecting an Ideal Ripple Generation Network for Your COT Buck Converter Application Report - Texas Instruments, Valuing Wide V<sub>IN</sub>, Low-EMI Synchronous Buck Circuits for Cost-Effective, Demanding Applications White Paper - Texas Instruments, An Overview of Conducted EMI Specifications for Power Supplies White Paper - Texas Instruments, An Overview of Radiated EMI Specifications for Power Supplies White Paper - Texas Instruments, 24-V AC Power Stage with Wide V<sub>IN</sub> Converter and Battery Gauge for Smart Thermostat Design Guide - Texas Instruments, Accurate Gauging and 50-μA Standby Current, 13S, 48-V Li-ion Battery Pack Reference Design Guide Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 27 - Texas Instruments, AN-2162: Simple Success with Conducted EMI from DC/DC Converters Application Report - Texas Instruments, Automotive Cranking Simulator User's Guide - Texas Instruments, Powering Drones with a Wide V<sub>IN</sub> DC/DC Converter Application Report - Texas Instruments, Using New Thermal Metrics Application Report - · Texas Instruments, Semiconductor and IC Package Thermal Metrics Application Report # 8.3 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細については、改訂されたドキュメントに含まれている改訂履歴をご覧ください。 #### 8.4 サポート・リソース テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。 #### 8.5 Trademarks PowerPAD™ and テキサス・インスツルメンツ E2E™ are trademarks of Texas Instruments. WEBENCH® is a registered trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 # 8.6 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 ### 8.7 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 # 9 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 # Changes from Revision \* (June 2019) to Revision A (April 2024)Page・ ドキュメント全体にわたって表、図、相互参照の採番方法を更新1・ Corrected t<sub>ON2</sub> from 650ns to 1650ns5 # 10 Mechanical, Packaging, and Orderable Information The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. かせ) を送信 Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *LM5163-Q1* # 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されているテキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。テキサス・インスツルメンツがこれらのリソースを提供することは、適用されるテキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated www.ti.com 18-Mar-2024 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | LM5163QDDARQ1 | ACTIVE | SO PowerPAD | DDA | 8 | 2500 | RoHS & Green | NIPDAUAG | Level-2-260C-1 YEAR | -40 to 150 | L5163Q | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF LM5163-Q1: # **PACKAGE OPTION ADDENDUM** www.ti.com 18-Mar-2024 • Catalog : LM5163 NOTE: Qualified Version Definitions: • Catalog - TI's standard catalog product # DDA (R-PDSO-G8) # PowerPAD ™ PLASTIC SMALL-OUTLINE NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5-1994. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - F. This package complies to JEDEC MS-012 variation BA PowerPAD is a trademark of Texas Instruments. # DDA (R-PDSO-G8) # PowerPAD™ PLASTIC SMALL OUTLINE #### THERMAL INFORMATION This PowerPAD package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Exposed Thermal Pad Dimensions 4206322-6/L 05/12 NOTE: A. All linear dimensions are in millimeters # DDA (R-PDSO-G8) # PowerPAD™ PLASTIC SMALL OUTLINE #### NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations. - F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. PowerPAD is a trademark of Texas Instruments. # 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated