I MK00301 JAJSQ22J - SEPTEMBER 2011 - REVISED MAY 2023 # LMK00301 3GHz、10 出力、超低付加ジッタの差動クロック・バッファ/レベ ル・トランスレータ ### 1 特長 - 3:1 入力マルチプレクサ - 2 つの汎用入力は最高 3.1GHz で動作し、 LVPECL, LVDS, CML, SSTL, HSTL, HCSL, > ングルエンド・クロックに対応 - 1 つの水晶振動子入力で、10MHz~40MHz の水 晶振動子またはシングルエンド・クロックに対応 - 2 バンクで、それぞれに 5 つの差動出力 - LVPECL、LVDS、HCSL、Hi-Z (バンクごとに選択 可能) - LMK03806 のクロック・ソースが 156.25MHz のと きの LVPECL 付加ジッタ - 20fs RMS (10kHz~1MHz) - 51fs RMS (12kHz~20MHz) - 周波数範囲: - LVPECL (DC~3100MHz) - LVDS (DC~2100MHz) - HCSL (DC∼800MHz) - LVCMOS (DC~250MHz) - 高 PSRR: 156.25MHz で -65dBc (LVPECL) および -76dBc (LVDS) - 同期イネーブル入力付きの LVCMOS 出力 - 構成をピンで制御可能 - V<sub>CC</sub> コア電源:3.3V ± 5% - 3 つの独立した V<sub>CCO</sub> 出力電源:3.3V または 2.5V ± - 産業用温度範囲:-40℃~+85℃ ### 2 アプリケーション - ADC、DAC、マルチ・ギガビット・イーサネット、XAUI、 ファイバー・チャネル、SATA/SAS、SONET/SDH、 CPRI、高周波数バックプレーンのクロック分配および レベル変換 - スイッチ、ルータ、ライン・カード、タイミング・カード - サーバ、コンピュータ、PCI Express (PCle 3.0、4.0、 5.0, 6.0 - リモート無線ユニットおよびベースバンド・ユニット ### 3 概要 LMK00301 デバイスは 3GHz、10 出力の差動ファンアウ ト・バッファで、高周波数、低ジッタのクロック / データ分配 およびレベル変換を目的としています。入力クロックは2 つの汎用入力、または1つの水晶振動子入力から選択で きます。選択された入力クロックは 2 つのバンクに分配さ れ、それぞれのバンクには 5 つの差動出力と 1 つの LVCMOS 出力があります。差動出力バンクは両方とも、 LVPECL、LVDS、HCSLドライバとして相互に構成する か、ディスエーブルにできます。LVCMOS 出力には同期 イネーブル入力があり、イネーブルまたはディスエーブル 時にラント(微小)パルスなしの動作を実現できます。 LMK00301 は 3.3V のコア電源、および 3 つの独立した 3.3V または 2.5V の出力電源で動作します。 LMK00301 は高性能、多用途、優れた電力効率から、固 定出力のバッファ・デバイスの代替品として理想的で、シス テムのタイミング・マージンを拡大できます。LMK00301 に は、コア電源ドメインと出力電源ドメインの間に電源シーケ ンス要件がない設計スピン LMK00301A があります。 ### パッケージ情報(1) | 部品番号 | パッケージ | パッケージ・サイズ (公称) | |-------------------------|-----------|-----------------| | LMK00301 <sup>(2)</sup> | WQFN (48) | 7.00mm × 7.00mm | - 利用可能なすべてのパッケージについては、このデータシートの 末尾にある注文情報を参照してください。 - LMK00301A は、データシートの末尾にある注文可能な付録とし て利用可能なデザイン・スピンです。 機能ブロック図 ### **Table of Contents** | 1 特長 | 1 | 10.1 Application Information | 25 | |--------------------------------------------------|---|------------------------------------------------|----| | 2 アプリケーション | | 10.2 Typical Application | | | 3 概要 | | 11 Power Supply Recommendations | | | 4 Revision History | | 11.1 Power Supply Sequencing | 33 | | 5 Device Comparison | | 11.2 Current Consumption and Power Dissipation | | | 6 Pin Configuration and Functions | | Calculations | 33 | | 7 Specifications | | 11.3 Power Supply Bypassing | 36 | | 7.1 Absolute Maximum Ratings | | 11.4 Thermal Management | 37 | | 7.2 ESD Ratings | | 12 Layout | | | 7.3 Recommended Operating Conditions | | 12.1 Layout Guidelines | | | 7.4 Thermal Information | | 12.2 Layout Example | 38 | | 7.5 Electrical Characteristics | | 13 Device and Documentation Support | | | 7.6 Typical Characteristics | | 13.1 Documentation Support | 39 | | 8 Parameter Measurement Information | | 13.2ドキュメントの更新通知を受け取る方法 | | | 8.1 Differential Voltage Measurement Terminology | | 13.3 サポート・リソース | 39 | | 9 Detailed Description | | 13.4 Trademarks | | | 9.1 Overview | | 13.5 静電気放電に関する注意事項 | 39 | | 9.2 Functional Block Diagram | | 13.6 用語集 | | | 9.3 Feature Description | | 14 Mechanical, Packaging, and Orderable | | | 9.4 Device Functional Modes | | Information | 30 | | 10 Application and Implementation | | | | | | | | | # **4 Revision History** 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | Changes from Revision I (December 2017) to Revision J (May 2023) | Page | |--------------------------------------------------------------------------------------------------------------------|----------------------| | <ul><li>ドキュメント全体にわたって表、図、相互参照の採番方法を更新</li></ul> | 1 | | <ul><li>「デバイスの機能モード」、「アプリケーション情報」、「代表的なアプリケーション」、「レイ</li></ul> | アウト」の各セクションを追加.1 | | • 「特長」セクションに LVPECL、LVDS、HCSL、LVCMOS の周波数範囲を追加。 | 1 | | • 「アプリケーション」に PCle 5.0 および 6.0 を追加 | 1 | | • 「パッケージ情報」表に LMK00301A を追加。 | 1 | | <ul> <li>Added PCIe 5.0 and PCIe 6.0 additive jitter specifications in Electrical Characters</li> </ul> | istics8 | | · Changed HCSL Maximum Output Frequency Range to 800 MHz Electrical Chara | acteristics8 | | <ul> <li>Added test conditions for HCSL Duty Cycle and ΔV<sub>CROSS</sub> in Electrical Characteristics</li> </ul> | stics8 | | • Updated typical plots for HCSL, LVDS and LVPECL Phase Noise at 100 MHz in | | | Typical Characteristics section. | 15 | | <ul> <li>Added typical plots for HCSL Output Swing (V<sub>OD</sub>) vs Frequency in Typical Chara</li> </ul> | cteristics section15 | | Moved Clock Input and Clock Outputs to Device Functional Modes section | 23 | | Added application use case in Application Information | 25 | | Added PCI Express Application example in <i>Typical Application</i> section | 25 | | <ul> <li>Added Driving the Clock Input and Crystal Interface topics in Design Requirement</li> </ul> | nt section25 | | <ul> <li>Moved Termination and Use of Clock Drivers in Detailed Design Procedure section</li> </ul> | on 28 | | Added HCSL Phase Noise plot in Application Performance Plots section | 32 | | Added layout guidelines in Layout Guidelines section | | | Added PCB layout example for LMK00301 in Layout Example section | 38 | | Changes from Revision H (March 2016) to Revision I (December 2017) | Page | | ・ 以下のセクションに情報を追加および更新:「アプリケーション」、「概要」、「電気的特性 | 」「消費電流」、「電気的特性」 | | 「HCSL 出力」および「電源シーケンス」 | | | • 注文可能な LMK00301A を追加 | 1 | | • | Added Device Comparison Table | 4 | |---|---------------------------------------------------------------------------------------------------------------------|-------------| | • | Added data for Icc and Icco of LMK00301A LVDS Driver in Electrical Characteristics: Current Consumption | on | | | | | | • | Added PCIe 4.0 Additive Jitter Spec in Electrical Characteristics: HCSL Outputs | | | • | Added note about specs for LMK00301 and LMK00301A in footnote (2) of <i>Electrical Characteristics</i> | | | _ | Added Short paragraph about Livikousu tA in Power Supply Sequencing | 33 | | C | | Page | | • | ドキュメントのタイトルに「超低付加ジッタ」を追加 | | | • | 以下のセクションを追加、更新、または名称変更:「仕様」、「詳細説明」、「アプリケーションと実装」、「電源に関する | | | | 奨事項」、「デバイスおよびドキュメントのサポート」、「メカニカル、パッケージ、および注文情報」 | | | • | Changed Cin (typ) from 1 pF to 4 pF (based on updated test method) in Electrical Characteristics: Crystal | | | | Interface. | | | • | Added "Additive RMS Jitter, Integration Bandwidth 10 kHz to 20 MHz" parameter with 100 MHz and 156.2 | 25 | | | MHz Test conditions, Typical values, Max values, and footnotes in Electrical Characteristics: LVPECL | | | _ | Outputs | ŏ | | • | MHz Test conditions, Typical values, Max values, and footnotes in Electrical Characteristics: LVDS | <u> 2</u> 3 | | | Outputs | 8 | | • | Added footnote for V <sub>I SE</sub> parameter in the <i>Electrical Characteristics</i> table | | | • | Added new paragraph at end of <i>Driving the Clock Inputs</i> | | | • | Changed Cin = 4 pF (typ, based on updated test method) in Crystal Interface | | | • | Added POWER SUPPLY SEQUENCING | 33 | | C | hanges from Revision F (February 2013) to Revision G (May 2013) | Page | | • | 2番目および3番目の箇条書き項目にアプリケーションを追加し、最初の箇条書き項目から高速インターフェイス | | | | リアル・インターフェイスを削除して「目的アプリケーション」を変更。 | | | • | Changed V <sub>CM</sub> text to condition for V <sub>IH</sub> to V <sub>CM</sub> parameters | | | • | Deleted V <sub>IH</sub> min value from Electrical Characteristics Table | | | • | Deleted V <sub>IL</sub> max value from Electrical Characteristics table | | | • | Added V <sub>I_SE</sub> parameter and spec limits with corresponding table note to Electrical Characteristics Table | 8 | | • | Changed third paragraph in <i>Driving the Clock Inputs</i> section to include CLKin* and LVCMOS text. Revise | | | | better correspond with information in Electrical Characteristics Table | 25 | | • | Changed bypass cap text to signal attenuation text of the fourth paragraph in <i>Driving the Clock Inputs</i> | O.F. | | | sectionChanged Single-Ended LVCMOS Input, DC Coupling with Common Mode Biasing image with | 25 | | • | | 25 | | | Added text to second paragraph of <i>Termination for AC Coupled Differential Operation</i> to explain graphic | 25 | | | update to Differential LVDS Operation with AC Coupling to Receivers | 30 | | • | Changed graphic for <i>Differential LVDS Operation, AC Coupling, No Biasing by the Receiver</i> and | | | | updated caption | 30 | | | | | ### **5 Device Comparison** 表 5-1. Device Comparison | ORDER NUMBER | REQUIRES POWER SEQUENCING | | | | | |--------------|---------------------------|--|--|--|--| | LMK00301 | Yes <sup>(1)</sup> | | | | | | LMK00301A | No <sup>(2)</sup> | | | | | - (1) Requires power supply sequencing where all of the core and output supplies ramp at the same time or must be tied together. - 2) Does not have power supply sequencing requirements between the core and output supply domains. ### 6 Pin Configuration and Functions 図 6-1. RHS Package 48-Pin WQFN Top View # 表 6-1. Pin Functions<sup>(3)</sup> | PIN | 表 6-1. PIN FUNCTIONS(**) | | | | | | |-----------------|---------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | NAME NO. | | | DESCRIPTION | | | | | CLKin_SEL0 | 19 | | | | | | | CLKin_SEL1 | 22 | - 1 | Clock input selection pins (2) | | | | | CLKin0 | 20 | | | | | | | CLKin0* | 21 | I | Universal clock input 0 (differential or single-ended) | | | | | CLKin1 | 40 | | | | | | | CLKin1* | 40 | I | Universal clock input 1 (differential or single-ended) | | | | | CLKoutA_TYPE0 | 14 | | | | | | | CLKoutA TYPE1 | 47 | l | Bank A output buffer type selection pins (2) | | | | | CLKoutB TYPE0 | 23 | _ | | | | | | CLKoutB_TYPE1 | 39 | I | Bank B output buffer type selection pins (2) | | | | | CLKoutA0 | 1 | _ | | | | | | CLKoutA0* | 2 | 0 | Differential clock output A0. Output type set by CLKoutA_TYPE pins. | | | | | CLKoutA1 | 3 | _ | | | | | | CLKoutA1* | 4 | 0 | Differential clock output A1. Output type set by CLKoutA_TYPE pins. | | | | | CLKoutA2 | 6 | _ | | | | | | CLKoutA2* | 7 | 0 | Differential clock output A2. Output type set by CLKoutA_TYPE pins. | | | | | CLKoutA3 | 9 | | D.W. 11 1 1 1 1 1 1 1 1 1 | | | | | CLKoutA3* | 10 | 0 | Differential clock output A3. Output type set by CLKoutA_TYPE pins. | | | | | CLKoutA4 | 11 | 0 | Differential alask systems AA Outsut toward at the Cl Kant A TVDE wine | | | | | CLKoutA4* | 12 | 0 | Differential clock output A4. Output type set by CLKoutA_TYPE pins. | | | | | CLKoutB4* | 25 | _ | Differential alask systems DA Outrost towards to Clifford D. TVDE wine | | | | | CLKoutB4 | 26 | 0 | Differential clock output B4. Output type set by CLKoutB_TYPE pins. | | | | | CLKoutB3* | 27 | 0 | Differential clock output D2 Output type cet by Cl KeytD TVDE pine | | | | | CLKoutB3 | 28 | | Differential clock output B3. Output type set by CLKoutB_TYPE pins. | | | | | CLKoutB2* | 30 | 0 | Differential clock output B2. Output type set by CLKoutB_TYPE pins. | | | | | CLKoutB2 | 31 | | Differential clock output bz. Output type set by CEROUTS_117E pins. | | | | | CLKoutB1* | 33 | 0 | Differential clock output B1. Output type set by CLKoutB_TYPE pins. | | | | | CLKoutB1 | 34 | | Differential clock output bit. Output type set by OEROULD_111 E pins. | | | | | CLKoutB0* | 35 | 0 | Differential clock output B0. Output type set by CLKoutB TYPE pins. | | | | | CLKoutB0 | 36 | | Differential clock output by. Output type set by OEROULD_111 E pins. | | | | | DAP | DAP | GND | Die Attach Pad. Connect to the PCB ground plane for heat dissipation. | | | | | GND | 13, 18, 24,<br>37, 43, 48 | GND | Ground | | | | | NC | 38 | _ | Not connected internally. Pin may be floated, grounded, or otherwise tied to any potential within the Supply Voltage range stated in <i>Absolute Maximum Ratings</i> . | | | | | OSCin | 16 | I | Input for crystal. Can also be driven by a XO, TCXO, or other external single-ended clock. | | | | | OSCout | 17 | 0 | Output for crystal. Leave OSCout floating if OSCin is driven by a single-ended clock. | | | | | REFout | 44 | 0 | LVCMOS reference output. Enable output by pulling REFout_EN pin high. | | | | | REFout_EN | 46 | I | REFout enable input. Enable signal is internally synchronized to selected clock input. (2) | | | | | V <sub>CC</sub> | 15, 42 | PWR | Power supply for Core and Input Buffer blocks. The Vcc supply operates from 3.3 V. Bypass with a 0.1 uF low-ESR capacitor placed very close to each Vcc pin. | | | | ### 表 6-1. Pin Functions<sup>(3)</sup> (continued) | PIN | | TYPE | DESCRIPTION | | | |-------------------|----------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NAME | NO. | ITPE | DESCRIPTION | | | | V <sub>CCOA</sub> | 5, 8 | PWR | Power supply for Bank A Output buffers. $V_{CCOA}$ can operate from 3.3 V or 2.5 V. The $V_{CCOA}$ pins are internally tied together. Bypass with a 0.1 uF low-ESR capacitor placed very close to each Vcco pin. $^{(1)}$ | | | | V <sub>CCOB</sub> | 29, 32 | PWR | Power supply for Bank B Output buffers. $V_{CCOB}$ can operate from 3.3 V or 2.5 V. The $V_{CCOB}$ pins are internally tied together. Bypass with a 0.1 uF low-ESR capacitor placed very close to each Vcco pin. $^{(1)}$ | | | | Vccoc | V <sub>CCOC</sub> 45 | | Power supply for REFout Output buffer. V <sub>CCOC</sub> can operate from 3.3 V or 2.5 V. Bypass with a 0.1 uF low-ESR capacitor placed very close to each Vcco pin. (1) | | | - (1) The output supply voltages or pins ( $V_{CCOA}$ , $V_{CCOB}$ , and $V_{CCOC}$ ) will be called $V_{CCO}$ in general when no distinction is needed, or when the output supply can be inferred from the output bank/type. - (2) CMOS control input with internal pull-down resistor. - (3) Any unused output pin should be left floating with minimum copper length (see note in *Clock Outputs*), or properly terminated if connected to a transmission line, disabled, or set to Hi-Z, if possible. See *Clock Outputs* for output configuration and *Termination and Use of Clock Drivers* for output interface and termination techniques. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated ### 7 Specifications ### 7.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) (2) | | | MIN | MAX | UNIT | |------------------------------------|-------------------------------|------|------------------|------| | V <sub>CC</sub> , V <sub>CCO</sub> | Supply voltages | -0.3 | 3.6 | V | | V <sub>IN</sub> | Input voltage | -0.3 | $(V_{CC} + 0.3)$ | V | | T <sub>STG</sub> | Storage temperature | -65 | +150 | °C | | T <sub>L</sub> | Lead temperature (solder 4 s) | | +260 | °C | | TJ | Junction temperature | | +150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### 7.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------| | | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Machine model (MM) | ±150 | V | | | | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±750 | | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible with the necessary precautions. Pins listed as ±2000 V may actually have higher performance. ### 7.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | PARAMETER | MIN | TYP | MAX | UNIT | |------------------|-------------------------------------|----------------------|-----|----------------------|------| | T <sub>A</sub> | Ambient Temperature Range | -40 | 25 | 85 | °C | | TJ | Junction Temperature | | | 125 | °C | | V <sub>CC</sub> | Core Supply Voltage Range | 3.15 | 3.3 | 3.45 | V | | V <sub>CCO</sub> | Output Supply Voltage Range (1) (2) | 3.3 – 5%<br>2.5 – 5% | | 3.3 + 5%<br>2.5 + 5% | l \/ | <sup>(1)</sup> The output supply voltages or pins (V<sub>CCOA</sub>, V<sub>CCOB</sub>, and V<sub>CCOC</sub>) will be called V<sub>CCO</sub> in general when no distinction is needed, or when the output supply can be inferred from the output bank/type #### 7.4 Thermal Information | | THERMAL METRIC <sup>(1)</sup> (2) | | | THERMAL METRIC <sup>(1) (2)</sup> RHS0048A (WQFN) | | UNIT | |-----------------------------|-------------------------------------------|---------|------|---------------------------------------------------|--|------| | | | 48 PINS | | | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 28.5 | °C/W | | | | | R <sub>θJC(top) (DAP)</sub> | Junction-to-case (top) thermal resistance | 7.2 | C/VV | | | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback 7 <sup>(2)</sup> If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 250-V CDM is possible with the necessary precautions. Pins listed as ±750 V may actually have higher performance. <sup>(2)</sup> Vcco for any output bank should be less than or equal to Vcc (Vcco ≤ Vcc). <sup>(2)</sup> Specification assumes 16 thermal vias connect the die attach pad to the embedded copper plane on the 4-layer JEDEC board. These vias play a key role in improving the thermal performance of the package. It is recommended that the maximum number of vias be used in the board layout. #### 7.5 Electrical Characteristics Unless otherwise specified: Vcc = $3.3 \text{ V} \pm 5\%$ , Vcco = $3.3 \text{ V} \pm 5\%$ , $2.5 \text{ V} \pm 5\%$ , $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le 85^{\circ}\text{C}$ , CLKin driven differentially, input slew rate $\ge 3 \text{ V/ns}$ . Typical values represent most likely parametric norms at Vcc = 3.3 V, Vcco = 3.3 V, $\text{T}_{\text{A}} = 25^{\circ}\text{C}$ , and at the Recommended Operation Conditions at the time of product characterization and are not ensured. (1) | | PARAMETER | TEST CONDI | TIONS | MIN | TYP | MAX | UNIT | |-----------------------|---------------------------------------------------------------|--------------------------------------------------------------------------|-------------------|-----|------|-------|------| | CURRENT C | ONSUMPTION (2) | | | | | | | | | Core Supply Current, All | CLKinX selected | | | 8.5 | 10.5 | mA | | I <sub>CC_CORE</sub> | Outputs Disabled | OSCin selected | | | 10 | 13.5 | mA | | I <sub>CC_PECL</sub> | Additive Core Supply<br>Current, Per LVPECL<br>Bank Enabled | | | 20 | 27 | mA | | | | Additive Core Supply | LMK00301 | | | 26 | 32.5 | | | I <sub>CC_LVDS</sub> | Current, Per LVDS Bank<br>Enabled | LMK00301A | | | 31 | 38 | mA | | I <sub>CC_HCSL</sub> | Additive Core Supply<br>Current, Per HCSL Bank<br>Enabled | | | | 35 | 42 | mA | | I <sub>CC_CMOS</sub> | Additive Core Supply<br>Current, LVCMOS<br>Output Enabled | | | | 3.5 | 5.5 | mA | | I <sub>CCO_PECL</sub> | Additive Output Supply<br>Current, Per LVPECL<br>Bank Enabled | Includes Output Bank Bias and $R_T$ = 50 $\Omega$ to Vcco - 2V on all ou | | 165 | 197 | mA | | | | Additive Output Supply | LMK00301 | | 34 | 44.5 | | | | I <sub>CCO_LVDS</sub> | Current, Per LVDS Bank<br>Enabled | LMK00301A | | | 24 | 33.5 | mA | | | Additive Output Supply | Includes Output Bank Bias and | Vcco = 3.3 V ± 5% | | | | | | I <sub>CCO_HCSL</sub> | Current, Per HCSL Bank<br>Enabled | Load Currents, $R_T = 50 \ \Omega$ on all outputs in bank | Vcco = 2.5 V ± 5% | | 87 | 104 m | mA | | | Additive Output Supply | | Vcco = 3.3 V ± 5% | | 9 | 10 | mA | | I <sub>CCO_CMOS</sub> | Current, LVCMOS<br>Output Enabled | 200 MHz, C <sub>L</sub> = 5 pF | Vcco = 2.5 V ± 5% | | 7 | 8 | mA | | POWER SUF | PPLY RIPPLE REJECTION | (PSRR) | 1 | | | ' | | | | Ripple-Induced | | 156.25 MHz | | -65 | | dBc | | PSRR <sub>PECL</sub> | Phase Spur Level <sup>(3)</sup> Differential LVPECL Output | | 312.5 MHz | | -63 | | | | | Ripple-Induced | 100 kHz, 100 mVpp Ripple<br>Injected on Vcco, | 156.25 MHz | | -76 | | dBc | | PSRR <sub>HCSL</sub> | Phase Spur Level <sup>(3)</sup> Differential HCSL Output | Vcco = 2.5 V | 312.5 MHz | | -74 | | | | | Ripple-Induced | | 156.25 MHz | | -72 | | dBc | | PSRR <sub>LVDS</sub> | Phase Spur Level <sup>(3)</sup> Differential LVDS Output | | 312.5 MHz | | -63 | | | | CMOS CONT | TROL INPUTS (CLKin_SEL | n, CLKoutX_TYPEn, REFout_E | N) | | | ' | | | V <sub>IH</sub> | High-Level Input Voltage | | | 1.6 | | Vcc | V | | V <sub>IL</sub> | Low-Level Input Voltage | | | GND | | 0.4 | V | | I <sub>IH</sub> | High-Level Input Current | V <sub>IH</sub> = Vcc, Internal pull-down res | sistor | | | 50 | μA | | I <sub>IL</sub> | Low-Level Input Current | V <sub>IL</sub> = 0 V, Internal pull-down res | istor | -5 | 0.1 | | μA | Unless otherwise specified: Vcc = $3.3 \text{ V} \pm 5\%$ , Vcco = $3.3 \text{ V} \pm 5\%$ , $2.5 \text{ V} \pm 5\%$ , $-40^{\circ}\text{C} \le \text{T}_{A} \le 85^{\circ}\text{C}$ , CLKin driven differentially, input slew rate $\ge 3 \text{ V/ns}$ . Typical values represent most likely parametric norms at Vcc = 3.3 V, Vcco = 3.3 V, $\text{T}_{A} = 25^{\circ}\text{C}$ , and at the Recommended Operation Conditions at the time of product characterization and are not ensured. (1) | | PARAMETER | TEST CON | NDITIONS | MIN | TYP | MAX | UNIT | |--------------------|----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|------|-----|-----------|------| | CLOCK INF | PUTS (CLKin0/CLKin0*, CLK | (in1/CLKin1*) | | | | | | | $f_{CLKin}$ | Input Frequency<br>Range <sup>(10)</sup> | Functional up to 3.1 GHz Output frequency range and timing specified per output type (refer to LVPECL, LVDS, HCSL, LVCMOS output specifications) | | DC | | 3.1 | GHz | | $V_{IHD}$ | Differential Input High<br>Voltage | | | | | Vcc | V | | $V_{ILD}$ | Differential Input Low<br>Voltage | CLKin driven differentially | | GND | | | V | | V <sub>ID</sub> | Differential Input Voltage Swing <sup>(4)</sup> | | 0.15 | | 1.3 | V | | | | D | V <sub>ID</sub> = 150 mV | | 0.25 | | Vcc - 1.2 | | | $V_{CMD}$ | Differential Input Common Mode Voltage | V <sub>ID</sub> = 350 mV | | 0.25 | | Vcc - 1.1 | V | | | Common Mode Vollage | V <sub>ID</sub> = 800 mV | | 0.25 | | Vcc - 0.9 | | | V <sub>IH</sub> | Single-Ended Input High Voltage | CLKinX driven single-ended (AC or DC coupled), -CLKinX* AC coupled to GND or externally biased within -V <sub>CM</sub> range | | | | Vcc | V | | V <sub>IL</sub> | Single-Ended Input Low Voltage | | | GND | | | V | | $V_{I\_SE}$ | Single-Ended Input<br>Voltage Swing <sup>(15)</sup> (17) | | | 0.3 | | 2 | Vpp | | V <sub>CM</sub> | Single-Ended Input<br>Common Mode Voltage | | | 0.25 | | Vcc - 1.2 | V | | | | | f <sub>CLKin0</sub> = 100 MHz | | -84 | | | | ISO <sub>MUX</sub> | Mux Isolation, CLKin0 to | f <sub>OFFSET</sub> > 50 kHz, | f <sub>CLKin0</sub> = 200 MHz | | -82 | | dBc | | ISO <sub>MUX</sub> | CLKin1 | P <sub>CLKinX</sub> = 0 dBm | f <sub>CLKin0</sub> = 500 MHz | | -71 | | ubc | | | | f <sub>CLKin0</sub> = 1000 MHz | | | -65 | | | | CRYSTAL I | NTERFACE (OSCin, OSCou | t) | | | | | | | F <sub>CLK</sub> | External Clock<br>Frequency Range <sup>(10)</sup> | OSCin driven single-ended, OSCout floating | | | | 250 | MHz | | F <sub>XTAL</sub> | Crystal Frequency<br>Range | Fundamental mode crystal ESR $\leq$ 200 $\Omega$ (10 to 30 MHz) ESR $\leq$ 125 $\Omega$ (30 to 40 MHz) <sup>(5)</sup> | | 10 | | 40 | MHz | | C <sub>IN</sub> | OSCin Input<br>Capacitance | | | | 4 | | pF | | | | 1 | | | | | | Unless otherwise specified: Vcc = $3.3 \text{ V} \pm 5\%$ , Vcco = $3.3 \text{ V} \pm 5\%$ , $2.5 \text{ V} \pm 5\%$ , $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le 85^{\circ}\text{C}$ , CLKin driven differentially, input slew rate $\ge 3 \text{ V/ns}$ . Typical values represent most likely parametric norms at Vcc = 3.3 V, Vcco = 3.3 V, $\text{T}_{\text{A}} = 25^{\circ}\text{C}$ , and at the Recommended Operation Conditions at the time of product characterization and are not ensured. (1) | | PARAMETER | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | |-----------------------------|--------------------------------------------------------------------------------|---------------------------------------------------------------------------|------------------------------------------------------------------------------|---------------|----------------|------------|--------| | LVPECL OUT | TPUTS (CLKoutAn/CLKout | An*, CLKoutBn/CLKoutBn*) | | | | | | | f | Maximum Output<br>Frequency Full V <sub>OD</sub> | V <sub>OD</sub> ≥ 600 mV, | Vcco = 3.3 V ± 5%,<br>R <sub>T</sub> = 160 Ω to GND | 1.0 | 1.2 | | GHz | | <sup>†</sup> CLKout_FS | Swing <sup>(10)</sup> (11) | $R_L = 100 \Omega$ differential | Vcco = $2.5 \text{ V} \pm 5\%$ ,<br>R <sub>T</sub> = $91 \Omega$ to GND | 0.75 | 1.0 | | GHZ | | face | Maximum Output Frequency Reduced V <sub>OD</sub> | V <sub>OD</sub> ≥ 400 mV, | Vcco = $3.3 \text{ V} \pm 5\%$ ,<br>R <sub>T</sub> = $160 \Omega$ to GND | 1.5 | 3.1 | | GHz | | <sup>†</sup> CLKout_RS | Swing <sup>(10)</sup> (11) | $R_L$ = 100 Ω differential | Vcco = 2.5 V ± 5%,<br>$R_T$ = 91 Ω to GND | 1.5 | 2.3 | | GHZ | | | Additive RMS Jitter,<br>Integration Bandwidth | Vcco = $2.5 \text{ V} \pm 5\%$ :<br>R <sub>T</sub> = $91 \Omega$ to GND, | CLKin: 100 MHz,<br>Slew rate ≥ 3 V/ns | | 77 | 98 | _ | | Jitter <sub>ADD</sub> | 10 kHz to 20 MHz <sup>(15)</sup> (6) (16) | Vcco = 3.3 V ± 5%:<br>$R_T$ = 160 Ω to GND,<br>$R_L$ = 100 Ω differential | CLKin: 156.25 MHz,<br>Slew rate ≥ 3 V/ns | | 54 | 78 | fs | | Jitter <sub>ADD</sub> | Additive RMS Jitter<br>Integration Bandwidth<br>1 MHz to 20 MHz <sup>(6)</sup> | Vcco = 3.3 V,<br>$R_T$ = 160 Ω to GND,<br>$R_L$ = 100 Ω differential | CLKin: 100 MHz,<br>Slew rate ≥ 3 V/ns | | 59 | | | | | | | CLKin: 156.25 MHz,<br>Slew rate ≥ 2.7 V/ns | | 64 | | fs | | | | | CLKin: 625 MHz,<br>Slew rate ≥ 3 V/ns | | 30 | | | | Jitter <sub>ADD</sub> LVPEC | | Vcco = 3.3 V,<br>$R_T$ = 160 Ω to GND,<br>$R_L$ = 100 Ω differential | CLKin: 156.25 MHz,<br>J <sub>SOURCE</sub> = 190 fs RMS<br>(10 kHz to 1 MHz) | | 20 | | fs | | | from LMK03806 <sup>(6)</sup> (7) | | CLKin: 156.25 MHz,<br>J <sub>SOURCE</sub> = 195 fs RMS<br>(12 kHz to 20 MHz) | | 51 | | 15 | | | | | CLKin: 100 MHz,<br>Slew rate ≥ 3 V/ns | | -162.5 | | | | Noise Floor | Noise Floor<br>f <sub>OFFSET</sub> ≥ 10 MHz <sup>(8) (9)</sup> | Vcco = 3.3 V,<br>$R_T$ = 160 Ω to GND,<br>$R_L$ = 100 Ω differential | CLKin: 156.25 MHz,<br>Slew rate ≥ 2.7 V/ns | | -158.1 | | dBc/Hz | | | | RL = 100 12 dillerential | CLKin: 625 MHz,<br>Slew rate ≥ 3 V/ns | | -154.4 | | | | DUTY | Duty Cycle <sup>(10)</sup> | 50% input clock duty cycle | • | 45% | | 55% | | | V <sub>OH</sub> | Output High Voltage | T 0500 BOM | | Vcco -<br>1.2 | Vcco -<br>0.9 | Vcco - 0.7 | V | | V <sub>OL</sub> | Output Low Voltage | $T_A$ = 25°C, DC Measurement,<br>$R_T$ = 50 $\Omega$ to Vcco - 2 V | | Vcco -<br>2.0 | Vcco -<br>1.75 | Vcco - 1.5 | V | | V <sub>OD</sub> | Output Voltage Swing <sup>(4)</sup> | | | 600 | 830 | 1000 | mV | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated Unless otherwise specified: Vcc = $3.3 \text{ V} \pm 5\%$ , Vcco = $3.3 \text{ V} \pm 5\%$ , $2.5 \text{ V} \pm 5\%$ , $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le 85^{\circ}\text{C}$ , CLKin driven differentially, input slew rate $\ge 3 \text{ V/ns}$ . Typical values represent most likely parametric norms at Vcc = 3.3 V, Vcco = 3.3 V, $\text{T}_{\text{A}} = 25^{\circ}\text{C}$ , and at the Recommended Operation Conditions at the time of product characterization and are not ensured. (1) | | PARAMETER | TEST CON | DITIONS | MIN | TYP | MAX | UNIT | |------------------------------------|--------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|--------------------------------------------|-------|--------|-------|--------| | t <sub>R</sub> | Output Rise Time<br>20% to 80% <sup>(15)</sup> | $R_T$ = 160 $\Omega$ to GND, Uniform in. with 50- $\Omega$ characteristic im | | | 175 | 300 | ps | | t <sub>F</sub> | Output Fall Time<br>80% to 20% <sup>(15)</sup> | $R_L$ = 100 Ω differential, $C_L \le 5$ pF | | | 175 | 300 | ps | | LVDS OUTPU | UTS (CLKoutAn/CLKoutA | n*, CLKoutBn/CLKoutBn*) | | | | | | | f <sub>CLKout_FS</sub> | Maximum Output Frequency Full V <sub>OD</sub> Swing <sup>(10)</sup> (11) | $V_{OD} \ge 250$ mV,<br>$R_L = 100 \Omega$ differential | | 1.0 | 1.6 | | GHz | | f <sub>CLKout_RS</sub> | Maximum Output<br>Frequency<br>Reduced V <sub>OD</sub> Swing <sup>(10)</sup> | V <sub>OD</sub> ≥ 200 mV,<br>R <sub>L</sub> = 100 Ω differential | | | 2.1 | | GHz | | littor | Additive RMS Jitter,<br>Integration Bandwidth | D = 100 O differential | CLKin: 100 MHz,<br>Slew rate ≥ 3 V/ns | | 94 | 115 | fo | | Jitter <sub>ADD</sub> | 10 kHz to 20 MHz <sup>(15)</sup> (6) (16) | $R_L = 100 \Omega \text{ differential}$ | CLKin: 156.25 MHz,<br>Slew rate ≥ 3 V/ns | | 70 | 90 | fs | | | Additive RMS Jitter<br>Integration Bandwidth<br>1 MHz to 20 MHz <sup>(6)</sup> | | CLKin: 100 MHz,<br>Slew rate ≥ 3 V/ns | | 89 | | fs | | Jitter <sub>ADD</sub> | | Vcco = 3.3 V,<br>R <sub>L</sub> = 100 $\Omega$ differential | CLKin: 156.25 MHz,<br>Slew rate ≥ 2.7 V/ns | | 77 | | | | | | | CLKin: 625 MHz,<br>Slew rate ≥ 3 V/ns | | 37 | | | | | Noise Floor<br>f <sub>OFFSET</sub> ≥ 10 MHz <sup>(8)</sup> <sup>(9)</sup> | Vcco = 3.3 V,<br>R <sub>L</sub> = 100 $\Omega$ differential | CLKin: 100 MHz,<br>Slew rate ≥ 3 V/ns | | -159.5 | | | | Noise Floor | | | CLKin: 156.25 MHz,<br>Slew rate ≥ 2.7 V/ns | | -157.0 | | dBc/Hz | | | | | CLKin: 625 MHz,<br>Slew rate ≥ 3 V/ns | | -152.7 | | | | DUTY | Duty Cycle <sup>(10)</sup> | 50% input clock duty cycle | | 45% | , | 55% | | | V <sub>OD</sub> | Output Voltage Swing <sup>(4)</sup> | | | 250 | 400 | 450 | mV | | $\Delta V_{OD}$ | Change in Magnitude of V <sub>OD</sub> for Complementary Output States | T <sub>A</sub> = 25°C, DC Measurement | , | -50 | | 50 | mV | | V <sub>OS</sub> | Output Offset Voltage | $R_L$ = 100 Ω differential | | 1.125 | 1.25 | 1.375 | V | | ΔV <sub>OS</sub> | Change in Magnitude of V <sub>OS</sub> for Complementary Output States | | | -35 | | 35 | mV | | I <sub>SA</sub><br>I <sub>SB</sub> | Output Short Circuit<br>Current Single Ended | T <sub>A</sub> = 25°C,<br>Single ended outputs shorted | to GND | -24 | | 24 | mA | | I <sub>SAB</sub> | Output Short Circuit<br>Current Differential | Complementary outputs tied t | ogether | -12 | | 12 | mA | | t <sub>R</sub> | Output Rise Time<br>20% to 80% <sup>(15)</sup> | Uniform transmission line up | to 10 inches with 50-Ω | | 175 | 300 | ps | | t <sub>F</sub> | Output Fall Time<br>80% to 20% <sup>(15)</sup> | - characteristic impedance,<br>R <sub>L</sub> = 100 Ω differential, C <sub>L</sub> ≤ 5 | 5 pF | | 175 | 300 | ps | Unless otherwise specified: Vcc = $3.3 \text{ V} \pm 5\%$ , Vcco = $3.3 \text{ V} \pm 5\%$ , $2.5 \text{ V} \pm 5\%$ , $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le 85^{\circ}\text{C}$ , CLKin driven differentially, input slew rate $\ge 3 \text{ V/ns}$ . Typical values represent most likely parametric norms at Vcc = 3.3 V, Vcco = 3.3 V, $\text{T}_{\text{A}} = 25^{\circ}\text{C}$ , and at the Recommended Operation Conditions at the time of product characterization and are not ensured. (1) | | PARAMETER | TEST COND | ITIONS | MIN | TYP | MAX | UNIT | |----------------------------|--------------------------------------------------------------------------------|------------------------------------------------------------------------|--------------------------------------------|------|--------|-------|---------| | HCSL OUTPL | JTS (CLKoutAn/CLKoutA | n*, CLKoutBn/CLKoutBn*) | | | | | | | f <sub>CLKout</sub> | Output Frequency<br>Range <sup>(10)</sup> | $R_L = 50 \Omega$ to GND, $C_L \le 5 pF$ | $R_L$ = 50 Ω to GND, $C_L \le 5$ pF | | | 800 | MHz | | | Additive RMS Phase<br>Jitter for PCIe 6.0 <sup>4</sup> | PLL BW: 0.5 - 1 MHz; CDR = 10 MHz | CLKin: 100 MHz,<br>Slew rate ≥ 2 V/ns | | 0.02 | 0.025 | | | | Additive RMS Phase<br>Jitter for PCIe 5.0 <sup>4</sup> | | PCle5.0 filter | | 0.03 | 0.035 | | | Jitter <sub>ADD_PCle</sub> | Additive RMS Phase<br>Jitter for PCIe 3.0 <sup>(10)</sup> | PCIe Gen 3,<br>PLL BW = 2–5 MHz,<br>CDR = 10 MHz | CLKin: 100 MHz,<br>Slew rate ≥ 0.6 V/ns | | 0.03 | 0.15 | ps | | | Additive RMS Phase<br>Jitter for PCIe 4.0 <sup>(4)</sup> | PCIe Gen 4,<br>PLL BW = 2–5 MHz,<br>CDR = 10 MHz | CLKin: 100 MHz,<br>Slew rate ≥ 1.8 V/ns | | 0.03 | 0.05 | | | Jitter <sub>ADD</sub> | Additive RMS Jitter<br>Integration Bandwidth<br>1 MHz to 20 MHz <sup>(6)</sup> | Vcco = 3.3 V,<br>$R_T = 50 \Omega$ to GND | CLKin: 100 MHz,<br>Slew rate ≥ 3 V/ns | | 77 | | fs | | | | | CLKin: 156.25 MHz,<br>Slew rate ≥ 2.7 V/ns | | 86 | | 15 | | Noise Floor | Noise Floor<br>f <sub>OFFSET</sub> ≥ 10 MHz <sup>(8)</sup> (9) | Vcco = 3.3 V,<br>$R_T$ = 50 Ω to GND | CLKin: 100 MHz,<br>Slew rate ≥ 3 V/ns | | -161.3 | | dBc/Hz | | Noise Floor | | | CLKin: 156.25 MHz,<br>Slew rate ≥ 2.7 V/ns | | -156.3 | | UDC/FIZ | | DUTY | Duty Cycle <sup>(10)</sup> | 50% input clock duty cycle | CLKin ≤ 400 MHz | 45% | | 55% | | | V <sub>OH</sub> | Output High Voltage | T = 25°C DC Massaurant | | 520 | 810 | 920 | mV | | V <sub>OL</sub> | Output Low Voltage | T <sub>A</sub> = 25°C, DC Measurement, | | -150 | 0.5 | 150 | mV | | V <sub>CROSS</sub> | Absolute Crossing<br>Voltage<br>(10) (12) | $R_L = 50 \Omega$ to GND, $C_L \le 5 pF$ | CLKin ≤ 400 MHz | 160 | 350 | 460 | mV | | ΔV <sub>CROSS</sub> | Total Variation of V <sub>CROSS</sub> (10) (12) | | | | | 140 | mV | | t <sub>R</sub> | Output Rise Time 20% to 80% <sup>(15)</sup> (12) | 250 MHz, Uniform transmission line up to 10 inches with | | | 300 | 500 | ps | | t <sub>F</sub> | Output Fall Time<br>80% to 20% <sup>(15)</sup> (12) | -50-Ω characteristic impedance,<br>$R_L$ = 50 Ω to GND, $C_L \le 5$ pF | | | 300 | 500 | ps | Unless otherwise specified: Vcc = $3.3 \text{ V} \pm 5\%$ , Vcco = $3.3 \text{ V} \pm 5\%$ , $2.5 \text{ V} \pm 5\%$ , $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le 85^{\circ}\text{C}$ , CLKin driven differentially, input slew rate $\ge 3 \text{ V/ns}$ . Typical values represent most likely parametric norms at Vcc = 3.3 V, Vcco = 3.3 V, $\text{T}_{\text{A}} = 25^{\circ}\text{C}$ , and at the Recommended Operation Conditions at the time of product characterization and are not ensured. (1) | | PARAMETER | TEST COI | NDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|--------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|---------------|--------|-----|--------| | LVCMOS OU | ITPUT (REFout) | | | | | | | | f <sub>CLKout</sub> | Output Frequency<br>Range <sup>(10)</sup> | C <sub>L</sub> ≤ 5 pF | | DC | | 250 | MHz | | Jitter <sub>ADD</sub> | Additive RMS Jitter<br>Integration Bandwidth<br>1 MHz to 20 MHz <sup>(6)</sup> | Vcco = 3.3 V, C <sub>L</sub> ≤ 5 pF | 100 MHz, Input Slew rate ≥ 3 V/ns | | 95 | | fs | | Noise Floor | Noise Floor<br>f <sub>OFFSET</sub> ≥ 10 MHz <sup>(8)</sup> (9) | Vcco = 3.3 V, C <sub>L</sub> ≤ 5 pF | 100 MHz, Input Slew rate ≥ 3 V/ns | | -159.3 | | dBc/Hz | | DUTY | Duty Cycle <sup>(10)</sup> | 50% input clock duty cycle | 50% input clock duty cycle | | | 55% | | | V <sub>OH</sub> | Output High Voltage | 1 mA load | | Vcco -<br>0.1 | | | V | | V <sub>OL</sub> | Output Low Voltage | | | | | 0.1 | V | | 1 | Output High Current | | Vcco = 3.3 V | | 28 | | m Λ | | ІОН | (Source) | Vo = Vcco / 2 | Vcco = 2.5 V | | 20 | | - mA | | | Output Low Current | V0 = VCC0 / 2 | Vcco = 3.3 V | | 28 | | mA | | l <sub>OL</sub> | (Sink) | | Vcco = 2.5 V | | 20 | | MA | | t <sub>R</sub> | Output Rise Time 20% to 80% <sup>(15)</sup> (12) | 250 MHz, Uniform transmission line up to 10 inches with 50-Ω characteristic impedance, R <sub>L</sub> = 50 $\Omega$ to GND, C <sub>L</sub> ≤ 5 pF | | | 225 | 400 | ps | | t <sub>F</sub> | Output Fall Time<br>80% to 20% <sup>(15)</sup> (12) | | | | 225 | 400 | ps | | t <sub>EN</sub> | Output Enable Time <sup>(13)</sup> | C < 5 nE | C <sub>L</sub> ≤ 5 pF | | | 3 | cycles | | t <sub>DIS</sub> | Output Disable Time <sup>(13)</sup> | _ or ¬ 2 hL | | | | 3 | cycles | | | | | | | | | | Unless otherwise specified: $Vcc = 3.3 \text{ V} \pm 5\%$ , $Vcco = 3.3 \text{ V} \pm 5\%$ , $2.5 \text{ V} \pm 5\%$ , $-40^{\circ}\text{C} \leq \text{T}_{A} \leq 85^{\circ}\text{C}$ , CLKin driven differentially, input slew rate $\geq 3 \text{ V/ns}$ . Typical values represent most likely parametric norms at Vcc = 3.3 V, Vcco = 3.3 V, Vcco = 3.3 V, Vcco = 3.3 V, Vcco = 3.3 V, and at the Recommended Operation Conditions at the time of product characterization and are not ensured. | | PARAMETER | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | | | | |----------------------|----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------|------|------|------|--|--|--| | PROPAGAT | PROPAGATION DELAY and OUTPUT SKEW | | | | | | | | | | | t <sub>PD_PECL</sub> | Propagation Delay<br>CLKin-to-LVPECL <sup>(15)</sup> | $R_T$ = 160 $\Omega$ to GND, $R_L$ = 100 $\Omega$ differential, $C_L \le 5$ pF | | 180 | 360 | 540 | ps | | | | | t <sub>PD_LVDS</sub> | Propagation Delay<br>CLKin-to-LVDS <sup>(15)</sup> | R <sub>L</sub> = 100 Ω differential, C <sub>L</sub> ≤ 5 pF | | 200 | 400 | 600 | ps | | | | | t <sub>PD_HCSL</sub> | Propagation Delay<br>CLKin-to-HCSL <sup>(15)</sup> (12) | $R_T$ = 50 Ω to GND, $C_L \le 5$ pF | | 295 | 590 | 885 | ps | | | | | | Propagation Delay | _ | Vcco = 3.3 V | 900 | 1475 | 2300 | | | | | | t <sub>PD_CMOS</sub> | CLKin-to-LVCMOS <sup>(15)</sup> | C <sub>L</sub> ≤ 5 pF | Vcco = 2.5 V | 1000 | 1550 | 2700 | ps | | | | | t <sub>SK(O)</sub> | Output Skew<br>LVPECL/LVDS/HCSL<br>(10) (12) (14) | Skew specified between any two CLKouts with the same buffer type. Load conditions per output type are the same as propagation delay specifications. | | | 30 | 50 | ps | | | | | t <sub>SK(PP)</sub> | Part-to-Part Output Skew<br>LVPECL/LVDS/HCSL<br>(15) (12) (14) | | | | 80 | 120 | ps | | | | - (1) The Electrical Characteristics tables list ensured specifications under the listed Recommended Operating Conditions except as otherwise modified or specified by the Electrical Characteristics Conditions and/or Notes. Typical specifications are estimations only and are not ensured. - (2) See *Power Supply Recommendations* for more information on current consumption and power dissipation calculations. Characteristics for both LMK00301 and LMK00301A are the same unless specified under the test conditions. - (3) Power supply ripple rejection, or PSRR, is defined as the single-sideband phase spur level (in dBc) modulated onto the clock output when a single-tone sinusoidal signal (ripple) is injected onto the Vcco supply. Assuming no amplitude modulation effects and small index modulation, the peak-to-peak deterministic jitter (DJ) can be calculated using the measured single-sideband phase spur level (PSRR) as follows: DJ (ps pk-pk) = [ (2 \* 10<sup>(PSRR / 20)</sup>) / (π \* f<sub>CLK</sub>) ] \* 1E12 - (4) See Differential Voltage Measurement Terminology for definition of V<sub>ID</sub> and V<sub>OD</sub> voltages. - (5) The ESR requirements stated must be met to ensure that the oscillator circuitry has no startup issues. However, lower ESR values for the crystal may be necessary to stay below the maximum power dissipation (drive level) specification of the crystal. Refer to Crystal Interface for crystal drive level considerations. - (6) For the 100 MHz and 156.25 MHz clock input conditions, Additive RMS Jitter (J<sub>ADD</sub>) is calculated using Method #1: J<sub>ADD</sub> = SQRT(J<sub>OUT</sub> <sup>2</sup> J<sub>SOURCE</sub> <sup>2</sup>), where J<sub>OUT</sub> is the total RMS jitter measured at the output driver and J<sub>SOURCE</sub> is the RMS jitter of the clock source applied to CLKin. For the 625 MHz clock input condition, Additive RMS Jitter is approximated using Method #2: J<sub>ADD</sub> = SQRT(2\*10<sup>dBc/10</sup>) / (2\*π\*f<sub>CLK</sub>), where dBc is the phase noise power of the Output Noise Floor integrated from 1 to 20 MHz bandwidth. The phase noise power can be calculated as: dBc = Noise Floor + 10\*log<sub>10</sub>(20 MHz 1 MHz). The additive RMS jitter was approximated for 625 MHz using Method #2 because the RMS jitter of the clock source was not sufficiently low enough to allow practical use of Method #1. Refer to the "Noise Floor vs. CLKin Slew Rate" and "RMS Jitter vs. CLKin Slew Rate" plots in *Typical Characteristics*. - (7) 156.25 MHz LVPECL clock source from LMK03806 with 20 MHz crystal reference (crystal part number: ECS-200-20-30BU-DU). Typical J<sub>SOURCE</sub> = 190 fs RMS (10 kHz to 1 MHz) and 195 fs RMS (12 kHz to 20 MHz). Refer to the LMK03806 data sheet for more information. - (8) The noise floor of the output buffer is measured as the far-out phase noise of the buffer. Typically this offset is ≥ 10 MHz, but for lower frequencies this measurement offset can be as low as 5 MHz due to measurement equipment limitations. - (9) Phase noise floor will degrade as the clock input slew rate is reduced. Compared to a single-ended clock, a differential clock input (LVPECL, LVDS) will be less susceptible to degradation in noise floor at lower slew rates due to its common mode noise rejection. However, it is recommended to use the highest possible input slew rate for differential clocks to achieve optimal noise floor performance at the device outputs. - (10) Specification is ensured by characterization and is not tested in production. - (11) See Typical Characteristics for output operation over frequency. - (12) AC timing parameters for HCSL or CMOS are dependent on output capacitive loading. - (13) Output Enable Time is the number of input clock cycles it takes for the output to be enabled after REFout\_EN is pulled high. Similarly, Output Disable Time is the number of input clock cycles it takes for the output to be disabled after REFout\_EN is pulled low. The REFout\_EN signal should have an edge transition much faster than that of the input clock period for accurate measurement. - (14) Output skew is the propagation delay difference between any two outputs with identical output buffer type and equal loading while operating at the same supply voltage and temperature conditions. - (15) Parameter is specified by design, not tested in production. - (16) 100 MHz and 156.25 MHz input source from Rohde & Schwarz SMA100A Low-Noise Signal Generator and Sine-to-Square-wave Conversion block Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated (17) For clock input frequency ≥ 100 MHz, CLKinX can be driven with single-ended (LVCMOS) input swing up to 3.3 Vpp. For clock input frequency < 100 MHz, the single-ended input swing should be limited to 2 Vpp max to prevent input saturation (refer to *Driving the Clock Inputs* for interfacing 2.5 V/3.3 V LVCMOS clock input < 100 MHz to CLKinX). ### 7.6 Typical Characteristics Unless otherwise specified: $V_{CC}$ = 3.3 V, $V_{CCO}$ = 3.3 V, $T_A$ = 25°C, CLKin driven differentially, input slew rate ≥ 3 V/ns. Consult $\frac{1}{2}$ 7-1 at the end of *Typical Characteristics* for graph notes. 図 7-7. LVDS Output Swing at 1.5 GHz 図 7-8. HCSL Output Swing at 250 MHz 図 7-9. LVCMOS Output Swing at 250 MHz 図 7-10. Noise Floor vs CLKin Slew Rate at 100 MHz 図 7-11. Noise Floor vs CLKin Slew Rate at 156.25 MHz 図 7-12. Noise Floor vs CLKin Slew Rate at 625 MHz 図 7-13. RMS Jitter vs CLKin Slew Rate at 100 MHz See Note 1 in Graph Notes table ■LVPECL ■LVDS ■HCSL -50 -55 -65 -70 -75 -80 -85 -90 (dBc) SPUR LEVEL -60 RIPPLE INDUCED # 図 7-14. RMS Jitter vs CLKin Slew Rate at 156.25 Fclk=156.25 MHz Vcco Ripple=100 mVpr 図 7-16. PSRR vs Ripple Frequency at 156.25 MHz RIPPLE FREQUENCY (MHz) ### 図 7-15. RMS Jitter vs CLKin Slew Rate at 625 MHz 図 7-17. PSRR vs Ripple Frequency at 312.5 MHz 図 7-18. Propagation Delay vs Temperature See Note 1 in Graph Notes table 図 7-21. HCSL Phase Noise at 100 MHz Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated See Note 1 in Graph Notes table #### 図 7-22. LVDS Phase Noise at 100 MHz See Note 1 in Graph Notes table #### 図 7-23. LVPECL Phase Noise at 100 MHz Product Folder Links: LMK00301 ## 表 7-1. Graph Notes | NOTE | | |------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | (1) | The typical RMS jitter values in the plots show the total output RMS jitter $(J_{OUT})$ for each output buffer type and the source clock RMS jitter $(J_{SOURCE})$ . From these values, the Additive RMS Jitter can be calculated as: $J_{ADD} = SQRT(J_{OUT}^2 - J_{SOURCE}^2)$ . | | (2) | 20 MHz crystal characteristics: Abracon ABL series, AT cut, $C_L$ = 18 pF , $C_0$ = 4.4 pF measured (7 pF maximum), ESR = 8.5 $\Omega$ measured (40 $\Omega$ maximum), and Drive Level = 1 mW maximum (100 $\mu$ W typical). | | (3) | 40 MHz crystal characteristics: Abracon ABLS2 series, AT cut, $C_L$ = 18 pF , $C_0$ = 5 pF measured (7 pF maximum), ESR = 5 $\Omega$ measured (40 $\Omega$ maximum), and Drive Level = 1 mW maximum (100 $\mu$ W typical). | Product Folder Links: LMK00301 ### **8 Parameter Measurement Information** ### 8.1 Differential Voltage Measurement Terminology The differential voltage of a differential signal can be described by two different definitions causing confusion when reading data sheets or communicating with other engineers. This section will address the measurement and description of a differential signal so that the reader will be able to understand and discern between the two different definitions when used. The first definition used to describe a differential signal is the absolute value of the voltage potential between the inverting and non-inverting signal. The symbol for this first measurement is typically $V_{ID}$ or $V_{OD}$ depending on if an input or output voltage is being described. The second definition used to describe a differential signal is to measure the potential of the non-inverting signal with respect to the inverting signal. The symbol for this second measurement is $V_{SS}$ and is a calculated parameter. Nowhere in the IC does this signal exist with respect to ground, it only exists in reference to its differential pair. $V_{SS}$ can be measured directly by oscilloscopes with floating references, otherwise this value can be calculated as twice the value of $V_{CD}$ as described in the first description. $\boxtimes$ 8-1 illustrates the two different definitions side-by-side for inputs and $\boxtimes$ 8-2 illustrates the two different definitions side-by-side for outputs. The V<sub>ID</sub> (or V<sub>OD</sub>) definition show the DC levels, V<sub>IH</sub> and V<sub>OL</sub> (or V<sub>OH</sub> and V<sub>OL</sub>), that the non-inverting and inverting signals toggle between with respect to ground. V<sub>SS</sub> input and output definitions show that if the inverting signal is considered the voltage potential reference, the non-inverting signal voltage potential is now increasing and decreasing above and below the non-inverting reference. Thus the peak-to-peak voltage of the differential signal can be measured. $V_{ID}$ and $V_{OD}$ are often defined as volts (V) and $V_{SS}$ is often defined as volts peak-to-peak ( $V_{PP}$ ). **図 8-1. Two Different Definitions for Differential Input Signals** 図 8-2. Two Different Definitions for Differential Output Signals See also AN-912 Common Data Transmission Parameters and their Definitions. ### 9 Detailed Description ### 9.1 Overview The LMK00301 is a 10-output differential clock fanout buffer with low additive jitter that can operate up to 3.1 GHz. It features a 3:1 input multiplexer with an optional crystal oscillator input, two banks of 5 differential outputs with multi-mode buffers (LVPECL, LVDS, HCSL, or Hi-Z), one LVCMOS output, and three independent output buffer supplies. The input selection and output buffer modes are controlled through pin strapping. The device is offered in a 48-pin WQFN package and leverages much of the high-speed, low-noise circuit design employed in the LMK04800 family of clock conditioners. ### 9.2 Functional Block Diagram 図 9-1. Functional Block Diagram ### 9.3 Feature Description ### 9.3.1 V<sub>CC</sub> and V<sub>CCO</sub> Power Supplies The LMK00301 has separate 3.3-V core ( $V_{CC}$ ) and three independent 3.3-V or 2.5-V output power supplies ( $V_{CCOA}$ , $V_{CCOB}$ , $V_{CCOC}$ ) supplies. Output supply operation at 2.5 V enables lower power consumption and output-level compatibility with 2.5-V receiver devices. The output levels for LVPECL ( $V_{OH}$ , $V_{OL}$ ) and LVCMOS ( $V_{OH}$ ) are referenced to its respective $V_{CCO}$ supply, while the output levels for LVDS and HCSL are relatively constant over the specified $V_{CCO}$ range. See *Power Supply Recommendations* for additional supply related considerations, such as power dissipation, power supply bypassing, and power-supply ripple rejection (PSRR). 注 Take care to ensure the $V_{\text{CCO}}$ voltages do not exceed the $V_{\text{CC}}$ voltage to prevent turning-on the internal ESD protection circuitry. #### 9.4 Device Functional Modes #### 9.4.1 Clock Inputs The input clock can be selected from CLKin0/CLKin0\*, CLKin1/CLKin1\*, or OSCin. Clock input selection is controlled using the CLKin\_SEL[1:0] inputs as shown in 表 9-1. See *Driving the Clock Inputs* for clock input requirements. When CLKin0 or CLKin1 is selected, the crystal circuit is powered down. When OSCin is selected, the crystal oscillator circuit starts up and the clock are distributed to all outputs. See *Crystal Interface* for more information. Alternatively, OSCin may be driven by a single-ended clock (up to 250 MHz) instead of a crystal. 表 9-1. Input Selection | CLKin_SEL1 | CLKin_SEL0 | SELECTED INPUT | |------------|------------|-----------------| | 0 | 0 | CLKin0, CLKin0* | | 0 | 1 | CLKin1, CLKin1* | | 1 | X | OSCin | 表 9-2 shows the output logic state versus input state when either CLKin0/CLKin0\* or CLKin1/CLKin1\* is selected. When OSCin is selected, the output state will be an inverted copy of the OSCin input state. 表 9-2. CLKin Input vs Output States | - · · · · · · · · · · · · · · · · · · · | | |--------------------------------------------|-----------------------------| | STATE OF<br>SELECTED CLKin | STATE OF<br>ENABLED OUTPUTS | | CLKinX and CLKinX* inputs floating | Logic low | | CLKinX and CLKinX* inputs shorted together | Logic low | | CLKin logic low | Logic low | | CLKin logic high | Logic high | #### 9.4.2 Clock Outputs The differential output buffer type for Bank A and Bank B outputs can be separately configured using the CLKoutA\_TYPE[1:0] and CLKoutB\_TYPE[1:0] inputs, respectively, as shown in 表 9-3. For applications where all differential outputs are not required, any unused output pin should be left floating with a minimum copper length (see note below) to minimize capacitance and potential coupling and reduce power consumption. If an entire output bank will not be used, TI recommends to disable (Hi-Z) the bank to reduce power. See *Termination and Use of Clock Drivers* for more information on output interface and termination techniques. For best soldering practices, the minimum trace length for any unused output pin should extend to include the pin solder mask. This way during reflow, the solder has the same copper area as connected pins. This allows for good, uniform fillet solder joints helping to keep the IC level during reflow. 表 9-3. Differential Output Buffer Type Selection | CLKoutX_<br>TYPE1 | CLKoutX_<br>TYPE0 | CLKoutX BUFFER TYPE<br>(BANK A OR B) | |-------------------|-------------------|--------------------------------------| | 0 | 0 | LVPECL | | 0 | 1 | LVDS | | 1 | 0 | HCSL | | 1 | 1 | Disabled (Hi-Z) | #### 9.4.2.1 Reference Output The reference output (REFout) provides a LVCMOS copy of the selected input clock. The LVCMOS output high level is referenced to the $V_{CCO}$ voltage. REFout can be enabled or disabled using the enable input pin, REFout EN, as shown in $\pm$ 9-4. 表 9-4. Reference Output Enable | REFout_EN | REFout STATE | |-----------|-----------------| | 0 | Disabled (Hi-Z) | | 1 | Enabled | The REFout\_EN input is internally synchronized with the selected input clock by the SYNC block. This synchronizing function prevents glitches and runt pulses from occurring on the REFout clock when enabled or disabled. REFout is enabled within three cycles (t<sub>EN</sub>) of the input clock after REFout\_EN is toggled high. REFout will be disabled within three cycles (t<sub>DIS</sub>) of the input clock after REFout\_EN is toggled low. When REFout is disabled, the use of a resistive loading can be used to set the output to a predetermined level. For example, if REFout is configured with a $1-k\Omega$ load to ground, then the output will be pulled to low when disabled. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated ### 10 Application and Implementation 注 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 ### 10.1 Application Information A common PCIe application, such as a server card, consists of several building blocks, which all need a reference clock. In the mostly used Common RefClk architecture, the clock is distributed from a single source to both RX and TX. This requires either a clock generator with high output count or a buffer like the LMK00301. The buffer simplifies the clocking tree and provides a cost and space optimized solution. While using a buffer to distribute the clock, consider the additive jitter. The LMK00301 is an ultra-low additive jitter PCIe clock buffer suitable for all current and future PCIe generations. ### 10.2 Typical Application 図 10-1. Example PCI Express Application #### 10.2.1 Design Requirements #### 10.2.1.1 Driving the Clock Inputs The LMK00301 has two universal inputs (CLKin0/CLKin0\* and CLKin1/CLKin1\*) that can accept AC-coupled or DC-coupled, 3.3-V or 2.5-V LVPECL, LVDS, CML, SSTL, and other differential and single-ended signals that meet the input requirements specified in *Electrical Characteristics*. The device can accept a wide range of signals due to its wide input common-mode voltage range ( $V_{CM}$ ) and input voltage swing ( $V_{ID}$ ) / dynamic range. For 50% duty cycle and DC-balanced signals, AC coupling may also be employed to shift the input signal to within the $V_{CM}$ range. Refer to *Termination and Use of Clock Drivers* for signal interfacing and termination techniques. To achieve the best possible phase noise and jitter performance, it is mandatory for the input to have high slew rate of 3 V/ns (differential) or higher. Driving the input with a lower slew rate will degrade the noise floor and jitter. For this reason, TI recommends a differential signal input over a single-ended signal because this signal typically provides higher slew rate and common-mode-rejection. See the *Noise Floor vs CLKin Slew Rate* and *RMS Jitter vs CLKin Slew Rate* plots in *Typical Characteristics* section. While TI recommends to drive the CLKin/CLKin\* pair with a differential signal input, it is possible to drive the pair with a single-ended clock, provided the clock conforms to the Single-Ended Input specifications for CLKin pins listed in the *Electrical Characteristics*. For large single-ended input signals, such as 3.3-V or 2.5-V LVCMOS, place a $50-\Omega$ load resistor near the input for signal attenuation to prevent input overdrive as well as for line termination to minimize reflections. Again, the single-ended input slew rate should be as high as possible to minimize performance degradation. The CLKin input has an internal bias voltage of about 1.4 V, so the input can be AC coupled as shown in $\boxed{2}$ 10-2. The output impedance of the LVCMOS driver plus Rs should be close to 50 $\Omega$ to match the characteristic impedance of the transmission line and load termination. 図 10-2. Single-Ended LVCMOS Input, AC Coupling A single-ended clock may also be DC coupled to CLKinX as shown in $\boxtimes$ 10-3. Place a 50- $\Omega$ load resistor near the CLKinX input for signal attenuation and line termination. Half of the single-ended swing of the driver (V<sub>O,PP</sub> / 2) drives CLKinX, therefore CLKinX\* should be externally biased to the midpoint voltage of the attenuated input swing ((V<sub>O,PP</sub> / 2) × 0.5). The external bias voltage should be within the specified input common-mode voltage (V<sub>CM</sub>) range. This can be achieved using external biasing resistors in the k $\Omega$ range (R<sub>B1</sub> and R<sub>B2</sub>) or another lownoise voltage reference. This will ensure the input swing crosses the threshold voltage at a point where the input slew rate is the highest. If the LVCMOS driver cannot achieve sufficient swing with a DC-terminated, $50-\Omega$ load at the CLKinX input as shown in $\boxtimes$ 10-3, then consider connecting the $50-\Omega$ load termination to ground through a capacitor (C<sub>AC</sub>). This AC termination blocks the DC load current on the driver, so the voltage swing at the input is determined by the voltage divider formed by the source (Ro+Rs) and $50-\Omega$ load resistors. The value for C<sub>AC</sub> depends on the trace delay, Td, of the $50-\Omega$ transmission line; 図 10-3. Single-Ended LVCMOS Input, DC Coupling with Common-Mode Biasing If the crystal oscillator circuit is not used, it is possible to drive the OSCin input with an single-ended external clock as shown in $\boxtimes$ 10-4. The input clock should be AC coupled to the OSCin pin, which has an internally-generated input bias voltage, and the OSCout pin should be left floating. While OSCin provides an alternative input to multiplex an external clock, TI recommends to use either universal input (CLKinX) because the inputs offer higher operating frequency, better common-mode and power supply noise rejection, and greater performance over supply voltage and temperature variations. Product Folder Links: LMK00301 図 10-4. Driving OSCin with a Single-Ended Input ### 10.2.1.2 Crystal Interface The LMK00301 has an integrated crystal oscillator circuit that supports a fundamental mode, AT-cut crystal. 🗵 10-5 shows the crystal interface. 図 10-5. Crystal Interface The load capacitance ( $C_L$ ) is specific to the crystal, but usually on the order of 18 pF to 20 pF. While $C_L$ is specified for the crystal, the OSCin input capacitance ( $C_{IN}$ = 4 pF typical) of the device and PCB stray capacitance ( $C_{STRAY}$ approximately 1 pF to 3 pF) can affect the discrete load capacitor values, $C_1$ and $C_2$ . For the parallel resonant circuit, the discrete capacitor values can be calculated as follows: $$C_{L} = (C_{1} \times C_{2}) / (C_{1} + C_{2}) + C_{IN} + C_{STRAY}$$ (2) Typically, $C_1 = C_2$ for optimum symmetry, so $\pm 2$ can be rewritten in terms of $C_1$ only: $$C_L = C_1^2 / (2 \times C_1) + C_{IN} + C_{STRAY}$$ (3) Finally, solve for C<sub>1</sub>: $$C_1 = (C_L - C_{IN} - C_{STRAY}) \times 2 \tag{4}$$ *Electrical Characteristics* provides crystal interface specifications with conditions that ensure start-up of the crystal, but it does not specify crystal power dissipation. The designer will need to ensure the crystal power dissipation does not exceed the maximum drive level specified by the crystal manufacturer. Overdriving the crystal can cause premature aging, frequency shift, and eventual failure. Drive level should be held at a sufficient level necessary to start-up and maintain steady-state operation. The power dissipated in the crystal, P<sub>XTAL</sub>, can be computed by: $$P_{XTAL} = I_{RMS}^{2} \times R_{ESR} \times (1 + C_0/C_L)^2$$ (5) #### where - I<sub>RMS</sub> is the RMS current through the crystal. - R<sub>ESR</sub> is the maximum equivalent series resistance specified for the crystal - C<sub>L</sub> is the load capacitance specified for the crystal - $C_0$ is the minimum shunt capacitance specified for the crystal I<sub>RMS</sub> can be measured using a current probe (for example, Tektronix CT-6 or equivalent) placed on the leg of the crystal connected to OSCout with the oscillation circuit active. As shown in $\boxtimes$ 10-5, an external resistor, R<sub>LIM</sub>, can be used to limit the crystal drive level, if necessary. If the power dissipated in the selected crystal is higher than the drive level specified for the crystal with R<sub>LIM</sub> shorted, then a larger resistor value is mandatory to avoid overdriving the crystal. However, if the power dissipated in the crystal is less than the drive level with R<sub>LIM</sub> shorted, then a zero value for R<sub>LIM</sub> can be used. As a starting point, a suggested value for R<sub>LIM</sub> is 1.5 k $\Omega$ . #### 10.2.2 Detailed Design Procedure #### 10.2.2.1 Termination and Use of Clock Drivers When terminating clock drivers keep in mind these guidelines for optimum phase noise and jitter performance: - Transmission line theory should be followed for good impedance matching to prevent reflections. - Clock drivers should be presented with the proper loads. - LVDS outputs are current drivers and require a closed current loop. - HCSL drivers are switched current outputs and require a DC path to ground through 50-Ω termination. - LVPECL outputs are open emitter and require a DC path to ground. - Receivers should be presented with a signal biased to their specified DC bias level (common-mode voltage) for proper operation. Some receivers have self-biasing inputs that automatically bias to the proper voltage level; in this case, the signal should normally be AC coupled. It is possible to drive a non-LVPECL or non-LVDS receiver with a LVDS or LVPECL driver as long as the above guidelines are followed. Check the data sheet of the receiver or input being driven to determine the best termination and coupling method to be sure the receiver is biased at the optimum DC voltage (common-mode voltage). #### 10.2.2.1.1 Termination for DC Coupled Differential Operation For DC coupled operation of an LVDS driver, terminate with 100 $\Omega$ as close as possible to the LVDS receiver as shown in $\boxtimes$ 10-6. 図 10-6. Differential LVDS Operation, DC Coupling, No Biasing by the Receiver For DC coupled operation of an HCSL driver, terminate with 50 $\Omega$ to ground near the driver output as shown in $\square$ 10-7. Series resistors, Rs, may be used to limit overshoot due to the fast transient current. Because HCSL Copyright © 2023 Texas Instruments Incorporated drivers require a DC path to ground, AC coupling is not allowed between the output drivers and the 50 $\Omega$ termination resistors. 図 10-7. HCSL Operation, DC Coupling For DC coupled operation of an LVPECL driver, terminate with 50 $\Omega$ to Vcco - 2 V as shown in $\boxtimes$ 10-8. Alternatively terminate with a Thevenin equivalent circuit as shown in $\boxtimes$ 10-9 for Vcco (output driver supply voltage) = 3.3 V and 2.5 V. In the Thevenin equivalent circuit, the resistor dividers set the output termination voltage (V<sub>TT</sub>) to Vcco - 2 V. 図 10-8. Differential LVPECL Operation, DC Coupling 図 10-9. Differential LVPECL Operation, DC Coupling, Thevenin Equivalent #### 10.2.2.1.2 Termination for AC Coupled Differential Operation AC coupling allows for shifting the DC bias level (common-mode voltage) when driving different receiver standards. Since AC coupling prevents the driver from providing a DC bias voltage at the receiver, it is important to ensure the receiver is biased to its ideal DC level. When driving differential receivers with an LVDS driver, the signal may be AC coupled by adding DC blocking capacitors; however the proper DC bias point needs to be established at both the driver side and the receiver side. The recommended termination scheme depends on whether the differential receiver has integrated termination resistors or not. When driving a differential receiver without internal 100 $\Omega$ differential termination, the AC coupling capacitors should be placed between the load termination resistor and the receiver to allow a DC path for proper biasing of the LVDS driver. This is shown in $\boxtimes$ 10-10. The load termination resistor and AC coupling capacitors should be placed as close as possible to the receiver inputs to minimize stub length. The receiver can be biased internally or externally to a reference voltage within the receiver's common mode input range through resistors in the kilo-ohm range. When driving a differential receiver with internal 100 $\Omega$ differential termination, a source termination resistor should be placed before the AC coupling capacitors for proper DC biasing of the driver as shown in $\boxtimes$ 10-11. However, with a 100 $\Omega$ resistor at the source and the load (that is, double terminated), the equivalent resistance seen by the LVDS driver is 50 $\Omega$ which causes the effective signal swing at the input to be reduced by half. If a self-terminated receiver requires input swing greater than 250 mVpp (differential) as well as AC coupling to its inputs, then the LVDS driver with the double-terminated arrangement in $\boxtimes$ 10-11 may not meet the minimum input swing requirement; alternatively, the LVPECL or HCSL output driver format with AC coupling is recommended to meet the minimum input swing required by the self-terminated receiver. When using AC coupling with LVDS outputs, there may be a start-up delay observed in the clock output due to capacitor charging. The examples in 🗵 10-10 and 🗵 10-11 use 0.1-µF capacitors, but this value may be adjusted to meet the start-up requirements for the particular application. LVPECL drivers require a DC path to ground. When AC coupling an LVPECL signal use $160-\Omega$ emitter resistors (or $91~\Omega$ for Vcco = 2.5~V) close to the LVPECL driver to provide a DC path to ground as shown in $\boxtimes$ 10-15. For proper receiver operation, the signal should be biased to the DC bias level (common mode voltage) specified by the receiver. The typical DC bias voltage (common mode voltage) for LVPECL receivers is 2 V. Alternatively, a Thevenin equivalent circuit forms a valid termination as shown in $\boxtimes$ 10-12 for Vcco = 3.3~V and 2.5~V. Note: this Thevenin circuit is different from the DC coupled example in $\boxtimes$ 10-9, since the voltage divider is setting the input common-mode voltage of the receiver. 図 10-12. Differential LVPECL Operation, AC Coupling, Thevenin Equivalent #### 10.2.2.1.3 Termination for Single-Ended Operation A balun can be used with either LVDS or LVPECL drivers to convert the balanced, differential signal into an unbalanced, single-ended signal. It is possible to use an LVPECL driver as one or two separate 800 mV p-p signals. When DC coupling one of the LMK00301 LVPECL driver of a CLKoutX/CLKoutX\* pair, be sure to properly terminate the unused driver. When DC coupling on of the LMK00301 LVPECL drivers, the termination should be 50 $\Omega$ to Vcco - 2 V as shown in $\boxtimes$ 10-13. The Thevenin equivalent circuit is also a valid termination as shown in $\boxtimes$ 10-14 for Vcco = 3.3 V. 図 10-13. Single-Ended LVPECL Operation, DC Coupling 図 10-14. Single-Ended LVPECL Operation, DC Coupling, Thevenin Equivalent When AC coupling an LVPECL driver use a 160 $\Omega$ emitter resistor (or 91 $\Omega$ for Vcco = 2.5 V) to provide a DC path to ground and ensure a 50 $\Omega$ termination with the proper DC bias level for the receiver. The typical DC bias voltage for LVPECL receivers is 2 V. If the companion driver is not used, it should be terminated with either a proper AC or DC termination. This latter example of AC coupling a single-ended LVPECL signal can be used to measure single-ended LVPECL performance using a spectrum analyzer or phase noise analyzer. When using most RF test equipment no DC bias point (0 VDC) is required for safe and proper operation. The internal 50 $\Omega$ termination the test equipment correctly terminates the LVPECL driver being measured as shown in $\square$ 10-15. When using only one LVPECL driver of a CLKoutX/CLKoutX\* pair, be sure to properly terminated the unused driver. 図 10-15. Single-Ended LVPECL Operation, AC Coupling ### 10.2.3 Application Curves 図 10-16. HCSL Phase Noise at 100 MHz ### 11 Power Supply Recommendations ### 11.1 Power Supply Sequencing For the LMK00301, when powering the $V_{CC}$ and $V_{CCO}$ pins from separate supply rails, it is recommended for the supplies to reach their regulation point at approximately the same time while ramping up, or reach ground potential at the same time while ramping down. Using simultaneous or ratiometric power supply sequencing prevents internal current flow from $V_{CC}$ to $V_{CCO}$ pins that could occur when $V_{CC}$ is powered before $V_{CCO}$ . For the LMK00301A, there is no power supply sequencing requirement between V<sub>CC</sub> and V<sub>CCO</sub>. ### 11.2 Current Consumption and Power Dissipation Calculations The current consumption values specified in *Electrical Characteristics* can be used to calculate the total power dissipation and IC power dissipation for any device configuration. Use $\not\equiv$ 6 to calculate the total $V_{CC}$ core supply current ( $I_{CC}$ TOTAL): $$I_{CC \text{ TOTAL}} = I_{CC \text{ CORE}} + I_{CC \text{ BANK A}} + I_{CC \text{ BANK B}} + I_{CC \text{ CMOS}}$$ (6) #### where - I<sub>CC CORE</sub> is the current for core logic and input blocks and depends on selected input (CLKinX or OSCin). - I<sub>CC\_BANK\_A</sub> is the current for Bank A and depends on output type (I<sub>CC\_PECL</sub>, I<sub>CC\_LVDS</sub>, I<sub>CC\_HCSL</sub>, or 0 mA if disabled). - I<sub>CC\_BANK\_B</sub> is the current for Bank B and depends on output type (I<sub>CC\_PECL</sub>, I<sub>CC\_LVDS</sub>, I<sub>CC\_HCSL</sub>, or 0 mA if disabled). - I<sub>CC CMOS</sub> is the current for the LVCMOS output (or 0 mA if REFout is disabled). Since the output supplies ( $V_{CCOA}$ , $V_{CCOB}$ , $V_{CCOC}$ ) can be powered from 3 independent voltages, the respective output supply currents ( $I_{CCO\ BANK\ A}$ , $I_{CCO\ BANK\ B}$ , $I_{CCO\ CMOS}$ ) should be calculated separately. $I_{CCO\_BANK}$ for either Bank A or B can be directly taken from the corresponding output supply current specification ( $I_{CCO\_PECL}$ , $I_{CCO\_LVDS}$ , or $I_{CCO\_HCSL}$ ) provided the output loading matches the specified conditions. Otherwise, $I_{CCO\_BANK}$ should be calculated as follows: $$I_{CCO BANK} = I_{BANK BIAS} + (N \times I_{OUT LOAD})$$ (7) #### where - I<sub>BANK BIAS</sub> is the output bank bias current (fixed value). - I<sub>OUT LOAD</sub> is the DC load current per loaded output pair. - N is the number of loaded output pairs in the bank (N = 0 to 5). 表 11-1 shows the typical $\mathsf{I}_{\mathsf{BANK}}$ $\mathsf{BIAS}$ values and $\mathsf{I}_{\mathsf{OUT}}$ $\mathsf{LOAD}$ expressions for the three differential output types. For LVPECL, it is possible to use a larger termination resistor ( $R_T$ ) to ground instead of terminating with 50 $\Omega$ to $V_{TT} = V_{CCO} - 2$ V; this technique is commonly used to eliminate the extra termination voltage supply ( $V_{TT}$ ) and potentially reduce device power dissipation at the expense of lower output swing. For example, when $V_{CCO}$ is 3.3 V, a $R_T$ value of 160 $\Omega$ to ground will eliminate the 1.3 V termination supply without sacrificing much output swing. In this case, the typical $I_{OUT\_LOAD}$ is 25 mA, so $I_{CCO\_PECL}$ for a fully-loaded bank reduces to 158 mA (versus 165 mA with 50- $\Omega$ resistors to $V_{CCO} - 2$ V). 表 11-1. Typical Output Bank Bias and Load Currents | 20 11 11 Typical Califul Dain Diag and Dail California | | | | | | | |--------------------------------------------------------|-------------------------------------------------|---------------------------|---------------------------------|--|--|--| | CURRENT PARAMETER | LVPECL | LVDS | HCSL | | | | | I <sub>BANK_BIAS</sub> | 33 mA | 34 mA | 6 mA | | | | | I <sub>OUT_LOAD</sub> | $(V_{OH} - V_{TT})/R_T + (V_{OL} - V_{TT})/R_T$ | 0 mA (No DC load current) | V <sub>OH</sub> /R <sub>T</sub> | | | | When the current consumption is calculated or known for each supply, the total power dissipation (P<sub>TOTAL</sub>) can be calculated as: Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback If the device configuration has LVPECL or HCSL outputs, then it is also necessary to calculate the power dissipated in any termination resistors ( $P_{RT\_PECL}$ and $P_{RT\_HCSL}$ ) and in any termination voltages ( $P_{VTT}$ ). The external power dissipation values can be calculated as follows: $$P_{RT PFCI} (per LVPECL pair) = (V_{OH} - V_{TT})^2 / R_T + (V_{OI} - V_{TT})^2 / R_T$$ (9) $$P_{VTT PECL}$$ (per LVPECL pair) = $V_{TT} * [(V_{OH} - V_{TT})/R_T + (V_{OL} - V_{TT})/R_T]$ (10) $$P_{RT \ HCSL}$$ (per HCSL pair) = $V_{OH}^2 / R_T$ (11) Finally, the IC power dissipation ( $P_{DEVICE}$ ) can be computed by subtracting the external power dissipation values from $P_{TOTAL}$ as follows: $$P_{DEVICE} = P_{TOTAL} - N_1 \times (P_{RT PECL} + P_{VTT PECL}) - N_2 \times P_{RT HCSL}$$ (12) #### where - N<sub>1</sub> is the number of LVPECL output pairs with termination resistors to V<sub>TT</sub> (usually Vcco 2 V or GND). - N<sub>2</sub> is the number of HCSL output pairs with termination resistors to GND. ### 11.2.1 Power Dissipation Example #1: Separate V<sub>CC</sub> and V<sub>CCO</sub> Supplies with Unused Outputs This example shows how to calculate IC power dissipation for a configuration with separate $V_{CC}$ and $V_{CCO}$ supplies and unused outputs. Because some outputs are not used, the $I_{CCO\_PECL}$ value specified in *Electrical Characteristics* cannot be used directly, and output bank current ( $I_{CCO\_BANK}$ ) should be calculated to accurately estimate the IC power dissipation. - $V_{CC}$ = 3.3 V, $V_{CCOA}$ = 3.3 V, $V_{CCOB}$ = 2.5 V. Typical $I_{CC}$ and $I_{CCO}$ values. - CLKin0/CLKin0\* input is selected. - Bank A is configured for LVPECL: 4 pairs used with R<sub>T</sub> = 50 Ω to V<sub>T</sub> = V<sub>CCO</sub> 2 V (1 pair unused). - Bank B is configured for LVDS: 3 pairs used with $R_L = 100 \Omega$ differential (2 pairs unused). - REFout is disabled. - T<sub>A</sub> = 85°C Using the current and power calculations from the previous section, we can compute P<sub>TOTAL</sub> and P<sub>DEVICE</sub>. - From 式 6: I<sub>CC TOTAL</sub> = 8.5 mA + 20 mA + 26 mA + 0 mA = 54.5 mA - From $\frac{1}{8}$ 11-1: $\overline{I}_{OUT\ LOAD}$ (LVPECL) = (1.6 V 0.5 V) 50 $\Omega$ + (0.75 V 0.5 V)/50 $\Omega$ = 27 mA - From 式 7: I<sub>CCO BANK A</sub> = 33 mA + (4 × 27 mA) = 141 mA - From 式 8: P<sub>TOTAL</sub> = (3.3 V × 54.5 mA) + (3.3 V × 141 mA) + (2.5 V × 34 mA)] = 730 mW - From $\pm$ 9: P<sub>RT PECL</sub> = ((2.4 V 1.3 V)<sup>2</sup>/50 $\Omega$ ) + ((1.55 V 1.3 V)<sup>2</sup>/50 $\Omega$ ) = 25.5 mW (per output pair) - From $\neq$ 10: $P_{VTT\_PECL} = 0.5 \text{ V} \times [((2.4 \text{ V} 1.3 \text{ V}) / 50 \Omega) + ((1.55 \text{ V} 1.3 \text{ V}) / 50 \Omega)] = 13.5 \text{ mW (per output pair)}$ - From 式 11: P<sub>RT HCSL</sub> = 0 mW (no HCSL outputs) - From 式 12: P<sub>DEVICE</sub> = 730 mW (4 × (25.5 mW + 13.5 mW)) 0 mW = 574 mW In this example, the IC device will dissipate about 574 mW or 79% of the total power (730 mW), while the remaining 21% will be dissipated in the emitter resistors (102 mW for 4 pairs) and termination voltage (54 mW into $V_{\rm CCO} - 2$ V). Based on the thermal resistance junction-to-case ( $R_{\theta JA}$ ) of 28.5°C/W, the estimated die junction temperature would be about 16.4°C above ambient, or 101.4°C when $T_A = 85$ °C. #### 11.2.2 Power Dissipation Example #2: Worst-Case Dissipation This example shows how to calculate IC power dissipation for a configuration to estimate **worst-case power dissipation**. In this case, the maximum supply voltage and supply current values specified in *Electrical Characteristics* are used. #### www.ti.com/ja-jp - Maximum $V_{CC}$ = $V_{CCO}$ = 3.465 V. Maximum $I_{CC}$ and $I_{CCO}$ values - CLKin0/CLKin0\* input is selected - Banks A and B are configured for LVPECL: all outputs terminated with 50 $\Omega$ to $V_T = V_{CCO} 2 V$ - REFout is enabled with 5-pF load - T<sub>A</sub> = 85°C Using the maximum supply current and power calculations from the previous section, we can compute P<sub>TOTAL</sub> and PDEVICE. - From $\pm$ 6: I<sub>CC TOTAL</sub> = 10.5 mA + 27 mA + 27 mA + 5.5 mA = 70 mA - From I<sub>CCO PECL</sub> max spec: I<sub>CCO BANK A</sub> = I<sub>CCO BANK B</sub> = 197 mA - From $\pm$ 8: $P_{TOTAL}$ = 3.465 V × (70 mÅ + 197 mÅ + 197 mÅ + 10 mÅ) = 1642.4 mW - From $\pm$ 9: P<sub>RT PECL</sub> = ((2.57 V 1.47 V)<sup>2</sup>/50 $\Omega$ ) + ((1.72 V 1.47 V)<sup>2</sup>/50 $\Omega$ ) = 25.5 mW (per output pair) - From $\pm$ 10: P<sub>VTT PECL</sub> = 1.47 V × [ ((2.57 V 1.47 V) / 50 Ω) + ((1.72 V 1.47 V) / 50 Ω) ] = 39.5 mW (per output pair) - From 式 11: P<sub>RT HCSL</sub> = 0 mW (no HCSL outputs) - From $\pm$ 12: $P_{DEVICE} = 1642.4 \text{ mW} (10 \times (25.5 \text{ mW} + 39.5 \text{ mW})) 0 \text{ mW} = 992.4 \text{ mW}$ In this worst-case example, the IC device will dissipate about 992.4 mW or 60% of the total power (1642.4 mW), while the remaining 40% will be dissipated in the LVPECL emitter resistors (255 mW for 10 pairs) and termination voltage (395 mW into V<sub>CCO</sub> - 2 V). Based on θ<sub>JA</sub> of 28.5°C/W, the estimated die junction temperature would be about 28.3°C above ambient, or 113.3 °C when $T_A = 85$ °C. ### 11.3 Power Supply Bypassing The $V_{CC}$ and $V_{CCO}$ power supplies should have a high-frequency bypass capacitor, such as 0.1 $\mu$ F or 0.01 $\mu$ F, placed very close to each supply pin. Place 1- $\mu$ F to 10- $\mu$ F decoupling capacitors nearby the device between the supply and ground planes. All bypass and decoupling capacitors should have short connections to the supply and ground plane through a short trace or via to minimize series inductance. ### 11.3.1 Power Supply Ripple Rejection In practical system applications, power supply noise (ripple) can be generated from switching power supplies, digital ASICs or FPGAs, and so forth. While power supply bypassing can help filter out some of this noise, it is important to understand the effect of power supply ripple on the device performance. When a single-tone sinusoidal signal is applied to the power supply of a clock distribution device, such as LMK00301, the signal can produce narrow-band phase modulation as well as amplitude modulation on the clock output (carrier). In the single-side band phase noise spectrum, the ripple-induced phase modulation appears as a phase spur level relative to the carrier (measured in dBc). For the LMK00301, power supply ripple rejection, or PSRR, was measured as the single-sideband phase spur level (in dBc) modulated onto the clock output when a ripple signal was injected onto the $V_{CCO}$ supply. $\boxtimes$ 11-1 shows the PSRR test setup. 図 11-1. PSRR Test Setup A signal generator was used to inject a sinusoidal signal onto the $V_{CCO}$ supply of the DUT board, and the peak-to-peak ripple amplitude was measured at the $V_{CCO}$ pins of the device. A limiting amplifier was used to remove amplitude modulation on the differential output clock and convert it to a single-ended signal for the phase noise analyzer. The phase spur level measurements were taken for clock frequencies of 156.25 MHz and 312.5 MHz under the following power supply ripple conditions: - Ripple amplitude: 100 mVpp on V<sub>CCO</sub> = 2.5 V - Ripple frequencies: 100 kHz, 1 MHz, and 10 MHz Assuming no amplitude modulation effects and small index modulation, the peak-to-peak deterministic jitter (DJ) can be calculated using the measured single-sideband phase spur level (PSRR) as follows: DJ (ps pk-pk) = $$[(2*10^{(PSRR/20)}) / (\pi^*f_{CLK})] * 10^{12}$$ (13) The PSRR vs. Ripple Frequency plots in Typical Characteristics show the ripple-induced phase spur levels for the differential output types at 156.25 MHz and 312.5 MHz. The LMK00301 exhibits very good and well-behaved PSRR characteristics across the ripple frequency range for all differential output types. The phase spur levels for LVPECL are below −64 dBc at 156.25 MHz and below −62 dBc at 312.5 MHz. Using 式 13, these phase spur levels translate to Deterministic Jitter values of 2.57 ps pk-pk at 156.25 MHz and 1.62 ps pk-pk at Submit Document Feedback 312.5 MHz. Testing has shown that the PSRR performance of the device improves for $V_{CCO}$ = 3.3 V under the same ripple amplitude and frequency conditions. #### 11.4 Thermal Management Power dissipation in the LMK00301 device can be high enough to require attention to thermal management. For reliability and performance reasons the die temperature should be limited to a maximum of 125°C. That is, as an estimate, $T_A$ (ambient temperature) plus device power dissipation times R $_{\theta JA}$ should not exceed 125°C. The package of the device has an exposed pad that provides the primary heat removal path as well as excellent electrical grounding to the printed circuit board. To maximize the removal of heat from the package a thermal land pattern including multiple vias to a ground plane must be incorporated on the PCB within the footprint of the package. The exposed pad must be soldered down to ensure adequate heat conduction out of the package. A recommended land and via pattern is shown in 🗵 11-2. More information on soldering WQFN packages can be obtained at: http://www.ti.com/packaging. 図 11-2. Recommended Land and Via Pattern To minimize junction temperature it is recommended that a simple heat sink be built into the PCB (if the ground plane layer is not exposed). This is done by including a copper area of about 2 square inches on the opposite side of the PCB from the device. This copper area may be plated or solder coated to prevent corrosion but should not have conformal coating (if possible), which could provide thermal insulation. The vias shown in 11-2 should connect these top and bottom copper layers and to the ground layer. These vias act as "heat pipes" to carry the thermal energy away from the device side of the board to where it can be more effectively dissipated. ### 12 Layout ### 12.1 Layout Guidelines Consider the following guidelines for this device: - Keep the connections between the bypass capacitors and the power supply on the device as short as possible. - Ground the other side of the capacitor using a low impedance connection to the ground plane. - If the capacitors are mounted on the back side, 0402 components can be employed. However, soldering to the Thermal Dissipation Pad can be difficult - For component side mounting, use 0201 body size capacitors to facilitate signal routing. ### 12.2 Layout Example 図 12-1. LMK00301 Layout Example ### 13 Device and Documentation Support ### 13.1 Documentation Support #### 13.1.1 Related Documentation Application Note AN-912 Common Data Transmission Parameters and their Definitions (SNLA036) ### 13.2 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、ti.com のデバイス製品フォルダを開いてください。「更新の通知を受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。 ### 13.3 サポート・リソース TI E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。 TI の使用条件を参照してください。 #### 13.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 ### 13.5 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 #### 13.6 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 ### 14 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 22-Mar-2023 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------| | LMK00301ARHSR | ACTIVE | WQFN | RHS | 48 | 2500 | RoHS & Green | SN | Level-3-260C-168 HR | -40 to 85 | LMK00301A | Samples | | LMK00301ARHST | ACTIVE | WQFN | RHS | 48 | 250 | RoHS & Green | SN | Level-3-260C-168 HR | -40 to 85 | LMK00301A | Samples | | LMK00301SQ/NOPB | ACTIVE | WQFN | RHS | 48 | 1000 | RoHS & Green | SN | Level-3-260C-168 HR | -40 to 85 | LMK00301 | Samples | | LMK00301SQE/NOPB | ACTIVE | WQFN | RHS | 48 | 250 | RoHS & Green | SN | Level-3-260C-168 HR | -40 to 85 | LMK00301 | Samples | | LMK00301SQX/NOPB | ACTIVE | WQFN | RHS | 48 | 2500 | RoHS & Green | SN | Level-3-260C-168 HR | -40 to 85 | LMK00301 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. ### PACKAGE OPTION ADDENDUM www.ti.com 22-Mar-2023 Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 22-Mar-2023 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | LMK00301ARHSR | WQFN | RHS | 48 | 2500 | 330.0 | 16.4 | 7.3 | 7.3 | 1.3 | 12.0 | 16.0 | Q1 | | LMK00301ARHST | WQFN | RHS | 48 | 250 | 178.0 | 16.4 | 7.3 | 7.3 | 1.3 | 12.0 | 16.0 | Q1 | | LMK00301SQ/NOPB | WQFN | RHS | 48 | 1000 | 330.0 | 16.4 | 7.3 | 7.3 | 1.3 | 12.0 | 16.0 | Q1 | | LMK00301SQE/NOPB | WQFN | RHS | 48 | 250 | 178.0 | 16.4 | 7.3 | 7.3 | 1.3 | 12.0 | 16.0 | Q1 | | LMK00301SQX/NOPB | WQFN | RHS | 48 | 2500 | 330.0 | 16.4 | 7.3 | 7.3 | 1.3 | 12.0 | 16.0 | Q1 | www.ti.com 22-Mar-2023 \*All dimensions are nominal | 7 til dilliononono di o monimiai | | | | | | | | | |----------------------------------|---------------------|-----|----------|------|-------------|------------|-------------|--| | Device | Device Package Type | | Pins SPQ | | Length (mm) | Width (mm) | Height (mm) | | | LMK00301ARHSR | WQFN | RHS | 48 | 2500 | 356.0 | 356.0 | 35.0 | | | LMK00301ARHST | WQFN | RHS | 48 | 250 | 208.0 | 191.0 | 35.0 | | | LMK00301SQ/NOPB | WQFN | RHS | 48 | 1000 | 356.0 | 356.0 | 35.0 | | | LMK00301SQE/NOPB | WQFN | RHS | 48 | 250 | 208.0 | 191.0 | 35.0 | | | LMK00301SQX/NOPB | WQFN | RHS | 48 | 2500 | 356.0 | 356.0 | 35.0 | | PLASTIC QUAD FLATPACK - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ### 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TI の製品は、TI の販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated