

















LPV801, LPV802

JAJSCE6B - AUGUST 2016 - REVISED NOVEMBER 2016

# LPV801/LPV802 320nAナノパワ-

## 特長

- ナノパワー消費電流: チャネルごとに320nA
- オフセット電圧: 3.5mV (最大値)
- TcVos: 1µV/℃
- ユニティ・ゲイン帯域幅: 8kHz
- 広い電源電圧範囲: 1.6V~5.5V
- 低い入力バイアス電流: 0.1pA
- ユニティ・ゲインで安定
- レール・ツー・レール出力
- 出力反転なし
- EMI保護
- 温度範囲: -40℃~+125℃
- 業界標準パッケージ:
  - シングル: 5ピンSOT-23
  - デュアル: 8ピンVSSOP

### 2 アプリケーション

- COおよびO<sub>2</sub>ガスの検出器(TIDA-00854)
- PIRモーション検出器(TIDA-00489)
- イオン化煙アラーム
- サーモスタット
- IoTリモート・センサ
- アクティブRFIDリーダーおよびタグ
- 携帯型医療機器

## 3 概要

LPV801 (シングル)およびLPV802 (デュアル)は超低消 費電力のオペアンプ・ファミリで、バッテリ駆動のワイヤレ ス、および低消費電力の有線機器によるセンシング用途 向けです。LPV80xアンプは、320nAの静止電流で8kHz の帯域幅を実現するため、CO検出器、煙検出器、PIR モーション検出器など、バッテリ駆動時間が重要な機器に おいて消費電力を最小化できます。

超低消費電力であることに加えて、LPV80xアンプの CMOS入力段は、バイアス電流が一般にフェムト・アンペ ア級です。またLPV80xアンプには、負のレール・センシン グ入力段とレール・ツー・レール出力段が搭載されており、 レールから数mVの範囲内までスイング可能で、可能な限 り最も広いダイナミック・レンジを維持できます。LPV80x の設計には、携帯電話、WiFi、無線送信機、タグ・リー ダーからの不要なRF信号に対するシステムの感受性を低 下させるため、EMI保護が組み込まれています。

#### 製品情報(1)

| 型番     | パッケージ      | 本体サイズ         |
|--------|------------|---------------|
| LPV801 | SOT-23 (5) | 2.90mm×1.60mm |
| LPV802 | VSSOP (8)  | 3.00mm×3.00mm |

## LPV8xxファミリのナノパワー・アンプ

| 型番     | チャネル | 消費電流<br>(標準値<br>/チャネル) | オフセット<br>電圧<br><b>(</b> 最大値 <b>)</b> |
|--------|------|------------------------|--------------------------------------|
| LPV801 | 1    | 450nA                  | 3.5mV                                |
| LPV802 | 2    | 320nA                  | 3.5mV                                |
| LPV811 | 1    | 450nA                  | 370μV                                |
| LPV812 | 2    | 425nA                  | 300µV                                |

(1) 提供されているすべてのパッケージについては、データシートの末 尾にある注文情報を参照してください。

## PIRモーション検出器でのナノパワー・アンプ



#### 電気化学センサでのナノパワー・アンプ





|   | ٠,     |
|---|--------|
|   |        |
| П | $\sim$ |

| 1      | 特長 1                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 8  | Application and Implementation                             | 14                         |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|------------------------------------------------------------|----------------------------|
| 2      | アプリケーション1                                                                                                                                                                                                                                                                                                                                                                                                                                              | Ū  | 8.1 Application Information                                | 14                         |
| 3<br>4 | 概要 1<br>改訂履歴 2                                                                                                                                                                                                                                                                                                                                                                                                                                         |    | 8.2 Typical Application: Three Terminal CO Gas S Amplifier |                            |
| 5      | Pin Configuration and Functions 3                                                                                                                                                                                                                                                                                                                                                                                                                      | 9  | 8.3 Do's and Don'ts  Power Supply Recommendations          |                            |
| 7      | Specifications       4         6.1 Absolute Maximum Ratings       4         6.2 ESD Ratings       4         6.3 Recommended Operating Conditions       4         6.4 Thermal Information       4         6.5 Electrical Characteristics       5         6.6 Typical Characteristics       6         Detailed Description       12         7.1 Overview       12         7.2 Functional Block Diagram       12         7.3 Feature Description       12 | 10 | Layout                                                     | 17 17 18 18 18 18 18 18 18 |
|        | 7.4 Device Functional Modes                                                                                                                                                                                                                                                                                                                                                                                                                            | 12 | メカニカル、パッケージ、および注文情報                                        | 18                         |

# 4 改訂履歴

| Revision A (August 2016) から Revision B に変更                        | Page |
|-------------------------------------------------------------------|------|
| <ul><li>LPV8xxファミリの表で、LPV811の標準オフセット電圧とLPV812の標準消費電流を変更</li></ul> | 1    |
| Deleted LPV801 "Specs Prelim until Release" footnote              | 5    |
| Added seporate CMRR line for LPV801                               | 5    |
| Changed LPV801 Typical and Maximum Supply Current                 | 5    |
| 2016年8月発行のものから更新                                                  | Page |
| • 製品プレビューから量産データへ変更                                               | 1    |



## 5 Pin Configuration and Functions







#### Pin Functions: LPV801 DBV

| PIN  |        | 1/0 | DESCRIPTION                     |  |
|------|--------|-----|---------------------------------|--|
| NAME | NUMBER | I/O | DESCRIPTION                     |  |
| OUT  | 1      | 0   | Output                          |  |
| -IN  | 4      | I   | Inverting Input                 |  |
| +IN  | 3      | I   | Non-Inverting Input             |  |
| V-   | 2      | Р   | Negative (lowest) power supply  |  |
| V+   | 5      | Р   | Positive (highest) power supply |  |

#### Pin Functions: LPV802 DGK

| PIN   |                                         | 1/0                                | DECODINTION                     |  |  |  |
|-------|-----------------------------------------|------------------------------------|---------------------------------|--|--|--|
| NAME  | NUMBER                                  | I/O                                | DESCRIPTION                     |  |  |  |
| OUT A | 1                                       | 0                                  | Channel A Output                |  |  |  |
| -IN A | 2                                       | 1                                  | Channel A Inverting Input       |  |  |  |
| +IN A | +IN A 3 I Channel A Non-Inverting Input |                                    |                                 |  |  |  |
| V-    | 4                                       | 4 P Negative (lowest) power supply |                                 |  |  |  |
| +IN B | 5                                       | I                                  | Channel B Non-Inverting Input   |  |  |  |
| -IN B | 6                                       | I                                  | Channel B Inverting Input       |  |  |  |
| OUT B | 7                                       | 0                                  | Channel B Output                |  |  |  |
| V+    | 8                                       | Р                                  | Positive (highest) power supply |  |  |  |



## 6 Specifications

#### 6.1 Absolute Maximum Ratings

Over operating free-air temperature range (unless otherwise noted) (1)

|                          |                                       |              | MIN        | MAX        | UNIT |
|--------------------------|---------------------------------------|--------------|------------|------------|------|
| Supply voltage           | $e, V_S = (V+) - (V-)$                | -0.3         | 6          | V          |      |
| Innut nino               | Voltage (2) (3)                       | Common mode  | (V-) - 0.3 | (V+) + 0.3 | V    |
| Input pins               |                                       | Differential | (V-) - 0.3 | (V+) + 0.3 | V    |
| Input pins               | Current                               |              | -10        | 10         | mA   |
| Output short current (4) | Output short current <sup>(4)</sup>   |              | Continuous | Continuous |      |
| Operating tem            | perature                              |              | -40        | 125        | °C   |
| Storage tempe            | Storage temperature, T <sub>stg</sub> |              |            | 150        | °C   |
| Junction temper          | erature                               |              |            | 150        | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Not to exceed -0.3V or +6.0V on ANY pin, referred to V-

#### 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | ±1000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±250  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible with the necessary precautions. Pins listed as ±2000 V may actually have higher performance.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                          | MIN | NOM MAX | UNIT |
|--------------------------|-----|---------|------|
| Supply voltage (V+ – V–) | 1.6 | 5.5     | V    |
| Specified temperature    | -40 | 125     | °C   |

#### 6.4 Thermal Information

|                  | THERMAL METRIC <sup>(1)</sup>                | LPV801<br>DBV (SOT-23)<br>5 PINS | LPV802<br>DGK<br>(VSSOP)<br>8 PINS | UNIT |
|------------------|----------------------------------------------|----------------------------------|------------------------------------|------|
| $\theta_{JA}$    | Junction-to-ambient thermal resistance       | 177.4                            | 184.2                              |      |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance    | 133.9                            | 75.3                               |      |
| $\theta_{JB}$    | Junction-to-board thermal resistance         | 36.3                             | 105.5                              | °C/W |
| ΨЈТ              | Junction-to-top characterization parameter   | 23.6                             | 13.5                               |      |
| ΨЈВ              | Junction-to-board characterization parameter | 35.7                             | 103.9                              |      |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

<sup>(3)</sup> Input terminals are diode-clamped to the power-supply rails. Input signals that can swing more than 0.3 V beyond the supply rails should be current-limited to 10 mA or less.

<sup>(4)</sup> Short-circuit to Vs/2, one amplifer per package. Continuous short circuit operation at elevated ambient temperature can result in exceeding the maximum allowed junction temperature of 150°C.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 250-V CDM is possible with the necessary precautions. Pins listed as ±750 V may actually have higher performance.



## 6.5 Electrical Characteristics

 $T_A$  = 25°C,  $V_S$  = 1.8V to 5 V,  $V_{CM}$  =  $V_{OUT}$  =  $V_S/2$ , and  $R_L$ ≥ 10 M $\Omega$  to  $V_S$  / 2, unless otherwise noted.

|                          | PARAMETER                               | TEST CONDITIONS                                                   |                  | MIN | TYP  | MAX  | UNIT               |
|--------------------------|-----------------------------------------|-------------------------------------------------------------------|------------------|-----|------|------|--------------------|
| OFFSET                   | VOLTAGE                                 |                                                                   |                  |     |      |      |                    |
| V                        | Input offset voltage                    | $V_S = 1.8V$ , 3.3V, and 5V, $V_{CM} = V$ -                       |                  |     | 0.55 | ±3.5 | m\/                |
| V <sub>OS</sub>          | Input offset voltage                    | $V_S = 1.8V$ , 3.3V, and 5V, $V_{CM} = (V+) - 0.9 V$              |                  |     | 0.55 | ±3.5 | mV                 |
| $\Delta V_{OS}/\Delta T$ | Input offset drift                      | $V_{CM} = V$ - $T_A = V$                                          | = -40°C to 125°C |     | 1    |      | μV/°C              |
| PSRR                     | Power-supply rejection ratio            | $V_S = 1.8V$ to 5V,<br>$V_{CM} = V$ -                             |                  |     | 1.6  | 60   | μV/V               |
| INPUT VO                 | DLTAGE RANGE                            |                                                                   |                  |     |      |      |                    |
| V <sub>CM</sub>          | Common-mode voltage range               | V <sub>S</sub> = 5 V                                              |                  | 0   |      | 4.1  | V                  |
| CMRR                     | Common-mode rejection ratio, LPV801     | $(V-) \le V_{CM} \le (V+) - 0.9 \text{ V}, V_S = 5V$              |                  | 77  | 95   |      | dB                 |
| CIVIKK                   | Common-mode rejection ratio, LPV802     | $(V-) \le V_{CM} \le (V+) - 0.9 \text{ V}, V_S = 5V$              |                  | 80  | 98   |      | dB                 |
| INPUT BI                 | AS CURRENT                              |                                                                   |                  |     |      |      |                    |
| $I_{B}$                  | Input bias current                      | V <sub>S</sub> = 1.8V                                             |                  |     | ±100 |      | fA                 |
| I <sub>OS</sub>          | Input offset current                    | $V_S = 1.8V$                                                      |                  |     | ±100 |      | IA                 |
| INPUT IM                 | PEDANCE                                 |                                                                   |                  |     |      |      |                    |
|                          | Differential                            |                                                                   |                  |     | 7    |      | pF                 |
|                          | Common mode                             |                                                                   |                  |     | 3    |      | ρг                 |
| NOISE                    |                                         |                                                                   |                  |     |      |      |                    |
| $E_n$                    | Input voltage noise                     | f = 0.1  Hz to  10  Hz                                            |                  |     | 6.5  |      | μ∨р-р              |
| e <sub>n</sub>           | Input voltage noise                     | f = 100 Hz                                                        |                  |     | 340  |      | nV/√ <del>Hz</del> |
|                          | density                                 | f = 1  kHz                                                        |                  |     | 420  |      | IIV/ VIIZ          |
| OPEN-LC                  | OOP GAIN                                |                                                                   |                  |     |      |      |                    |
| A <sub>OL</sub>          | Open-loop voltage gain                  | $(V-) + 0.3 V \le V_0 \le (V+) - 0.3 V, R_L =$                    | 100 kΩ           |     | 120  |      | dB                 |
| OUTPUT                   |                                         |                                                                   | •                |     |      |      |                    |
| V <sub>OH</sub>          | Voltage output swing from positive rail | $V_S = 1.8V, R_L = 100 \text{ k}\Omega \text{ to } V^+/2$         |                  | 10  | 3.5  |      |                    |
| $V_{OL}$                 | Voltage output swing from negative rail | $V_S = 1.8V, R_L = 100 \text{ k}\Omega \text{ to } V^+/2$         |                  |     | 2.5  | 10   | mV                 |
| I <sub>SC</sub>          | Short-circuit current                   | $V_S = 3.3V$ , Short to $V_S/2$                                   |                  |     | 4.7  |      | mA                 |
| Z <sub>O</sub>           | Open loop output impedance              | f = 1 KHz, I <sub>O</sub> = 0 A                                   |                  |     | 90   |      | kΩ                 |
| FREQUE                   | NCY RESPONSE                            | •                                                                 | ·                |     |      |      |                    |
| GBP                      | Gain-bandwidth product                  | $C_L = 20 \text{ pF}, R_L = 10 \text{ M}\Omega, V_S = 5 \text{V}$ |                  |     | 8    |      | kHz                |
| SD.                      | Slew rate (10% to 90%)                  | $G = 1$ , Rising Edge, $C_L = 20$ pF, $V_S = 5$                   | V                |     | 2    |      | \//ma              |
| SR                       | Siew rate (10% to 90%)                  | $G = 1$ , Falling Edge, $C_L = 20$ pF, $V_S = 5$                  | 5V               |     | 2.1  |      | V/ms               |
| POWER S                  | SUPPLY                                  |                                                                   |                  |     |      |      |                    |
| I <sub>Q-LPV801</sub>    | Quiescent Current                       | $V_{CM} = V_{-}, I_{O} = 0, V_{S} = 3.3 V$                        |                  |     | 450  | 540  | nA                 |
| I <sub>Q-LPV802</sub>    | Quiescent Current,<br>Per Channel       | $V_{CM} = V_{-}, I_{O} = 0, V_{S} = 3.3 V$                        |                  |     | 320  | 415  | nA                 |

# TEXAS INSTRUMENTS

## 6.6 Typical Characteristics





## **Typical Characteristics (continued)**



# TEXAS INSTRUMENTS

## **Typical Characteristics (continued)**





## **Typical Characteristics (continued)**



# TEXAS INSTRUMENTS

## **Typical Characteristics (continued)**

at  $T_A$  = 25°C,  $R_L$  = 10M $\Omega$  to  $V_S/2$  , $C_L$  = 20pF,  $V_{CM}$  =  $V_S$  / 2V unless otherwise specified.



Figure 29. Open Loop Gain and Phase, 5V, 100k $\Omega$  Load

Figure 30. Open Loop Gain and Phase, 3.3V, 100k $\Omega$  Load



## **Typical Characteristics (continued)**

at  $T_A$  = 25°C,  $R_L$  = 10M $\Omega$  to  $V_S/2$  , $C_L$  = 20pF,  $V_{CM}$  =  $V_S$  / 2V unless otherwise specified.



Figure 36. EMIRR Performance



## 7 Detailed Description

#### 7.1 Overview

The LPV801 (single) and LPV802 (dual) series nanoPower CMOS operational amplifiers are designed for long-life battery-powered and energy harvested applications. They operate on a single supply with operation as low as 1.6V. The output is rail-to-rail and swings to within 3.5mV of the supplies with a  $100 \text{k}\Omega$  load. The common-mode range extends to the negative supply making it ideal for single-supply applications. EMI protection has been employed internally to reduce the effects of EMI.

Parameters that vary significantly with operating voltages or temperature are shown in the *Typical Characteristics* curves.

#### 7.2 Functional Block Diagram



## 7.3 Feature Description

The amplifier's differential inputs consist of a non-inverting input (+IN) and an inverting input (-IN). The amplifier amplifies only the difference in voltage between the two inputs, which is called the differential input voltage. The output voltage of the op-amp  $V_{OUT}$  is given by Equation 1:

$$\mathsf{V}_\mathsf{OUT} = \mathsf{A}_\mathsf{OL} \; (\mathsf{IN}^{\scriptscriptstyle +} - \mathsf{IN}^{\scriptscriptstyle -})$$

where

A<sub>OL</sub> is the open-loop gain of the amplifier, typically around 120 dB (1,000,000x, or 1,000,000 Volts per microvolt).

#### 7.4 Device Functional Modes

#### 7.4.1 Negative-Rail Sensing Input

The input common-mode voltage range of the LPV80x extends from (V-) to (V+) - 0.9 V. In this range, low offset can be expected with a minimum of 80dB CMRR. The LPV80x is protected from output "inversions" or "reversals".

#### 7.4.2 Rail to Rail Output Stage

The LPV80x output voltage swings 3.5 mV from rails at 1.8 V supply, which provides the maximum possible dynamic range at the output. This is particularly important when operating on low supply voltages.

The LPV80x Maximum Output Voltage Swing graph defines the maximum swing possible under a particular output load.

### 7.4.3 Design Optimization for Nanopower Operation

When designing for ultralow power, choose system feedback components carefully. To minimize quiecent current consumption, select large-value feedback resistors. Any large resistors will react with stray capacitance in the circuit and the input capacitance of the operational amplifier. These parasitic RC combinations can affect the stability of the overall system. A feedback capacitor may be required to assure stability and limit overshoot or gain peaking.

When possible, use AC coupling and AC feedback to reduce static current draw through the feedback elements. Use film or ceramic capacitors since large electolytics may have large static leakage currents in the nanoamps.



#### **Device Functional Modes (continued)**

#### 7.4.4 Driving Capacitive Load

The LPV80x is internally compensated for stable unity gain operation, with a 8 kHz typical gain bandwidth. However, the unity gain follower is the most sensitive configuration to capacitive load. The combination of a capacitive load placed directly on the output of an amplifier along with the amplifier's output impedance creates a phase lag, which reduces the phase margin of the amplifier. If the phase margin is significantly reduced, the response will be under damped which causes peaking in the transfer and, when there is too much peaking, the op amp might start oscillating.

In order to drive heavy (>50pF) capacitive loads, an isolation resistor,  $R_{\rm ISO}$ , should be used, as shown in Figure 37. By using this isolation resistor, the capacitive load is isolated from the amplifier's output. The larger the value of  $R_{\rm ISO}$ , the more stable the amplifier will be. If the value of  $R_{\rm ISO}$  is sufficiently large, the feedback loop will be stable, independent of the value of  $C_{\rm L}$ . However, larger values of  $R_{\rm ISO}$  result in reduced output swing and reduced output current drive. The recommended value for  $R_{\rm ISO}$  is 30-50k $\Omega$ .



Figure 37. Resistive Isolation Of Capacitive Load



## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Application Information

The LPV80x is a ultra-low power operational amplifier that provides 8 kHz bandwidth with only 320nA typical quiescent current, and near precision drift specifications. These rail-to-rail output amplifiers are specifically designed for battery-powered applications. The input common-mode voltage range extends to the negative supply rail and the output swings to within millivolts of the rails, maintaining a wide dynamic range.

## 8.2 Typical Application: Three Terminal CO Gas Sensor Amplifier



Figure 38. Three Terminal Gas Sensor Amplifer Schematic

### 8.2.1 Design Requirements

Figure 38 shows a simple micropower potentiostat circuit for use with three terminal unbiased CO sensors, though it is applicable to many other type of three terminal gas sensors or electrochemical cells.

The basic sensor has three electrodes; The Sense or Working Electrode ("WE"), Counter Electrode ("CE") and Reference Electrode ("RE"). A current flows between the CE and WE proportional to the detected concentration.

The RE monitors the potential of the internal reference point. For an unbiased sensor, the WE and RE electrodes must be maintained at the same potential by adjusting the bias on CE. Through the Potentiostat circuit formed by U1, the servo feedback action will maintain the RE pin at a potential set by  $V_{REF}$ .

R1 is to maintain stability due to the large capacitence of the sensor. C1 and R2 form the Potentiostat integrator and set the feedback time constant.

U2 forms a transimpedance amplifer ("TIA") to convert the resulting sensor current into a proportional voltage. The transimpedance gain, and resulting sensitivity, is set by R<sub>F</sub> according to Equation 2.

$$V_{TIA} = (-1 * R_F) + V_{REF}$$
 (2)

 $R_L$  is a load resistor of which the value is normally specified by the sensor manufacturer (typically 10 ohms). The potential at WE is set by the applied  $V_{REF.}$  Riso provides capacitive isolation and, combined with C2, form the output filter and ADC reservoir capacitor to drive the ADC.



## Typical Application: Three Terminal CO Gas Sensor Amplifier (continued)

#### 8.2.2 Detailed Design Procedure

For this example, we will be using a CO sensor with a sensitivity of 69nA/ppm. The supply votlage and maximum ADC input voltage is 2.5V, and the maximum concentration is 300ppm.

First the V<sub>REF</sub> voltage must be determined. This voltage is a compromise between maximum headroom and resolution, as well as allowance for "footroom" for the minimum swing on the CE terminal, since the CE terminal generally goes negative in relation to the RE potential as the concentration (sensor current) increases. Bench measurements found the difference between CE and RE to be 180mV at 300ppm for this particular sensor.

To allow for negative CE swing "footroom" and voltage drop across the 10k resistor, 300mV was chosen for  $V_{\text{REF}}$ .

Therefore +300mV will be used as the minimum V<sub>ZERO</sub> to add some headroom.

 $V_{ZERO} = V_{REF} = +300 \text{mV}$ 

#### where

- V<sub>ZERO</sub> is the zero concentration voltage
- V<sub>REF</sub> is the reference voltage (300mV)

(3)

Next we calculate the maximum sensor current at highest expected concentration:

 $I_{SENSMAX} = I_{PERPPM} * ppmMAX = 69nA * 300ppm = 20.7uA$ 

#### where

- I<sub>SENSMAX</sub> is the maximum expected sensor current
- I<sub>PERPPM</sub> is the manufacturer specified sensor current in Amps per ppm
- ppmMAX is the maximum required ppm reading

(4)

Now find the available output swing range above the reference voltage available for the measurement:

$$V_{SWING} = V_{OUTMAX} - V_{ZERO} = 2.5V - 0.3V = 2.2V$$

#### where

- V<sub>SWING</sub> is the expected change in output voltage
- V<sub>OUTMAX</sub> is the maximum amplifer output swing (usually near V+)

(5)

Now we calculate the transimpedance resistor (R<sub>F</sub>) value using the maximum swing and the maximum sensor current:

$$R_F = V_{SWING} / I_{SENSMAX} = 2.2V / 20.7\mu A = 106.28 k\Omega$$
 (we will use 110 k $\Omega$  for a common value) (6)

# TEXAS INSTRUMENTS

## Typical Application: Three Terminal CO Gas Sensor Amplifier (continued)

#### 8.2.3 Application Curve



Figure 39. Monitored Voltages when exposed to 200ppm CO

Figure 39 shows the resulting circuit voltages when the sensor was exposed to 200ppm step of carbon monoxide gas.  $V_C$  is the monitored CE pin voltage and clearly shows the expected CE voltage dropping below the WE voltage,  $V_W$ , as the concentration increases.

 $V_{TIA}$  is the output of the transimpedance amplifer U2.  $V_{DIFF}$  is the calculated difference between  $V_{REF}$  and  $V_{TIA}$ , which will be used for the ppm calculation.



Figure 40 shows the calculated sensor current using the formula in Equation 7:

$$I_{SENSOR} = V_{DIFF} / R_F = 1.52 \text{V} / 110 \text{ k}\Omega = 13.8 \text{uA}$$
 (7)

Equation 8 shows the resulting conversion of the sensor current into ppm.

$$ppm = I_{SENSOR} / I_{PERPPM} = 13.8 \mu A / 69 nA = 200$$
 (8)

Total supply current for the amplifier section is less than 700 nA, minus sensor current. Note that the sensor current is sourced from the amplifier output, which in turn comes from the amplifier supply voltage. Therefore, any continuous sensor current must also be included in supply current budget calculations.



#### 8.3 Do's and Don'ts

Do properly bypass the power supplies.

Do add series resistance to the output when driving capacitive loads, particularly cables, Muxes and ADC inputs.

Do add series current limiting resistors and external schottky clamp diodes if input voltage is expected to exceed the supplies. Limit the current to 1mA or less (1K $\Omega$  per volt).

## 9 Power Supply Recommendations

The LPV80x is specified for operation from 1.6 V to 5.5 V ( $\pm$ 0.8 V to  $\pm$ 2.75 V) over a -40°C to 125°C temperature range. Parameters that can exhibit significant variance with regard to operating voltage or temperature are presented in the *Typical Characteristics*.

#### **CAUTION**

Supply voltages larger than 6 V can permanently damage the device.

For proper operation, the power supplies must be properly decoupled. For decoupling the supply lines it is suggested that 100 nF capacitors be placed as close as possible to the operational amplifier power supply pins. For single supply, place a capacitor between V<sup>+</sup> and V<sup>-</sup> supply leads. For dual supplies, place one capacitor between V<sup>+</sup> and ground, and one capacitor between V<sup>-</sup> and ground.

Low bandwidth nanopower devices do not have good high frequency (> 1 kHz) AC PSRR rejection against high-frequency switching supplies and other 1 kHz and above noise sources, so extra supply filtering is recommended if kilohertz or above noise is expected on the power supply lines.

## 10 Layout

#### 10.1 Layout Guidelines

The V+ pin should be bypassed to ground with a low ESR capacitor.

The optimum placement is closest to the V+ and ground pins.

Care should be taken to minimize the loop area formed by the bypass capacitor connection between V+ and ground.

The ground pin should be connected to the PCB ground plane at the pin of the device.

The feedback components should be placed as close to the device as possible to minimize strays.

#### 10.2 Layout Example



Figure 42. SOT-23 Layout Example (Top View)



## 11 デバイスおよびドキュメントのサポート

#### 11.1 デバイス・サポート

#### 11.1.1 開発サポート

TINA-TI SPICEベースのアナログ・シミュレーション・プログラム

DIP アダプタ評価モジュール

TJユニバーサル・オペアンプ評価モジュール

TI FilterProフィルタ設計ソフトウェア

## 11.2 ドキュメントの更新通知を受け取る方法

ドキュメントの更新についての通知を受け取るには、ti.comのデバイス製品フォルダを開いてください。右上の隅にある「通 知を受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。 変更の 詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。

## 11.3 コミュニティ・リソース

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community T's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

Design Support TI's Design Support Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.4 関連リンク

次の表に、クイック・アクセス・リンクを示します。カテゴリには、技術資料、サポートおよびコミュニティ・リソース、ツールとソフ トウェア、およびサンプル注文またはご購入へのクイック・アクセスが含まれます。

#### 表 1. 関連リンク

| 製品     | プロダクト・フォルダ | サンプルとご購入 | 技術資料    | ツールとソフトウェア | サポートとコミュニティ |  |  |
|--------|------------|----------|---------|------------|-------------|--|--|
| LPV801 | ここをクリック    | ここをクリック  | ここをクリック | ここをクリック    | ここをクリック     |  |  |
| LPV802 | ここをクリック    | ここをクリック  | ここをクリック | ここをクリック    | ここをクリック     |  |  |

#### 11.5 商標

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 11.6 静電気放電に関する注意事項



これらのデバイスは、限定的なESD(静電破壊)保護機能を内 蔵しています。保存時または取り扱い時は、MOSゲートに対す る静電破壊を防 ↓ 止するために、リード線同士をショートさせて おくか、デバイスを導電フォームに入れる必要があります。

## 11.7 Glossary

SLYZ022 — TI Glossarv.

This glossary lists and explains terms, acronyms, and definitions.

## 12 メカニカル、パッケージ、および注文情報

以降のページには、メカニカル、パッケージ、および注文に関する情報が記載されています。この情報は、そのデバイスに ついて利用可能な最新のデータです。このデータは予告なく変更されることがあり、ドキュメントが改訂される場合もありま す。本データシートのブラウザ版を使用されている場合は、画面左側の説明をご覧ください。

www.ti.com 20-Sep-2022

#### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples   |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|-----------|
| LPV801DBVR       | ACTIVE     | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 125   | 15VM                    | Commles   |
|                  |            |              |                    |      |                |              |                               |                    |              |                         | Samples   |
| LPV801DBVT       | ACTIVE     | SOT-23       | DBV                | 5    | 250            | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 125   | 15VM                    | Samples   |
| LPV802DGKR       | ACTIVE     | VSSOP        | DGK                | 8    | 2500           | RoHS & Green | NIPDAUAG   SN                 | Level-1-260C-UNLIM | -40 to 125   | LPV                     | Samples   |
|                  |            |              |                    |      | ,              |              |                               |                    |              | 802                     | T         |
| LPV802DGKT       | ACTIVE     | VSSOP        | DGK                | 8    | 250            | RoHS & Green | NIPDAUAG   SN                 | Level-1-260C-UNLIM | -40 to 125   | LPV                     | Samples   |
|                  |            |              |                    |      |                |              |                               |                    |              | 802                     | Z minpres |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



## PACKAGE OPTION ADDENDUM

www.ti.com 20-Sep-2022

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 9-Sep-2023

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device     | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LPV801DBVR | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LPV801DBVT | SOT-23          | DBV                | 5 | 250  | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LPV802DGKR | VSSOP           | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LPV802DGKT | VSSOP           | DGK                | 8 | 250  | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |

www.ti.com 9-Sep-2023



#### \*All dimensions are nominal

| 7 till dillitorioriorio di o riorimi di |              |                 |      |      |             |            |             |  |
|-----------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| Device                                  | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
| LPV801DBVR                              | SOT-23       | DBV             | 5    | 3000 | 208.0       | 191.0      | 35.0        |  |
| LPV801DBVT                              | SOT-23       | DBV             | 5    | 250  | 208.0       | 191.0      | 35.0        |  |
| LPV802DGKR                              | VSSOP        | DGK             | 8    | 2500 | 366.0       | 364.0      | 50.0        |  |
| LPV802DGKT                              | VSSOP        | DGK             | 8    | 250  | 366.0       | 364.0      | 50.0        |  |



SMALL OUTLINE PACKAGE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.





SMALL OUTLINE TRANSISTOR



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
  3. Reference JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
- 5. Support pin may differ or may not be present.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。

お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。

郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated