**PCA9554A** JAJSLI6F - SEPTEMBER 2006 - REVISED MARCH 2021 ### PCA9554A 割り込み出力および構成レジスタ付き、 リモート 8 ビット PC/ SMBus I/O エクスパンダ ### 1 特長 - I2C からパラレル・ポートへのエクスパンダ - オープン・ドレインのアクティブ LOW 割り込み出力 - 2.3V~5.5V の動作電源電圧範囲 - 5V 対応の I/O - 400kHz の高速 I<sup>2</sup>C バス - 3本のハードウェア・アドレス・ピンにより、最大8個の デバイスを I2C/SMBus に接続可能 - 入力 / 出力構成レジスタ - 極性反転レジスタ - パワーオン・リセット機能を内蔵 - 電源投入時はすべてのチャネルが入力に構成された 状態 - 電源オン時のグリッチなし - 大電流の最大駆動能力を持つラッチ付き出力により、 LED を直接駆動 - JESD 78、Class II 準拠で 100mA 超のラッチアップ 性能 - JESD 22 を超える ESD 保護 - 2000V、人体モデル (A114-A) - 200V、マシン・モデル (A115-A) - 1000V、デバイス帯電モデル (C101) ### 2 概要 この 2 線式双方向バス (I<sup>2</sup>C) 用 8 ビット I/O エクスパンダ は、2.3V~5.5Vの V<sub>CC</sub>で動作するように設計されていま す。 I<sup>2</sup>C インターフェイス [シリアル・クロック (SCL)、シリア ル・データ (SDA)] により、ほとんどのマイクロコントローラ・ ファミリの汎用リモート I/O 拡張に使用できます。 PCA9554A は、構成 (入力 / 出力選択)、入力、出力、極 性反転 (アクティブ HIGH またはアクティブ LOW) 用の 8 ビット・レジスタをそれぞれ 1 個ずつ搭載しています。電源 オン時、I/O は Vcc への弱いプルアップを備えた入力とし て構成されます。しかし、システム・マスタは、I/O 構成ビッ トに書き込むことで、I/O を入力または出力としてイネーブ ルできます。それぞれの入力または出力のデータは、対 応する入力または出力レジスタに保持されます。入力ポー ト・レジスタの極性は、極性反転レジスタで反転できます。 すべてのレジスタをシステム・マスタで読み出すことができ ます。 タイムアウトまたはその他の不適切な動作が発生した場 合、システム・マスタはパワーオン・リセット機能を利用して PCA9554A をリセットできます。これにより、レジスタはデ フォルト状態になり、I2C/SMBus ステート・マシンは初期 化されます。 #### 製品情報 | TOTAL III III | | | | | | |---------------|----------------------|-----------------|--|--|--| | 部品番号 | パッケージ <sup>(1)</sup> | 本体サイズ (公称) | | | | | | DB (SSOP) (16) | 6.20mm × 5.30mm | | | | | | DBQ (VQFN) (16) | 4.90mm × 3.90mm | | | | | | DGV (TSSOP) (16) | 3.60mm × 4.40mm | | | | | PCA9554A | DW (SOIC) | 10.3mm × 7.50mm | | | | | | PW (TSSOP) | 5.00mm × 4.40mm | | | | | | RGT (VQFN) | 3.00mm × 3.00mm | | | | | | RGV (VQFN) | 4.00mm × 4.00mm | | | | 利用可能なすべてのパッケージについては、このデータシートの 末尾にある注文情報を参照してください。 **RGT PACKAGE** | | Table of | Contents | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------| | 1 特長 | 1 | 8 Detailed Description | 13 | | 2 概要 | | 8.1 Functional Block Diagram | 13 | | 3 Revision History | | 8.2 Device Functional Modes | 14 | | 4 概要 (続き) | | 8.3 Programming | 15 | | 5 Pin Configuration And Functions | | 9 Application Information Disclaimer | | | 6 Specifications | | 9.1 Application Information | | | 6.1 Absolute Maximum Ratings | | 10 Power Supply Recommendations | | | 6.2 ESD Ratings | | 10.1 Power-On Reset Requirements | | | 6.3 Recommended Operating Conditions | | 11 Device and Documentation Support | | | 6.4 Thermal Information | 5 | 11.1 サポート・リソース | | | 6.5 Electrical Characteristics | 6 | 11.2 Trademarks | | | 6.6 I <sup>2</sup> C Interface Timing Requirements | <mark>7</mark> | 11.3 静電気放電に関する注意事項 | 25 | | 6.7 Switching Characteristics | | 11.4 用語集 | 25 | | 6.8 Typical Characteristics | 8 | 12 Mechanical, Packaging, and Orderable | | | | 40 | Information | 25 | | 7 Parameter Measurement Information | 10 | Information | | | 3 Revision History | | | Page | | 3 Revision History<br>Changes from Revision E (May 2014) to Re | evision F (I | | Page | | 3 Revision History<br>Changes from Revision E (May 2014) to Re<br>・「 <i>製品情報</i> 」表を変更 | evision F (I | March 2021) | <b>Page</b> | | 3 Revision History<br>Changes from Revision E (May 2014) to Re<br>・ 「 <i>製品情報</i> 」表を変更 | evision F (I | March 2021) ling Ratings table to the <i>Absolute Maximum R</i> | Page | | 3 Revision History Changes from Revision E (May 2014) to Re ・「製品情報」表を変更 ・ Moved the Storage temperature range from table | evision F (I | March 2021) ling Ratings table to the Absolute Maximum R | Page<br>1<br>atings | | 3 Revision History Changes from Revision E (May 2014) to Re ・「製品情報」表を変更 ・ Moved the Storage temperature range from table ・ Moved the Package thermal impedance to | evision F (I | March 2021) ling Ratings table to the Absolute Maximum R al Information table | Page1 atings5 | | 3 Revision History Changes from Revision E (May 2014) to Re ・「製品情報」表を変更 | m the Hand<br>the Therm<br>(SDL, SDA) | March 2021) ling Ratings table to the <i>Absolute Maximum R</i> al Information table | Page | | 3 Revision History Changes from Revision E (May 2014) to Re ・「製品情報」表を変更 ・ Moved the Storage temperature range from table ・ Moved the Package thermal impedance to Changed the V <sub>IH</sub> High-level input voltage ( Operating Conditions | m the Hand<br>the Therm<br>(SDL, SDA) | March 2021) ling Ratings table to the <i>Absolute Maximum R</i> al Information table Max value From: 5.5 V To: V <sub>CC</sub> in the <i>Recom</i> | Page1 atings5 mended5 | | 3 Revision History Changes from Revision E (May 2014) to Re ・「製品情報」表を変更 | m the Hand<br>the Therm<br>(SDL, SDA) | March 2021) ling Ratings table to the <i>Absolute Maximum R</i> al Information table Max value From: 5.5 V To: V <sub>CC</sub> in the <i>Recom</i> -P0) Max value From: 0.8 V To: 0.3 x V <sub>CC</sub> in th | Page1 atings5 mended5 e | | 3 Revision History Changes from Revision E (May 2014) to Re ・「製品情報」表を変更 ・ Moved the Storage temperature range from table ・ Moved the Package thermal impedance to Changed the V <sub>IH</sub> High-level input voltage (Operating Conditions | m the Hand<br>the Therm<br>(SDL, SDA) | March 2021) ling Ratings table to the <i>Absolute Maximum R</i> al Information table Max value From: 5.5 V To: V <sub>CC</sub> in the <i>Recom</i> -P0) Max value From: 0.8 V To: 0.3 x V <sub>CC</sub> in th | Page1 atings5 mended5 e | | 3 Revision History Changes from Revision E (May 2014) to Re ・「製品情報」表を変更 ・ Moved the Storage temperature range from table ・ Moved the Package thermal impedance to Changed the V <sub>IH</sub> High-level input voltage (Operating Conditions | m the Hand<br>the Therm<br>(SDL, SDA) | March 2021) ling Ratings table to the <i>Absolute Maximum R</i> al Information table Max value From: 5.5 V To: V <sub>CC</sub> in the <i>Recom</i> | Page1 atings5 mended5 e5 | | 3 Revision History Changes from Revision E (May 2014) to Re ・「製品情報」表を変更 ・ Moved the Storage temperature range from table ・ Moved the Package thermal impedance to Changed the V <sub>IH</sub> High-level input voltage (Operating Conditions | m the Hand<br>the Therm<br>(SDL, SDA) | March 2021) ling Ratings table to the <i>Absolute Maximum R</i> al Information table Max value From: 5.5 V To: V <sub>CC</sub> in the <i>Recom</i> -P0) Max value From: 0.8 V To: 0.3 x V <sub>CC</sub> in th | Page | | 3 Revision History Changes from Revision E (May 2014) to Re 「製品情報」表を変更 | m the Hand<br>the Therm<br>(SDL, SDA)<br>A2–A0, P7– | March 2021) ling Ratings table to the <i>Absolute Maximum R</i> al Information table Max value From: 5.5 V To: V <sub>CC</sub> in the <i>Recom</i> -P0) Max value From: 0.8 V To: 0.3 x V <sub>CC</sub> in th | Page | | 3 Revision History Changes from Revision E (May 2014) to Re 「製品情報」表を変更 | m the Hand<br>the Therm<br>(SDL, SDA)<br>A2–A0, P7–<br>Characterist<br>aracteristics<br>the Electric | March 2021) ling Ratings table to the Absolute Maximum R al Information table. Max value From: 5.5 V To: V <sub>CC</sub> in the RecomP0) Max value From: 0.8 V To: 0.3 x V <sub>CC</sub> in th | Page | | 3 Revision History Changes from Revision E (May 2014) to Re 「製品情報」表を変更 | m the Hand<br>the Therm<br>(SDL, SDA)<br>A2–A0, P7–<br>Characterist<br>aracteristics<br>the Electric | March 2021) ling Ratings table to the <i>Absolute Maximum R</i> al Information table Max value From: 5.5 V To: V <sub>CC</sub> in the <i>Recom</i> -P0) Max value From: 0.8 V To: 0.3 x V <sub>CC</sub> in th | Page | | С | Changes from Revision D (August 2008) to Revision E (May 2014) | Pag | |---|----------------------------------------------------------------|-----| | • | Added Interrupt Errata section. | 1 | | | Added the Power On Peset Errete section | 2 | # 4 概要 (続き) PCA9554A のオープン・ドレイン割り込み (INT) 出力は、いずれかの入力の状態が、対応する入力ポート・レジスタの状態と異なっている場合にアクティブになるため、入力状態が変化したことをシステム・マスタに示すために使用されます。 INT はマイクロコントローラの割り込み入力に接続できます。この配線で割り込み信号を送ることでリモート I/O は、I<sup>2</sup>C バス経由で通信しなくてもポート上に受信データが存在するかどうかをマイクロコントローラに通知できます。そのため、PCA9554A はシンプル・スレーブ・デバイスとして機能できます。 本デバイスの出力 (ラッチ付き) は大電流駆動能力を備えているため LED を直接駆動でき、低消費電流です。 3 本のハードウェア・ピン (A0、A1、A2) を使って固定 $I^2C$ アドレスをプログラムおよび変更することで、最大 8 つのデバイスが同じ $I^2C$ バスまたは SMBus を共有できます。 PCA9554A は PCF8574A とピン互換、I<sup>2</sup>C アドレス互換です。しかし PCA9554A では、PCF8574A に対して機能が拡張されているため、ソフトウェアを変更する必要があります。 PCA9554A と PCA9554 は、固定 $I^2$ C アドレスを除くと同じです。 そのため、これらのデバイス最大 16 個 (各 8 個) を同じ $I^2$ C/SMBus に接続できます。 # **5 Pin Configuration And Functions** 表 5-1. Pin Functions | PIN | | | | |-----------------|--------------------------------------------------------------------------|----------------------|-------------------------------------------------------------------------| | NAME | QSOP (DBQ)<br>SOIC (DW),<br>SSOP (DB),<br>TSSOP (PW), AND<br>TVSOP (DGV) | QFN (RGT AND<br>RGV) | DESCRIPTION | | A0 | 1 | 15 | Address input. Connect directly to V <sub>CC</sub> or ground. | | A1 | 2 | 16 | Address input. Connect directly to V <sub>CC</sub> or ground. | | A2 | 3 | 1 | Address input. Connect directly to V <sub>CC</sub> or ground. | | P0 | 4 | 2 | P-port input/output. Push-pull design structure. | | P1 | 5 | 3 | P-port input/output. Push-pull design structure. | | P2 | 6 | 4 | P-port input/output. Push-pull design structure. | | P3 | 7 | 5 | P-port input/output. Push-pull design structure. | | GND | 8 | 6 | Ground | | P4 | 9 | 7 | P-port input/output. Push-pull design structure. | | P5 | 10 | 8 | P-port input/output. Push-pull design structure. | | P6 | 11 | 9 | P-port input/output. Push-pull design structure. | | P7 | 12 | 10 | P-port input/output. Push-pull design structure. | | INT | 13 | 11 | Interrupt output. Connect to V <sub>CC</sub> through a pullup resistor. | | SCL | 14 | 12 | Serial clock bus. Connect to V <sub>CC</sub> through a pullup resistor. | | SDA | 15 | 13 | Serial data bus. Connect to V <sub>CC</sub> through a pullup resistor. | | V <sub>CC</sub> | 16 | 14 | Supply voltage | Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated # **6 Specifications** # 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1) | | | | MIN | MAX | UNIT | |------------------|--------------------------------------------|---------------------------------------|------|------|------| | V <sub>CC</sub> | Supply voltage range | | -0.5 | 6 | V | | VI | Input voltage range <sup>(2)</sup> | | -0.5 | 6 | V | | Vo | Output voltage range <sup>(2)</sup> | | -0.5 | 6 | V | | I <sub>IK</sub> | Input clamp current | V <sub>I</sub> < 0 | | -20 | mA | | I <sub>OK</sub> | Output clamp current | V <sub>O</sub> < 0 | | -20 | mA | | I <sub>IOK</sub> | Input/output clamp current | $V_O < 0$ or $V_O > V_{CC}$ | | ±20 | mA | | I <sub>OL</sub> | Continuous output low current | V <sub>O</sub> = 0 to V <sub>CC</sub> | | 50 | mA | | I <sub>OH</sub> | Continuous output high current | V <sub>O</sub> = 0 to V <sub>CC</sub> | | -50 | mA | | | Continuous current through GND | | | -250 | mΛ | | Icc | Continuous current through V <sub>CC</sub> | | | 160 | mA | | T <sub>stg</sub> | Storage temperature range | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # 6.2 ESD Ratings | | - | | MIN | MAX | UNIT | |--------------------|-------------------------|------------------------------------------------------------------------------------------|-----|------|------| | , , | pins <sup>(1)</sup> | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | 0 | 2000 | V | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | 0 | 1000 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. # **6.3 Recommended Operating Conditions** | | | | | MIN | MAX | UNIT | |-----------------|--------------------------------|--------------|---------|-----------------|-----------------------|------| | V <sub>CC</sub> | Supply voltage | | | 2.3 | 5.5 | V | | ., | High-level input voltage | SCL, SDA | 0.7 × ' | / <sub>cc</sub> | V <sub>CC</sub> | V | | V <sub>IH</sub> | nigh-level input voltage | A2-A0, P7-P0 | | 2 | 5.5 | V | | V | Low-level input voltage | SCL, SDA | - | 0.5 | 0.3 × V <sub>CC</sub> | V | | V <sub>IL</sub> | Low-level input voltage | A2-A0, P7-P0 | - | 0.5 | 0.3 × V <sub>CC</sub> | V | | I <sub>OH</sub> | High-level output current | P7-P0 | | | -10 | mA | | I <sub>OL</sub> | Low-level output current | P7-P0 | | | 25 | mA | | T <sub>A</sub> | Operating free-air temperature | | | <del>-4</del> 0 | 85 | °C | #### 6.4 Thermal Information | | | PCA9554A | | | | | | | | |------------------|----------------------------------------|--------------|---------------|----------------|--------------|---------------|----------------|----------------|------| | | THERMAL METRIC(1) | DB<br>(SSOP) | DBQ<br>(SSOP) | DGV<br>(TVSOP) | DW<br>(SOIC) | PW<br>(TSSOP) | RGT<br>(TSSOP) | RGV<br>(TSSOP) | UNIT | | | | 16 PINS | | R <sub>0JA</sub> | Junction-to-ambient thermal resistance | 113.2 | 121.7 | 120 | 84.7 | 122 | 63.2 | 51 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC package thermal metrics application report. <sup>(2)</sup> The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ### **6.5 Electrical Characteristics** over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> | MIN | TYP <sup>(1)</sup> | MAX | UNIT | |-------------------|-------------------------------------------------|----------------------------------------------------------------------------------------|-----------------|------|--------------------|------|------| | V <sub>IK</sub> | Input diode clamp voltage | I <sub>I</sub> = -18 mA | 2.3 V to 5.5 V | -1.2 | | | V | | V <sub>PORR</sub> | Power-onreset voltage,V <sub>CC</sub> rising | $V_I = V_{CC}$ or GND, $I_O = 0$ | | | 1.2 | 1.5 | V | | $V_{PORF}$ | Power-onreset voltage, $V_{CC}$ falling | $V_I = V_{CC}$ or GND, $I_O = 0$ | | 0.75 | 1 | | V | | | | | 2.3 V | 1.8 | | | | | | | | 3 V | 2.6 | | | | | | | I <sub>OH</sub> = -8 mA | 4.5 V | 3.1 | | | | | . , | D | | 4.75 V | 4.1 | | | ., | | V <sub>OH</sub> | P-port high-level output voltage <sup>(2)</sup> | | 2.3 V | 1.7 | | | V | | | | 1 - 40 4 | 3 V | 2.5 | | | | | | | I <sub>OH</sub> = –10 mA | 4.5 V | 3 | | | | | | | | 4.75 V | 4 | | | | | | SDA | V <sub>OL</sub> = 0.4 V | 2.3 V to 5.5 V | 3 | 8 | | | | | | | 2.3 V | 8 | 10 | | | | | | | 3 V | 8 | 14 | | | | | | V <sub>OL</sub> = 0.5 V | 4.5 V | 8 | 17 | | | | | <b>5</b> (3) | | 4.75 V | 8 | 35 | | | | l <sub>OL</sub> | P port <sup>(3)</sup> | | 2.3 V | 10 | 13 | | mA | | | | | 3 V | 10 | 19 | | | | | | V <sub>OL</sub> = 0.7 V | 4.5 V | 10 | 24 | | | | | | | 4.75 V | 10 | 45 | | | | | INT | V <sub>OL</sub> = 0.4 V | 2.3 V to 5.5 V | 3 | 10 | | | | | SCL, SDA | | | ., | | ±1 | | | l <sub>l</sub> | A2-A0 | $V_{I} = V_{CC}$ or GND | 2.3 V to 5.5 V | | | ±1 | μA | | I <sub>IH</sub> | P port | V <sub>I</sub> = V <sub>CC</sub> | 2.3 V to 5.5 V | | | 1 | μA | | I <sub>IL</sub> | P port | V <sub>I</sub> = GND | 2.3 V to 5.5 V | | | -100 | μA | | | | | 5.5 V | | 104 | 175 | - | | | | $V_I = V_{CC}$ , $I_O = 0$ , $I/O = inputs$ ,<br>$f_{scl} = 400 \text{ kHz}$ , No load | 3.6 V | | 50 | 90 | | | | 0 | Isci 100 KHZ, 110 1000 | 2.7 V | | 20 | 65 | | | | Operating mode | | 5.5 V | | 60 | 150 | | | | | $V_1 = V_{CC}$ , $I_O = 0$ , $I/O = inputs$ , $f_{scl} = 100 \text{ kHz}$ , No load | 3.6 V | | 15 | 40 | | | | | Isci 100 KHZ, 110 load | 2.7 V | | 8 | 20 | | | I <sub>CC</sub> | | | 5.5 V | | 450 | 700 | μA | | | | $V_I = GND$ , $I_O = 0$ , $I/O = inputs$ ,<br>$f_{scl} = 0$ kHz, No load | 3.6 V | | 300 | 600 | | | | | Isci VIII.2, Ito load | 2.7 V | | 230 | 500 | | | | Standby mode | | 5.5 V | | 1.9 | 3.5 | | | | | $V_I = V_{CC}$ , $I_O = 0$ , $I/O = inputs$ ,<br>$f_{scl} = 0$ kHz, No load | 3.6 V | | 1.1 | 1.8 | | | | | I <sub>SCI</sub> = 0 kHz, No load | 2.7 V | | 1 | 1.6 | | | | I | One input at V <sub>CC</sub> – 0.6 V, Other inputs at V <sub>CC</sub> or GND | 2.3 V to 5.5 V | | | 1.5 | | | ΔI <sub>CC</sub> | Additional current in standby mode | Every LED I/O at V <sub>I</sub> = 4.3 V;<br>f <sub>scI</sub> = 0 kHz | 5.5 V | | | 1 | mA | | Cı | SCL | V <sub>I</sub> = V <sub>CC</sub> or GND | 2.3 V to 5.5 V | | 4 | 8 | pF | | | SDA | | | | 5.5 | 9.5 | | | $C_{io}$ | P port | V <sub>IO</sub> = V <sub>CC</sub> or GND | 2.3 V to 5.5 V | | 8 | 9.5 | pF | All typical values are at nominal supply voltage (2.5-V, 3.3-V, or 5-V $V_{CC}$ ) and $T_A$ = 25°C. (1) The total current sourced by all I/Os must be limited to 85 mA. <sup>(2)</sup> (3) Each I/O must be externally limited to a maximum of 25 mA, and the P port (P0 to P7) must be limited to a maximum current of 200 mA. # 6.6 I<sup>2</sup>C Interface Timing Requirements over operating free-air temperature range (unless otherwise noted) (see 図 7-1) | | | | STANDARD<br>I <sup>2</sup> C BU | | FAST MODE<br>I <sup>2</sup> C BUS | | UNIT | |-----------------------|---------------------------------------------------|------------------------------------------|---------------------------------|------|---------------------------------------|-----|------| | | | | MIN | MAX | MIN | MAX | | | f <sub>scl</sub> | I <sup>2</sup> C clock frequency | | 0 | 100 | 0 | 400 | kHz | | t <sub>sch</sub> | I <sup>2</sup> C clock high time | | 4 | | 0.6 | | μs | | t <sub>scl</sub> | I <sup>2</sup> C clock low time | | 4.7 | | 1.3 | | μs | | t <sub>sp</sub> | I <sup>2</sup> C spike time | | | 50 | | 50 | ns | | t <sub>sds</sub> | I <sup>2</sup> C serial-data setup time | | 250 | | 100 | | ns | | t <sub>sdh</sub> | I <sup>2</sup> C serial-data hold time | | 0 | | 0 | | ns | | t <sub>icr</sub> | I <sup>2</sup> C input rise time | | | 1000 | 20 + 0.1C <sub>b</sub> (1) | 300 | ns | | t <sub>icf</sub> | I <sup>2</sup> C input fall time | | | 300 | 20 + 0.1C <sub>b</sub> (1) | 300 | ns | | t <sub>ocf</sub> | I <sup>2</sup> C output fall time | 10-pF to 400-pF bus | | 300 | 20 + 0.1C <sub>b</sub> <sup>(1)</sup> | 300 | ns | | t <sub>buf</sub> | I <sup>2</sup> C bus free time between Stop and | d Start | 4.7 | | 1.3 | | μs | | t <sub>sts</sub> | I <sup>2</sup> C Start or repeated Start conditio | n setup | 4.7 | | 0.6 | | μs | | t <sub>sth</sub> | I <sup>2</sup> C Start or repeated Start conditio | n hold | 4 | | 0.6 | | μs | | t <sub>sps</sub> | I <sup>2</sup> C Stop condition setup | | 4 | | 0.6 | | μs | | t <sub>vd(data)</sub> | Valid data time | SCL low to SDA output valid | 300 | | 50 | | ns | | t <sub>vd(ack)</sub> | Valid data time of ACK condition | ACK signal from SCL low to SDA (out) low | 0.3 | 3.45 | 0.1 | 0.9 | μs | | C <sub>b</sub> | I <sup>2</sup> C bus capacitive load | • | | 400 | | 400 | ns | <sup>(1)</sup> C<sub>b</sub> = Total capacitive load of one bus in pF # **6.7 Switching Characteristics** over operating free-air temperature range (unless otherwise noted) (see ⋈ 7-2 and ⋈ 7-3) | PARAMETER FROM (INPUT) | | TO<br>(OUTPUT) | STANDARD MODE<br>I <sup>2</sup> C BUS | FAST MODE<br>I <sup>2</sup> C BUS | UNIT | | |------------------------|----------------------------|----------------|---------------------------------------|-----------------------------------|---------|----| | | | (INPUT) | (001701) | MIN MAX | MIN MAX | | | t <sub>iv</sub> | Interrupt valid time | P port | ĪNT | 4 | 4 | μs | | t <sub>ir</sub> | Interrupt reset delay time | SCL | ĪNT | 4 | 4 | μs | | t <sub>pv</sub> | Output data valid | SCL | P7-P0 | 350 | 350 | ns | | t <sub>ps</sub> | Input data setup time | P port | SCL | 100 | 100 | ns | | t <sub>ph</sub> | Input data hold time | P port | SCL | 1 | 1 | μs | # **6.8 Typical Characteristics** $T_A = 25$ °C (unless otherwise noted) 図 6-1. Supply Current (I<sub>CC</sub>, Operating Mode) vs Temperature (T<sub>A</sub>) at Four Supply Voltages 図 6-2. Supply Current (ICC, Standby Mode) vs Temperature (T<sub>A</sub>) at Four Supply Voltages 図 6-3. Supply Current ( $I_{CC}$ , Operating Mode) vs Supply Voltage ( $V_{CC}$ ) 図 6-4. Output Low Voltage (V<sub>OL</sub>) vs Temperature (T<sub>A</sub>) for P-Port I/Os 図 6-5. Sink Current (I<sub>OL</sub>) vs Output Low Voltage (V<sub>OL</sub>) for P-Ports at Four Supply Voltages 図 6-6. Output High Voltage (V<sub>CC</sub> – V<sub>OH</sub>) vs Temperature (T<sub>A</sub>) for P-Ports 図 6-7. Source Current (I<sub>OH</sub>) vs Output High Voltage (V<sub>OH</sub>) for P-Ports at Four Supply Voltages 図 6-8. Output High Voltage (V<sub>OH</sub>) vs Supply Voltage (V<sub>CC</sub>) for P-Ports 図 6-9. Supply Current ( $I_{CC}$ ) vs Number of I/Os Held | 図 6-10. $\triangle$ $I_{CC}$ vs Temperature for Different $V_{CC}$ ( $V_I$ = Low (#) $V_{CC} - 0.6 V$ ## 7 Parameter Measurement Information **SDA LOAD CONFIGURATION** **VOLTAGE WAVEFORMS** | BYTE DESCRIPTIO | | | |-----------------|--------------------------|--| | 1 | I <sup>2</sup> C address | | | 2, 3 | P-port data | | - A. $C_L$ includes probe and jig capacitance. - B. All inputs are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, Z<sub>O</sub> = 50 $\Omega$ , $t_r/t_f \leq$ 30 ns. - C. All parameters and waveforms are not applicable to all devices. # 図 7-1. I<sup>2</sup>C Interface Load Circuit And Voltage Waveforms #### INTERRUPT LOAD CONFIGURATION - A. C<sub>L</sub> includes probe and jig capacitance. - B. All inputs are supplied by generators having the following characteristics: PRR ≤ 10 MHz, Z<sub>O</sub> = 50 Ω, t<sub>t</sub>/t<sub>f</sub> ≤ 30 ns. - C. All parameters and waveforms are not applicable to all devices. 図 7-2. Interrupt Load Circuit And Voltage Waveforms P-PORT LOAD CONFIGURATION WRITE MODE $(R/\overline{W} = 0)$ - A. $C_L$ includes probe and jig capacitance. - B. $t_{pv}$ is measured from 0.7 × $V_{CC}$ on SCL to 50% I/O pin output. - C. All inputs are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_0 = 50 \Omega$ , $t_r/t_f \leq$ 30 ns. - D. The outputs are measured one at a time, with one transition per measurement. - E. All parameters and waveforms are not applicable to all devices. 図 7-3. P-Port Load Circuit And Voltage Waveforms # **8 Detailed Description** # 8.1 Functional Block Diagram - A. Pin numbers shown are for the DB, DBQ, DGV, DW, or PW package. - B. All I/Os are set to inputs at reset. 図 8-1. Logic Diagram A. At power-on reset, all registers return to default values. 図 8-2. Simplified Schematic Of P0 To P7 ### 8.2 Device Functional Modes ### 8.2.1 Power-On Reset When power (from 0 V) is applied to $V_{CC}$ , an internal power-on reset holds the PCA9554A in a reset condition until $V_{CC}$ has reached $V_{PORR}$ . At that point, the reset condition is released and the PCA9554A registers and $I^2C/SMBus$ state machine will initialize to their default states. After that, $V_{CC}$ must be lowered to below 0.2 V and then back up to the operating voltage for a power-reset cycle. #### 8.2.2 I/O Port When an I/O is configured as an input, FETs Q1 and Q2 (in $\boxtimes$ 8-2) are off, which creates a high impedance input with a weak pullup (100 k $\Omega$ typ) to V<sub>CC</sub>. The input voltage may be raised above V<sub>CC</sub> to a maximum of 5.5 V. If the I/O is configured as an output, Q1 or Q2 is enabled, depending on the state of the output port register. In this case, there are low impedance paths between the I/O pin and either $V_{CC}$ or GND. The external voltage applied to this I/O pin should not exceed the recommended levels for proper operation. ### 8.2.3 Interrupt Output (INT) An interrupt is generated by any rising or falling edge of the port inputs in the input mode. After time, $t_{iv}$ , the signal $\overline{INT}$ is valid. Resetting the interrupt circuit is achieved when data on the port is changed to the original setting, data is read from the port that generated the interrupt. Resetting occurs in the read mode at the acknowledge (ACK) or not acknowledge (NACK) bit after the rising edge of the SCL signal. Interrupts that occur during the ACK or NACK clock pulse can be lost (or be very short) due to the resetting of the interrupt during this pulse. Each change of the I/Os after resetting is detected and is transmitted as $\overline{\text{INT}}$ . Writing to another device does not affect the interrupt circuit, and a pin configured as an output cannot cause an interrupt. Changing an I/O from an output to an input may cause a false interrupt to occur, if the state of the pin does not match the contents of the Input Port register. Because each 8-pin port is read independently, the interrupt caused by port 0 is not cleared by a read of port 1 or vice versa. The $\overline{\text{INT}}$ output has an open-drain structure and requires pull-up resistor to $V_{CC}$ . #### 8.2.3.1 Interrupt Errata #### 8.2.3.1.1 Description The INT will be improperly de-asserted if the following two conditions occur: 1. The last I<sup>2</sup>C command byte (register pointer) written to the device was 00h. #### **Note** This generally means the last operation with the device was a Read of the input register. However, the command byte may have been written with 00h without ever going on to read the input register. After reading from the device, if no other command byte written, it will remain 00h. 2. Any other slave device on the I<sup>2</sup>C bus acknowledges an address byte with the R/W bit set high #### 8.2.3.1.2 System Impact Can cause improper interrupt handling as the Master will see the interrupt as being cleared. #### 8.2.3.1.3 System Workaround Minor software change: User must change command byte to something besides 00h after a Read operation to the PCA9554A device or before reading from another slave device. #### Note Software change will be compatible with other versions (competition and TI redesigns) of this device. # 8.3 Programming #### 8.3.1 I<sup>2</sup>C Interface The bidirectional I<sup>2</sup>C bus consists of the serial clock (SCL) and serial data (SDA) lines. Both lines must be connected to a positive supply through a pullup resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy. I<sup>2</sup>C communication with this device is initiated by a master sending a Start condition, a high-to-low transition on the SDA input/output while the SCL input is high (see 8.3). After the Start condition, the device address byte is sent, most significant bit (MSB) first, including the data direction bit (R/ $\overline{W}$ ). After receiving the valid address byte, this device responds with an acknowledge (ACK), a low on the SDA input/ output during the high of the ACK-related clock pulse. The address inputs (A0-A2) of the slave device must not be changed between the Start and Stop conditions. On the I<sup>2</sup>C bus, only one data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the high pulse of the clock period, as changes in the data line at this time are interpreted as control commands (Start or Stop) (see 38-4). A Stop condition, a low-to-high transition on the SDA input/output while the SCL input is high, is sent by the master (see **8-3**). Any number of data bytes can be transferred from the transmitter to receiver between the Start and Stop conditions. Each byte of eight bits is followed by one ACK bit. The transmitter must release the SDA line before the receiver can send an ACK bit. The device that acknowledges must pull down the SDA line during the ACK clock pulse so that the SDA line is stable low during the high pulse of the ACK-related clock period (see 🗵 8-5). When a slave receiver is addressed, it must generate an ACK after each byte is received. Similarly, the master must generate an ACK after each byte that it receives from the slave transmitter. Setup and hold times must be met to ensure proper operation. Copyright © 2021 Texas Instruments Incorporated Submit Document Feedback A master receiver will signal an end of data to the slave transmitter by not generating an acknowledge (NACK) after the last byte has been clocked out of the slave. This is done by the master receiver by holding the SDA line high. In this event, the transmitter must release the data line to enable the master to generate a Stop condition. 図 8-3. Definition Of Start And Stop Conditions 図 8-4. Bit Transfer 図 8-5. Acknowledgment On The I<sup>2</sup>C Bus ### 8.3.2 Register Map 表 8-1. Interface Definition | BYTE | BIT | | | | | | | | | | | | |--------------------------------|---------|----|----|----|----|----|----|---------|--|--|--|--| | BITE | 7 (MSB) | 6 | 5 | 4 | 3 | 2 | 1 | 0 (LSB) | | | | | | I <sup>2</sup> C slave address | L | Н | Н | Н | A2 | A1 | A0 | R/W | | | | | | Px I/O data bus | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | | | | | Submit Document Feedback #### 8.3.2.1 Device Address 8-6 shows the address byte for the PCA9554A. 図 8-6. Pca9554a Address 表 8-2. Address Reference | | INPUTS | | I <sup>2</sup> C BUS SLAVE ADDRESS | |----|--------|----|------------------------------------| | A2 | A1 | A0 | 1 0 DOS SERVE ADDRESS | | L | L | L | 56 (decimal), 38 (hexadecimal) | | L | L | Н | 57 (decimal), 39 (hexadecimal) | | L | Н | L | 58 (decimal), 3A (hexadecimal) | | L | Н | Н | 59 (decimal), 3B (hexadecimal) | | Н | L | L | 60 (decimal), 3C (hexadecimal) | | Н | L | Н | 61 (decimal), 3D (hexadecimal) | | Н | Н | L | 62 (decimal), 3E (hexadecimal) | | Н | Н | Н | 63 (decimal), 3F (hexadecimal) | The last bit of the slave address defines the operation (read or write) to be performed. When it is high (1), a read is selected. A low (0) selects a write operation. ## 8.3.2.2 Control Register And Command Byte Following the successful acknowledgment of the address byte, the bus master sends a command byte that is stored in the control register in the PCA9554A. Two bits of this command byte state the operation (read or write) and the internal register (input, output, polarity inversion or configuration) that will be affected. This register can be written or read through the I<sup>2</sup>C bus. The command byte is sent only during a write transmission. Once a command byte has been sent, the register that was addressed continues to be accessed by reads until a new command byte has been sent. 図 8-7. Control Register Bits 表 8-3. Command Byte | CONTROL RE | GISTER BITS | COMMAND BYTE | REGISTER | PROTOCOL | POWER-UP | |------------|-------------|--------------|--------------------|-----------------|-----------| | B1 | В0 | (HEX) | REGISTER | PROTOCOL | DEFAULT | | 0 | 0 | 0x00 | Input Port | Read byte | XXXX XXXX | | 0 | 1 | 0x01 | Output Port | Read/write byte | 1111 1111 | | 1 | 0 | 0x02 | Polarity Inversion | Read/write byte | 0000 0000 | | 1 | 1 | 0x03 | Configuration | Read/write byte | 1111 1111 | Copyright © 2021 Texas Instruments Incorporated #### 8.3.2.3 Register Descriptions The Input Port register (register 0) reflects the incoming logic levels of the pins, regardless of whether the pin is defined as an input or an output by the Configuration register. It only acts on read operation. Writes to these registers have no effect. The default value, X, is determined by the externally applied logic level. Before a read operation, a write transmission is sent with the command byte to let the I<sup>2</sup>C device know that the Input Port register will be accessed next. 表 8-4. Register 0 (Input Port Register) | BIT | 17 | 16 | 15 | 14 | 13 | 12 | I1 | 10 | |---------|----|----|----|----|----|----|----|----| | DEFAULT | Х | Х | Х | Х | Х | Х | Х | Х | The Output Port register (register 1) shows the outgoing logic levels of the pins defined as outputs by the Configuration register. Bit values in this register have no effect on pins defined as inputs. In turn, reads from this register reflect the value that is in the flip-flop controlling the output selection, not the actual pin value. 表 8-5. Register 1 (Output Port Register) | | | _ | • | • | _ | , | | | |---------|----|----|----|----|----|----|----|----| | BIT | 07 | O6 | O5 | 04 | O3 | O2 | 01 | 00 | | DEFAULT | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | The Polarity Inversion register (register 2) allows polarity inversion of pins defined as inputs by the Configuration register. If a bit in this register is set (written with 1), the corresponding port pin polarity is inverted. If a bit in this register is cleared (written with a 0), the corresponding port pin original polarity is retained. 表 8-6. Register 2 (Polarity Inversion Register) | | | • | • | • | | • | | | | |---------|----|----|----|----|----|----|----|----|--| | BIT | N7 | N6 | N5 | N4 | N3 | N2 | N1 | N0 | | | DEFAULT | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | The Configuration register (register 3) configures the directions of the I/O pins. If a bit in this register is set to 1, the corresponding port pin is enabled as an input with high impedance output driver. If a bit in this register is cleared to 0, the corresponding port pin is enabled as an output. 表 8-7. Register 3 (Configuration Register) | BIT | C7 | C6 | C5 | C4 | C3 | C2 | C1 | C0 | |---------|----|----|----|----|----|----|----|----| | DEFAULT | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | #### 8.3.2.4 Bus Transactions Data is exchanged between the master and PCA9554A through write and read commands. #### 8.3.2.4.1 Writes Data is transmitted to the PCA9554A by sending the device address and setting the least-significant bit to a logic 0 (see $\boxtimes$ 8-6 for device address). The command byte is sent after the address and determines which register receives the data that follows the command byte (see $\boxtimes$ 8-8 and $\boxtimes$ 8-9). There is no limitation on the number of data bytes sent in one write transmission. 図 8-8. Write To Output Port Register 図 8-9. Write To Configuration Or Polarity Inversion Registers #### 8.3.2.4.2 Reads The bus master first must send the PCA9554A address with the least significant bit (LSB) set to a logic 0 (see 8-6 for device address). The command byte is sent after the address and determines which register is accessed. After a restart, the device address is sent again, but this time the LSB is set to a logic 1. Data from the register defined by the command byte then is sent by the PCA9554A (see 8-10 and 8-11). After a restart, the value of the register defined by the command byte matches the register being accessed when the restart occurred. Data is clocked into the register on the rising edge of the ACK clock pulse. There is no limitation on the number of data bytes received in one read transmission, but when the final byte is received, the bus master must not acknowledge the data. 図 8-10. Read From Register - A. This figure assumes the command byte has previously been programmed with 00h. - B. Transfer of data can be stopped at any moment by a Stop condition. - C. This figure eliminates the command byte transfer, a restart, and slave address call between the initial slave address call and actual data transfer from the P port. See 🗵 8-10 for these details. 図 8-11. Read From Input Port Register # 9 Application Information Disclaimer #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ## 9.1 Application Information ## 9.1.1 Typical Application ☑ 9-1 shows an application in which the PCA9554A can be used. - A. Device address is configured as 0111000 for this example. - B. P0, P2, and P3 are configured as outputs. - C. P1, P4, and P5 are configured as inputs. - D. P6 and P7 are not used and have internal 100-kΩ pullup resistors to protect them from floating. 図 9-1. Typical Application #### 9.1.1.1 Detailed Design Procedure #### 9.1.1.1.1 Minimizing I<sub>CC</sub> When I/Os Control Leds When the I/Os are used to control LEDs, they are normally connected to $V_{CC}$ through a resistor as shown in $\boxtimes$ 9-1. Because the LED acts as a diode, when the LED is off, the I/O $V_{IN}$ is about 1.2 V less than $V_{CC}$ . The supply current, $I_{CC}$ , increases as $V_{IN}$ becomes lower than $V_{CC}$ and is specified as $\Delta I_{CC}$ in *Electrical Characteristics*. For battery-powered applications, it is essential that the voltage of I/O pins is greater than or equal to $V_{CC}$ when the LED is off to minimize current consumption. $\boxtimes$ 9-2 shows a high-value resistor in parallel with the LED. $\boxtimes$ 9-3 shows $V_{CC}$ less than the LED supply voltage by at least 1.2 V. Both of these methods maintain the I/O $V_{IN}$ at or above $V_{CC}$ and prevents additional supply-current consumption when the LED is off. 図 9-2. High-Value Resistor In Parallel With The Led 図 9-3. Device Supplied By A Lower Voltage Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated # 10 Power Supply Recommendations ## 10.1 Power-On Reset Requirements In the event of a glitch or data corruption, PCA9554A can be reset to its default conditions by using the power-on reset feature. Power-on reset requires that the device go through a power cycle to be completely reset. This reset also happens when the device is powered on for the first time in an application. The two types of power-on reset are shown in $\boxtimes$ 10-1 and $\boxtimes$ 10-2. 図 10-1. $V_{CC}$ Is Lowered Below 0.2 V Or 0 V And Then Ramped Up To $V_{CC}$ 図 10-2. V<sub>CC</sub> Is Lowered Below The Por Threshold, Then Ramped Back Up To V<sub>CC</sub> 表 10-1 specifies the performance of the power-on reset feature for PCA9554A for both types of power-on reset. 表 10-1. Recommended Supply Sequencing And Ramp Rates<sup>(1)</sup> | | PARAMETER | | MIN | TYP | MAX | UNIT | |---------------------------|---------------------------------------------------------------------------------------------------------------|------------|-------|-----|------|------| | V <sub>CC_FT</sub> | Fall rate | See 図 10-1 | 1 | · | 100 | ms | | V <sub>CC_RT</sub> | Rise rate | See ⊠ 10-1 | 0.01 | | 100 | ms | | V <sub>CC_TRR_GND</sub> | Time to re-ramp (when V <sub>CC</sub> drops to GND) | See 図 10-1 | 0.001 | | | ms | | V <sub>CC_TRR_POR50</sub> | Time to re-ramp (when V <sub>CC</sub> drops to V <sub>POR_MIN</sub> – 50 mV) | See ⊠ 10-2 | 0.001 | | | ms | | V <sub>CC_GH</sub> | Level that $V_{CCP}$ can glitch down to, but not cause a functional disruption when $V_{CCX\_GW}$ = 1 $\mu s$ | See ⊠ 10-3 | | | 1.2 | V | | V <sub>CC_GW</sub> | Glitch width that will not cause a functional disruption when $V_{CCX\_GH} = 0.5 \times V_{CCx}$ | See ⊠ 10-3 | | | | μs | | V <sub>PORF</sub> | Voltage trip point of POR on falling V <sub>CC</sub> | | 0.767 | 1 | .144 | V | | V <sub>PORR</sub> | Voltage trip point of POR on rising V <sub>CC</sub> | | 1.033 | 1 | .428 | V | <sup>(1)</sup> $T_A = -40$ °C to 85°C (unless otherwise noted) Glitches in the power supply can also affect the power-on reset performance of this device. The glitch width $(V_{CC\_GW})$ and height $(V_{CC\_GH})$ are dependent on each other. The bypass capacitance, source impedance, and the device impedance are factors that affect power-on reset performance. $\boxtimes$ 10-3 and $\not\equiv$ 10-1 provide more information on how to measure these specifications. 図 10-3. Glitch Width And Glitch Height $V_{POR}$ is critical to the power-on reset. $V_{POR}$ is the voltage level at which the reset condition is released and all the registers and the I<sup>2</sup>C/SMBus state machine are initialized to their default states. The value of $V_{POR}$ differs based on the $V_{CC}$ being lowered to or from 0. $\boxtimes$ 10-4 and $\equiv$ 10-1 provide more details on this specification. # 11 Device and Documentation Support ## 11.1 サポート・リソース TI E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。 TI の使用条件を参照してください。 #### 11.2 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 ## 11.3 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい ESD 対策をとらないと、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 ### 11.4 用語集 TI 用語集 この用語集には、用語や略語の一覧および定義が記載されています。 # 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2021 Texas Instruments Incorporated www.ti.com 2-May-2024 #### PACKAGING INFORMATION | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | PCA9554ADBQR | NRND | SSOP | DBQ | 16 | | TBD | Call TI | Call TI | -40 to 85 | | | | PCA9554ADGV | NRND | TVSOP | DGV | 16 | | TBD | Call TI | Call TI | -40 to 85 | | | | PCA9554ADGVR | ACTIVE | TVSOP | DGV | 16 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PD554A | Samples | | PCA9554ARGTR | ACTIVE | VQFN | RGT | 16 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | ZVH | Samples | | PCA9554ARGVR | ACTIVE | VQFN | RGV | 16 | 2500 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | PD554A | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and # **PACKAGE OPTION ADDENDUM** www.ti.com 2-May-2024 continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 3-May-2024 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | PCA9554ADGVR | TVSOP | DGV | 16 | 2000 | 330.0 | 12.4 | 6.8 | 4.0 | 1.6 | 8.0 | 12.0 | Q1 | | PCA9554ARGTR | VQFN | RGT | 16 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | PCA9554ARGVR | VQFN | RGV | 16 | 2500 | 330.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 | www.ti.com 3-May-2024 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | PCA9554ADGVR | TVSOP | DGV | 16 | 2000 | 356.0 | 356.0 | 35.0 | | PCA9554ARGTR | VQFN | RGT | 16 | 3000 | 367.0 | 367.0 | 35.0 | | PCA9554ARGVR | VQFN | RGV | 16 | 2500 | 356.0 | 356.0 | 35.0 | Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. 4 x 4, 0.65 mm pitch PLASTIC QUAD FLATPACK - NO LEAD Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4224748/A #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ## 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated