**SN74AHC1G125** JAJSRG5M - AUGUST 1997 - REVISED FEBRUARY 2024 # SN74AHC1G125 3 ステート出力搭載シングルバス バッファ ゲート ## 1 特長 - 動作範囲:2V~5.5V - 最大 t<sub>nd</sub> 6ns (5V 時) - 低消費電力、最大 I<sub>CC</sub>: 10μA - 5V で ±8mA の出力駆動能力 ## 2 アプリケーション - プロジェクタ - テレビ - サーバー - モーター制御:AC 誘導 - メディカル・モニタ - 電子 POS ## 3 概要 SN74AHC1G125 デバイスは、3 ステート出力を搭載した シングル バス バッファ ゲート / ライン ドライバです。出力 イネーブル ( $\overline{OE}$ ) 入力が HIGH になると、出力はディセー ブルされます。ここで、OE が Low の場合、真のデータが A 入力から Y 出力に渡されます。 ## パッケージ情報 | 部品番号 | パッケージ (1) | パッケージ サイズ <sup>(2)</sup> | 本体サイズ <sup>(3)</sup> | |--------------|------------------|--------------------------|----------------------| | | DBV (SOT-23, 5) | 2.8mm × 2.8mm | 2.9mm x 1.6mm | | SN74AHC1G125 | DCK (SC-70, 5) | 2.00mm × 2.1mm | 2mm × 1.25mm | | | DRL (SOT-553, 5) | 1.6mm × 1.6mm | 1.6mm × 1.2mm | - 詳細については、セクション 11 を参照してください。 - パッケージ サイズ (長さ×幅) は公称値であり、該当する場合はピ ンも含まれます。 - (3) 本体サイズ (長さ×幅) は公称値であり、ピンは含まれません。 ## **Table of Contents** | 1 特長 | |----------------------------------------------------------------| | 2 アプリケーション | | 3 概要 | | 4 Pin Configuration and Functions | | 5 Specifications | | 5.1 Absolute Maximum Ratings | | 5.2 ESD Ratings | | 5.3 Recommended Operating Conditions | | 5.4 Thermal Information | | 5.5 Electrical Characteristics | | 5.6 Switching Characteristics, V <sub>CC</sub> = 3.3 V ± 0.3 V | | 5.7 Switching Characteristics, V <sub>CC</sub> = 5 V ± 0.5 V | | 5.8 Operating Characteristics | | 5.9 Typical Characteristics | | 6 Parameter Measurement Information | | 7 Detailed Description | | 7.1 Overview | | 7.2 Functional Block Diagram | | 7.3 Feature Description | 9 | |-----------------------------------------|----| | 7.4 Device Functional Modes | 9 | | 8 Application and Implementation | 10 | | 8.1 Application Information | 10 | | 8.2 Typical Application | 10 | | 8.3 Power Supply Recommendations | 11 | | 8.4 Layout | 11 | | 9 Device and Documentation Support | | | 9.1 Documentation Support (Analog) | 12 | | 9.2ドキュメントの更新通知を受け取る方法 | | | 9.3 サポート・リソース | 12 | | 9.4 Trademarks | 12 | | 9.5 静電気放電に関する注意事項 | 12 | | 9.6 用語集 | 12 | | 10 Revision History | | | 11 Mechanical, Packaging, and Orderable | | | Information | 13 | | | | ## **4 Pin Configuration and Functions** See mechanical drawings for dimensions. 表 4-1. Pin Functions | | O. NAME | | DESCRIPTION | | | | |-----|-----------------|---|---------------|--|--|--| | NO. | | | DESCRIPTION | | | | | 1 | ŌĒ | I | Output Enable | | | | | 2 | Α | I | Input A | | | | | 3 | GND | _ | Ground Pin | | | | | 4 | Y | 0 | Output Y | | | | | 5 | V <sub>CC</sub> | _ | Power Pin | | | | (1) Signal Types: I = Input, O = Output, I/O = Input or Output 3 Product Folder Links: SN74AHC1G125 ## **5 Specifications** ## 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | |--------------------|-----------------------------------------------------------|-----------------------------|-----------------------|-----|------| | V <sub>CC</sub> | Supply voltage range | -0.5 | 7 | V | | | V <sub>I</sub> (2) | Input voltage range | -0.5 | 7 | V | | | V <sub>O</sub> (2) | Output voltage range | -0.5 | V <sub>CC</sub> + 0.5 | V | | | I <sub>IK</sub> | Input clamp current | | -20 | mA | | | I <sub>OK</sub> | Output clamp current | $V_O < 0$ or $V_O > V_{CC}$ | | ±20 | mA | | Io | Continuous output current | $V_O = 0$ to $V_{CC}$ | | ±25 | mA | | | Continuous channel current through V <sub>CC</sub> or GND | · | | ±50 | mA | | T <sub>stg</sub> | Storage temperature range | -65 | 150 | °C | | | TJ | Junction Temperature | | | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under セクション 5.3 is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 5.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|------------------------------------------------------------------------------------------|-------|------| | | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±1500 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±2000 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ### 5.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | |-----------------|------------------------------------|--------------------------------------------|------|-----------------|--------| | V <sub>CC</sub> | Supply voltage | | 2 | 5.5 | V | | | | V <sub>CC</sub> = 2 V | 1.5 | | | | V <sub>IH</sub> | High-level input voltage | V <sub>CC</sub> = 3 V | 2.1 | | V | | | | V <sub>CC</sub> = 5.5 V | 3.85 | | | | | | V <sub>CC</sub> = 2 V | | 0.5 | | | V <sub>IL</sub> | Low-level input voltage | V <sub>CC</sub> = 3 V | | 0.9 | V | | | | V <sub>CC</sub> = 5.5 V | | 1.65 | | | VI | Input voltage | | 0 | 5.5 | V | | Vo | Output voltage | | 0 | V <sub>CC</sub> | V | | | | V <sub>CC</sub> = 2 V | | -50 | μA | | I <sub>OH</sub> | High-level output current | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | | -4 | mA | | | | V <sub>CC</sub> = 5 V ± 0.5 V | | -8 | ША | | | | V <sub>CC</sub> = 2 V | | 50 | μA | | I <sub>OL</sub> | Low-level output current | V <sub>CC</sub> = 3.3 V ± 0.3 V | | 4 | mA | | | | V <sub>CC</sub> = 5 V ± 0.5 V | | 8 | MA | | A+/A>/ | Input transition rise or fall rate | V <sub>CC</sub> = 3.3 V ± 0.3 V | | 100 | ns/V | | Δt/Δv | input transition rise of fall fate | V <sub>CC</sub> = 5 V ± 0.5 V | | 20 | 115/ V | 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated <sup>(2)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | MIN | MAX | UNIT | |----------------|--------------------------------|-----|-----|------| | T <sub>A</sub> | Operating free-air temperature | -40 | 125 | °C | <sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs* (SCBA004). #### **5.4 Thermal Information** | | | | SN74AHC1G125 | | | | | |------------------------|----------------------------------------------|-----------------|----------------|---------------------|------|--|--| | | THERMAL METRIC(1) | DBV (SOT-23, 5) | DCK (SC-70, 5) | DRL<br>(SOT-553, 5) | UNIT | | | | | | | 5 PINS | | | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 278 | 289.2 | 328.7 | | | | | R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance | 180.5 | 205.8 | 105.1 | | | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 184.4 | 176.2 | 150.3 | °C/W | | | | ΨЈТ | Junction-to-top characterization parameter | 115.4 | 117.6 | 6.9 | C/VV | | | | ΨЈВ | Junction-to-board characterization parameter | 183.4 | 175.1 | 148.4 | | | | | R <sub>θJC(bot)</sub> | Junction-to-case (bot) thermal resistance | N/A | N/A | N/A | | | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report (SPRA953). ### 5.5 Electrical Characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST | | TA | = 25°C | | -40°C to | 85°C | -40°C to 125°C | | UNIT | |-----------------|------------------------------------------------------------------------------|-----------------------------------------|-----------------|------|--------|-------|----------|------|----------------|------|------| | | PARAMETER | CONDITIONS | V <sub>cc</sub> | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNII | | | | | 2 V | 1.9 | 2 | | 1.9 | | 1.9 | | | | | | I <sub>OH</sub> = -50 μA | 3 V | 2.9 | 3 | | 2.9 | | 2.9 | | | | V <sub>OH</sub> | High level output voltage | | 4.5 V | 4.4 | 4.5 | | 4.4 | | 4.4 | | V | | | | I <sub>OH</sub> = −4 mA | 3 V | 2.58 | | | 2.48 | | 2.48 | | | | | | I <sub>OH</sub> = −8 mA | 4.5 V | 3.94 | | | 3.8 | | 3.8 | | | | | | 2 V | | | 0.1 | | 0.1 | | 0.1 | | | | | Low level output voltage | Ι <sub>ΟL</sub> = 50 μΑ | 3 V | | | 0.1 | | 0.1 | | 0.1 | | | V <sub>OL</sub> | | | 4.5 V | | | 0.1 | | 0.1 | | 0.1 | V | | | | I <sub>OL</sub> = 4 mA | 3 V | | | 0.36 | | 0.44 | | 0.44 | | | | | I <sub>OL</sub> = 8 mA | 4.5 V | | | 0.36 | | 0.44 | | 0.44 | | | I | Input leakage current | V <sub>I</sub> = 5.5 V or GND | 0 V to<br>5.5 V | | | ±0.1 | | ±1 | | ±1 | μA | | I <sub>OZ</sub> | Off-State (High-Impedance<br>State) Output Current (of a 3-<br>State Output) | V <sub>I</sub> = V <sub>CC</sub> or GND | 5.5 V | | | ±0.25 | | ±2.5 | | ±2.5 | μA | | I <sub>CC</sub> | Supply current | $V_I = V_{CC}$<br>or GND, $I_O = 0$ | 5.5 V | | | 1 | | 10 | | 10 | μA | | Ci | Input capacitance | V <sub>I</sub> = V <sub>CC</sub> or GND | 5 V | | 4 | 10 | | 10 | | 10 | pF | | Co | Output capacitance | $V_O = V_{CC}$ or GND | 5 V | | 10 | | | | | | pF | 資料に関するフィードバック(ご意見やお問い合わせ)を送信 5 ## 5.6 Switching Characteristics, $V_{CC}$ = 3.3 V ± 0.3 V over recommended operating free-air temperature range (unless otherwise noted) (see Load Circuit and Voltage Waveforms) | PARAMETER | FROM | то | LOAD | | = 25°C | | –40°C to | 85°C | -40°C to | 125°C | UNIT | |------------------|---------|----------|------------------------|-----|--------|------|----------|------|----------|-------|------| | FARAMETER | (INPUT) | (OUTPUT) | CAPACITANCE | MIN | TYP | MAX | MIN | MAX | MIN | MAX | ONIT | | t <sub>PLH</sub> | Α | Y | C <sub>L</sub> = 15 pF | | 5.6 | 8 | 1 | 9.5 | 1 | 10.5 | ns | | t <sub>PHL</sub> | | • | OL - 10 pi | | 5.6 | 8 | 1 | 9.5 | 1 | 10.5 | 113 | | t <sub>PZH</sub> | ŌĒ | Y | C <sub>1</sub> = 15 pF | | 5.4 | 8 | 1 | 9.5 | 1 | 10.5 | ns | | t <sub>PZL</sub> | OL | • | OL - 10 pi | | 5.4 | 8 | 1 | 9.5 | 1 | 10.5 | 113 | | t <sub>PHZ</sub> | ŌĒ | Y | C <sub>L</sub> = 15 pF | | 7 | 9.7 | 1 | 11.5 | 1 | 12.5 | ns | | t <sub>PLZ</sub> | OL | • | OL - 10 pi | | 7 | 9.7 | 1 | 11.5 | 1 | 12.5 | 113 | | t <sub>PLH</sub> | Α | Y | C <sub>L</sub> = 50 pF | | 8.1 | 11.5 | 1 | 13 | 1 | 14 | ns | | t <sub>PHL</sub> | | l l | С[ – 30 рі | | 8.1 | 11.5 | 1 | 13 | 1 | 14 | 115 | | t <sub>PZH</sub> | ŌĒ | Y | C <sub>L</sub> = 50 pF | | 7.9 | 11.5 | 1 | 13 | 1 | 14 | ns | | t <sub>PZL</sub> | - OE | l l | С[ – 30 рі | | 7.9 | 11.5 | 1 | 13 | 1 | 14 | 115 | | t <sub>PHZ</sub> | ŌĒ | Y | C <sub>L</sub> = 50 pF | | 9.5 | 13.2 | 1 | 15 | 1 | 16 | ns | | t <sub>PLZ</sub> | OL | l | Ο <sub>L</sub> – 30 βι | | 9.5 | 13.2 | 1 | 15 | 1 | 16 | 115 | ## 5.7 Switching Characteristics, $V_{CC} = 5 V \pm 0.5 V$ over recommended operating free-air temperature range (unless otherwise noted) (see Load Circuit and Voltage Waveforms) | PARAMETER | FROM | то | LOAD | Т | A = 25°C | | -40°C to 8 | 5°C | -40°C to 12 | 25°C | UNIT | |------------------|---------|----------|------------------------|-----|----------|-----|------------|-----|-------------|------|------| | PARAMETER | (INPUT) | (OUTPUT) | CAPACITANCE | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNII | | t <sub>PLH</sub> | А | Y | C <sub>L</sub> = 15 pF | | 3.8 | 5.5 | 1 | 6.5 | 1 | 7 | ns | | t <sub>PHL</sub> | _ A | l | о[ – 13 рі | | 3.8 | 5.5 | 1 | 6.5 | 1 | 7 | 115 | | t <sub>PZH</sub> | ŌĒ | Y | C <sub>L</sub> = 15 pF | | 3.6 | 5.1 | 1 | 6 | 1 | 6.5 | ns | | t <sub>PZL</sub> | - OE | · | OL - 10 pi | | 3.6 | 5.1 | 1 | 6 | 1 | 6.5 | 113 | | t <sub>PHZ</sub> | ŌĒ | Y | C <sub>L</sub> = 15 pF | | 4.6 | 6.8 | 1 | 8 | 1 | 8.5 | ns | | t <sub>PLZ</sub> | OE . | · | OL - 10 pi | | 4.6 | 6.8 | 1 | 8 | 1 | 8.5 | 113 | | t <sub>PLH</sub> | Α | Y | $C_1 = 50 \text{ pF}$ | | 5.3 | 7.5 | 1 | 8.5 | 1 | 9.5 | ns | | t <sub>PHL</sub> | | l l | С[ – 30 рі | | 5.3 | 7.5 | 1 | 8.5 | 1 | 9.5 | 115 | | t <sub>PZH</sub> | ŌĒ | Y | C <sub>L</sub> = 50 pF | | 5.1 | 7.1 | 1 | 8 | 1 | 9 | ns | | t <sub>PZL</sub> | | l l | С[ – 30 рі | | 5.1 | 7.1 | 1 | 8 | 1 | 9 | 115 | | t <sub>PHZ</sub> | ŌĒ | Y | C <sub>L</sub> = 50 pF | | 6.1 | 8.8 | 1 | 10 | 1 | 11 | ns | | t <sub>PLZ</sub> | OL . | | O <sub>L</sub> = 30 pi | | 6.1 | 8.8 | 1 | 10 | 1 | 11 | 113 | ## 5.8 Operating Characteristics $V_{CC}$ = 5 V, $T_A$ = 25°C | | PARAMETER | TEST CON | IDITIONS | TYP | UNIT | |----------|-------------------------------|----------|-----------|-----|------| | $C_{pd}$ | Power dissipation capacitance | No load, | f = 1 MHz | 14 | pF | 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated ## **5.9 Typical Characteristics** ### **6 Parameter Measurement Information** NOTES: A. C<sub>L</sub> includes probe and jig capacitance. **INVERTING AND NONINVERTING OUTPUTS** - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_O$ = 50 $\Omega$ , $t_f \leq$ 3 ns. $t_f \leq$ 3 ns. - D. The outputs are measured one at a time with one input transition per measurement. - E. All parameters and waveforms are not applicable to all devices. 図 6-1. Load Circuit and Voltage Waveforms 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated English Data Sheet: SCLS377 LOW- AND HIGH-LEVEL ENABLING ## 7 Detailed Description ## 7.1 Overview The SN74AHC1G125 device is a single bus buffer gate/line driver with 3-state output. The output is disabled when the output-enable ( $\overline{OE}$ ) input is high. When $\overline{OE}$ is low, true data is passed from the A input to the Y output. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. ### 7.2 Functional Block Diagram 図 7-1. Logic Diagram (Positive Logic) ## 7.3 Feature Description - · Wide operating voltage range - Operates from 2 V to 5.5 V - · Allows down-voltage translation - Inputs accept voltages to 5.5 V ## 7.4 Device Functional Modes 表 7-1. Function Table | INPUT | S <sup>(1)</sup> | OUTPUT <sup>(2)</sup> | |-------|------------------|-----------------------| | ŌĒ | Α | Y | | L | Н | Н | | L | L | L | | Н | Χ | Z | - (1) H = High Voltage Level, L = Low Voltage Level, X = Don't Care - (2) H = Driving High, L = Driving Low, Z = High Impedance State ## 8 Application and Implementation 注 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 ## 8.1 Application Information SN74AHC1G125 is a low-drive CMOS device that can be used for a multitude of bus interface type applications where output ringing is a concern. The low drive and slow edge rates will minimize overshoot and undershoot on the outputs. The inputs can accept voltages to 5.5 V at any valid $V_{CC}$ making it Ideal for down translation. ### 8.2 Typical Application 図 8-1. Typical Application Schematic #### 8.2.1 Design Requirements This device uses CMOS technology and has balanced output drive. Care should be taken to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive will also create fast edges into light loads, so routing and load conditions should be considered to prevent ringing. #### 8.2.2 Detailed Design Procedure - 1. Recommended Input Conditions - For rise time and fall time specifications, see Δt/ΔV in the セクション 5.3 table. - For specified High and low levels, see $V_{IH}$ and $V_{IL}$ in the $\cancel{\ensuremath{ au/ au/ au}}$ 5.3 table. - 2. Recommend Output Conditions - Load currents should not exceed 25 mA per output and 50 mA total for the part. - Outputs should not be pulled above V<sub>CC</sub>. 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated #### 8.2.3 Application Curves ### 8.3 Power Supply Recommendations The power supply can be any voltage between the MIN and MAX supply voltage rating located in the セクション 5.3 table. Each $V_{CC}$ pin should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, 0.1 $\mu$ F is recommended. If there are multiple $V_{CC}$ pins, 0.01 $\mu$ F or 0.022 $\mu$ F is recommended for each power pin. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. A 0.1 $\mu$ F and 1 $\mu$ F are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results. #### 8.4 Layout #### 8.4.1 Layout Guidelines When using multiple bit logic devices, inputs should not float. In many cases, functions or parts of functions of digital logic devices are unused. Some examples are when only two inputs of a triple-input AND gate are used, or when only 3 of the 4-buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Specified in $\boxtimes$ 8-3 are rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or $V_{CC}$ , whichever makes more sense or is more convenient. It is acceptable to float outputs unless the part is a transceiver. If the transceiver has an output enable pin, it will disable the outputs section of the part when asserted. This will not disable the input section of the I/Os so they also cannot float when disabled. #### 8.4.1.1 Layout Example 図 8-3. Layout Diagram ## 9 Device and Documentation Support ## 9.1 Documentation Support (Analog) #### 9.1.1 Related Documentation For related documentation, see the following: - Texas Instruments, CMOS Power Consumption and Cpd Calculation application note - Texas Instruments, Designing With Logic application note - Texas Instruments, Thermal Characteristics of Standard Linear and Logic (SLL) Packages and Devices application note - Texas Instruments, Implications of Slow or Floating CMOS Inputs application note ### 9.2 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をク リックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。変更の詳細に ついては、改訂されたドキュメントに含まれている改訂履歴をご覧ください。 #### 9.3 サポート・リソース テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパ ートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要 な支援を迅速に得ることができます。 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕 様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツ ルメンツの使用条件を参照してください。 ## 9.4 Trademarks テキサス・インスツルメンツ E2E™ is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 9.5 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うこと を推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずか に変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 ### 9.6 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 ### 10 Revision History ## Changes from Revision L (October 2023) to Revision M (February 2024) Page Updated thermal values for DBV package from RθJA = 231.3 to 278, RθJC(top) = 119.9 to 180.5, RθJB = 60.6 to 184.4, ΨJT = 17.8 to 115.4, ΨJB = 60.1 to 183.4, RθJC(bot) = N/A, all values in °C/W ......5 ### Changes from Revision K (December 2014) to Revision L (October 2023) **Page** - Updated thermal values for DCK package from RθJA = 287.6 to 289.2, RθJC(top) = 97.7 to 205.8, RθJB = 65 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2024 Texas Instruments Incorporated ## 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 13 Product Folder Links: SN74AHC1G125 www.ti.com 13-Feb-2024 #### PACKAGING INFORMATION | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|---------------------|-------------------------------|--------------------|--------------|-----------------------------------|---------| | 74AHC1G125DBVRE4 | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | A25G | Samples | | 74AHC1G125DBVRG4 | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | A25G | Samples | | 74AHC1G125DBVTE4 | ACTIVE | SOT-23 | DBV | 5 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | A25G | Samples | | 74AHC1G125DBVTG4 | ACTIVE | SOT-23 | DBV | 5 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | A25G | Samples | | 74AHC1G125DCKRE4 | ACTIVE | SC70 | DCK | 5 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | AM3 | Samples | | SN74AHC1G125DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | (A253, A25G, A25J,<br>A25L, A25S) | Samples | | SN74AHC1G125DCK3 | ACTIVE | SC70 | DCK | 5 | 3000 | RoHS &<br>Non-Green | SNBI | Level-1-260C-UNLIM | -40 to 85 | AMY | Samples | | SN74AHC1G125DCKR | ACTIVE | SC70 | DCK | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | (AM3, AMG, AMJ, AM<br>L, AMS) | Samples | | SN74AHC1G125DRLR | ACTIVE | SOT-5X3 | DRL | 5 | 4000 | RoHS & Green | NIPDAUAG | Level-1-260C-UNLIM | -40 to 125 | AMS | Samples | <sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. <sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". <sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. <sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. ## PACKAGE OPTION ADDENDUM www.ti.com 13-Feb-2024 (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. (6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN74AHC1G125: Automotive: SN74AHC1G125-Q1 NOTE: Qualified Version Definitions: Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects www.ti.com 13-Feb-2024 ## TAPE AND REEL INFORMATION | Γ | A0 | Dimension designed to accommodate the component width | |---|----|-----------------------------------------------------------| | | В0 | Dimension designed to accommodate the component length | | | K0 | Dimension designed to accommodate the component thickness | | | W | Overall width of the carrier tape | | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | 74AHC1G125DBVRG4 | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | 74AHC1G125DBVTG4 | SOT-23 | DBV | 5 | 250 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | SN74AHC1G125DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | SN74AHC1G125DBVR | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.3 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | SN74AHC1G125DCKR | SC70 | DCK | 5 | 3000 | 178.0 | 9.2 | 2.4 | 2.4 | 1.22 | 4.0 | 8.0 | Q3 | | SN74AHC1G125DCKR | SC70 | DCK | 5 | 3000 | 178.0 | 9.0 | 2.4 | 2.5 | 1.2 | 4.0 | 8.0 | Q3 | | SN74AHC1G125DCKR | SC70 | DCK | 5 | 3000 | 180.0 | 8.4 | 2.47 | 2.3 | 1.25 | 4.0 | 8.0 | Q3 | | SN74AHC1G125DRLR | SOT-5X3 | DRL | 5 | 4000 | 180.0 | 8.4 | 1.98 | 1.78 | 0.69 | 4.0 | 8.0 | Q3 | www.ti.com 13-Feb-2024 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |------------------|--------------|-----------------|------|------|-------------|------------|-------------| | 74AHC1G125DBVRG4 | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | 74AHC1G125DBVTG4 | SOT-23 | DBV | 5 | 250 | 180.0 | 180.0 | 18.0 | | SN74AHC1G125DBVR | SOT-23 | DBV | 5 | 3000 | 202.0 | 201.0 | 28.0 | | SN74AHC1G125DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | SN74AHC1G125DCKR | SC70 | DCK | 5 | 3000 | 180.0 | 180.0 | 18.0 | | SN74AHC1G125DCKR | SC70 | DCK | 5 | 3000 | 180.0 | 180.0 | 18.0 | | SN74AHC1G125DCKR | SC70 | DCK | 5 | 3000 | 202.0 | 201.0 | 28.0 | | SN74AHC1G125DRLR | SOT-5X3 | DRL | 5 | 4000 | 202.0 | 201.0 | 28.0 | #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-178. - 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side. - 5. Support pin may differ or may not be present. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-203. - 4. Support pin may differ or may not be present.5. Lead width does not comply with JEDEC. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs.7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. PLASTIC SMALL OUTLINE ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. 4. Reference JEDEC registration MO-293 Variation UAAD-1 PLASTIC SMALL OUTLINE NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. PLASTIC SMALL OUTLINE NOTES: (continued) <sup>7.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. <sup>8.</sup> Board assembly site may have different recommendations for stencil design. ## 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated