**TCA9543A** JAJSI82B - MARCH 2014-REVISED NOVEMBER 2019 # TCA9543A 低電圧、2 チャネル、 $I^2$ C バス・スイッチ、割り込みロジック / リセット機能付き #### 1 特長 - 1対2の双方向変換スイッチ - I<sup>2</sup>C バスおよび SMBus 互換 - 2 つのアクティブ LOW 割り込み入力 - アクティブ LOW の割り込み出力 - アクティブ LOW のリセット入力 - 2 本のアドレス・ピンにより、最大 4 個の TCA9543A を I<sup>32</sup>C バスに接続可能 - I<sup>2</sup>C バス経由で、任意の組み合わせのチャネルを 選択可能 - 電源オン時は、すべてのスイッチ・チャネルが選 択解除された状態 - 低い R<sub>ON</sub> のスイッチ - 1.8V、2.5V、3.3V、5V の各電圧のバス間で電圧 レベルを変換 - 電源オン時のグリッチなし - 活線挿抜をサポート - 小さいスタンバイ電流 - 動作電源電圧範囲:1.65V~5.5V - 5.5V 許容の入力 - 0~400kHz のクロック周波数 - JESD 78 準拠で 100mA 超のラッチアップ性能 - JESD 22 を超える ESD 保護 - 4000V、人体モデル (A114-A) - 1500V、デバイス帯電モデル (C101) ## 2 アプリケーション - サーバー - ルーター (テレコム・スイッチング機器) - ファクトリ・オートメーション - I<sup>2</sup>C スレーブ・アドレス競合がある製品 (複数の同ー温度センサなど) ## 3 概要 TCA9543A は、 $I^2$ C バスで制御するデュアル双方向変換スイッチです。SCL/SDA の上流ペアが 2 つの下流ペア (チャネル) にファンアウトされます。プログラム可能な制御レジスタの設定により、個々の SCn/SDn チャネルまたは両方のチャネルを選択できます。2 つの割り込み入力 ( $\overline{\text{INT1}} \sim \overline{\text{INT0}}$ 、各下流ペアに 1 つ) を備えています。1 つの割り込み出力 ( $\overline{\overline{\text{INT1}}}$ ) が 2 つの割り込み入力の論理積として機能します。 アクティブ LOW のリセット入力 (RESET) により、 TCA9543A は下流の $I^2$ C バスの 1 つが LOW 状態に固着した状況から回復できます。 RESET を LOW にすると、 $I^2$ C ステート・マシンがリセットされ、両方のチャネルが選択解除されます (内部のパワー・オン・リセット機能と同様)。 #### 製品情報(1) | 型番 | パッケージ | 本体サイズ(公称) | | | | | | |----------------|------------|---------------|--|--|--|--|--| | TC 4 0 F 4 2 A | TSSOP (14) | 5.00mm×4.40mm | | | | | | | TCA9543A | SOIC (14) | 8.65mm×3.91mm | | | | | | (1) 利用可能なすべてのパッケージについては、このデータシートの末 尾にある注文情報を参照してください。 #### アプリケーション概略図 Parameter Measurement Information ...... 10 Detailed Description ...... 12 13.2 サポート・リソース......24 14 メカニカル、パッケージ、および注文情報 .......24 | 1 | 特長1 | | 9.2 Functional Block Diagram | |--------|----------------------------------------------------|----|------------------------------------| | 2 | アプリケーション1 | | 9.3 Feature Description | | 3 | 概要1 | | 9.4 Device Functional Modes | | 4 | 改訂履歴 | | 9.5 Programming | | 5 | 概要(続き) | | 9.6 Register Maps | | 5<br>6 | Pin Configuration and Functions | 10 | Application and Implementation 18 | | • | 5 | | 10.1 Application Information | | 7 | Specifications | | 10.2 Typical Application | | | 7.1 Absolute Maximum Ratings | 11 | Power Supply Recommendations 21 | | | 7.2 ESD Ratings | | 11.1 Power-On Reset Requirements21 | | | 7.3 Recommended Operating Conditions | 12 | Layout | | | 7.4 Thermal Information | | 12.1 Layout Guidelines23 | | | 7.5 Electrical Characteristics | | 12.2 Layout Example | | | 7.6 I <sup>2</sup> C Interface Timing Requirements | 13 | ・デバイスおよびドキュメントのサポート24 | | | 7.7 Switching Characteristics | | 13.1 ドキュメントの更新通知を受け取る方法 | | | 7.8 Interrupt and Reset Timing Requirements | | 10.1 「14/シージ 大利四角で 又り 収る力 仏 | 目次 ## 4 改訂履歴 | Re | evision A (February 2015) から Revision B に変更 | Page | |----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | • | Changed the Pin Configuration images appearance | 4 | | • | Changed V <sub>CC</sub> = 3.3 V to V <sub>CC</sub> = 2.5 V in Figure 16 | 18 | | 20 | <b>012</b> 年 <b>9</b> 月発行のものから更新 | Page | | • | 「ピン構成および機能」セクション、「ESD 定格」表、「機能説明」セクション、「デバイスの機能モード」セクション、「アプリケーションと実装」セクション、「電源に関する推奨事項」セクション、「レイアウト」セクション、「デバイスおよびドキュメントのサポート」 セクション、「メカニカル、パッケージ、および注文情報」セクションを 追加 | 1 | | • | データシートに D パッケージを 追加 | 1 | | • | Changed Handling Ratings table to ESD Ratings | 5 | | • | Added D package to the Thermal Information table. | 5 | ## 5 概要(続き) スイッチのパス・ゲートは、TCA9543A が出力する最大 HIGH 電圧を VCC ピンで制限できるように構成されています。これによって、ペアごとに異なるバス電圧を使用できるため、1.8V、2.5V、3.3Vの部品が、追加保護の必要なしに5Vの部品と通信を行えます。外付けのプルアップ抵抗により、各チャネルに求められる電圧レベルにバスをプルアップします。すべての I/O 端子は 5.5V 許容です。 ## 6 Pin Configuration and Functions #### **Pin Functions** | | PIN | DESCRIPTION | |-----|-------|---------------------------------------------------------------------------------------------------------------------------------| | NO. | NAME | DESCRIPTION | | 1 | Α0 | Address input 0. Connect directly to V <sub>CC</sub> or ground. | | 2 | A1 | Address input 1. Connect directly to V <sub>CC</sub> or ground. | | 3 | RESET | Active-low reset input. Connect to V <sub>CC</sub> or V <sub>DPUM</sub> <sup>(1)</sup> through a pull-up resistor, if not used. | | 4 | ĪNT0 | Active-low interrupt input 0. Connect to V <sub>DPU0</sub> <sup>(1)</sup> through a pull-up resistor. | | 5 | SD0 | Serial data 0. Connect to V <sub>DPU0</sub> <sup>(1)</sup> through a pull-up resistor. | | 6 | SC0 | Serial clock 0. Connect to V <sub>DPU0</sub> <sup>(1)</sup> through a pull-up resistor. | | 7 | GND | Ground | | 8 | ĪNT1 | Active-low interrupt input 1. Connect to V <sub>DPU1</sub> <sup>(1)</sup> through a pull-up resistor. | | 9 | SD1 | Serial data 1. Connect to V <sub>DPU1</sub> <sup>(1)</sup> through a pull-up resistor. | | 10 | SC1 | Serial clock 1. Connect to V <sub>DPU1</sub> <sup>(1)</sup> through a pull-up resistor. | | 11 | ĪNT | Active-low interrupt output. Connect to V <sub>DPUM</sub> <sup>(1)</sup> through a pull-up resistor. | | 12 | SCL | Serial clock line. Connect to V <sub>DPUM</sub> <sup>(1)</sup> through a pull-up resistor. | | 13 | SDA | Serial data line. Connect to V <sub>DPUM</sub> <sup>(1)</sup> through a pull-up resistor. | | 14 | VCC | Supply power | V<sub>DPUX</sub> is the pull-up reference voltage for the associated data line. V<sub>DPUM</sub> is the master I<sup>2</sup>C reference voltage while V<sub>DPU0</sub> and V<sub>DPU1</sub> are the slave channel reference voltages. ## 7 Specifications ## 7.1 Absolute Maximum Ratings<sup>(1)</sup> over operating free-air temperature range (unless otherwise noted) | | | MIN | MAX | UNIT | |------------------|--------------------------------------|------|------|------| | $V_{CC}$ | Supply voltage range | -0.5 | 7 | V | | VI | Input voltage range <sup>(2)</sup> | -0.5 | 7 | V | | II | Input current | | ±20 | mA | | Io | Output current | | ±25 | mA | | | Continuous current through VCC | | ±100 | mA | | | Continuous current through GND | | ±100 | mA | | P <sub>tot</sub> | Total power dissipation | | 400 | mW | | T <sub>A</sub> | Operating free-air temperature range | -40 | 85 | °C | | T <sub>stg</sub> | Storage temperature range | -60 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 7.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|---------------------------------------------------------------------|-------|------| | | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±4000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ## 7.3 Recommended Operating Conditions<sup>(1)</sup> | | | | MIN | MAX | UNIT | |-----------------------------------|--------------------------------|---------------------------|-----------------------|-----------------------|------| | $V_{CC}$ | Supply voltage | Supply voltage | | 5.5 | V | | V I Fala I and Land to a literate | High lovel input voltage | SCL, SDA | 0.7 × V <sub>CC</sub> | 6 | \/ | | $V_{IH}$ | High-level input voltage | A1, A0, INT1, INT0, RESET | 0.7 × V <sub>CC</sub> | V <sub>CC</sub> + 0.5 | V | | ., | Low-level input voltage | SCL, SDA | -0.5 | $0.3 \times V_{CC}$ | \/ | | $V_{IL}$ | | A1, A0, INT1, INT0, RESET | -0.5 | 0.3 × V <sub>CC</sub> | V | | T <sub>A</sub> | Operating free-air temperature | | -40 | 85 | °C | <sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. #### 7.4 Thermal Information | | | TCAS | TCA9543A | | | |--------------------|----------------------------------------------|---------|----------|------|--| | | THERMAL METRIC <sup>(1)</sup> | PW | D | UNIT | | | | | 14 PINS | 14 PINS | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 130.9 | 102.8 | | | | $R_{\theta JCtop}$ | Junction-to-case (top) thermal resistance | 59.2 | 63.9 | | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 72.7 | 57.1 | °C/W | | | ΨЈТ | Junction-to-top characterization parameter | 10.5 | 26.7 | | | | ΨЈВ | Junction-to-board characterization parameter | 72.1 | 56.8 | | | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. <sup>(2)</sup> The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## 7.5 Electrical Characteristics<sup>(1)</sup> over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETE | R | TEST CONDITIONS | V <sub>CC</sub> | MIN | TYP <sup>(2)</sup> | MAX | UNIT | | |-------------------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|------------------------------------------------------|-------|--------------------|------|------|--| | $V_{PORR}$ | Power-on r<br>VCC rising | eset voltage, | No load: $V_I = V_{CC}$ or $GND^{(3)}$ | | | 1.2 | 1.5 | V | | | $V_{PORF}$ | Power-on r<br>VCC falling | eset voltage, | No load: $V_I = V_{CC}$ or $GND^{(3)}$ | | 0.8 | 1 | | V | | | | | | | 5 V | | 3.6 | | | | | | | | | 4.5 V to 5.5 V | 2.6 | | 4.5 | | | | | | | | 3.3 V | | 1.9 | | | | | , | Custob out | vut valtaga | $V_{SWin} = V_{CC}$ | 3 V to 3.6 V | 1.6 | | 2.8 | V | | | V <sub>pass</sub> | Switch outp | out voltage | $I_{SWout} = -100 \mu A$ | 2.5 V | | 1.4 | | V | | | | | | | 2.3 V to 2.7 V | 1.0 | | 1.8 | | | | | | | | 1.8 V | | 0.8 | | | | | | | | | 1.65 V to 1.95 V | 0.5 | | 1.1 | | | | Он | ĪNT | | $V_O = V_{CC}$ | 1.65 V to 5.5 V | | | 10 | μА | | | | SD4 | | V <sub>OL</sub> = 0.4 V | | 3 | 7 | | - · | | | loL | SDA | | V <sub>OL</sub> = 0.6 V | 1.65 V to 5.5 V | 6 | 10 | | mA | | | | ĪNT | | V <sub>OL</sub> = 0.4 V | | 3 | | | | | | | SCL, SDA | | $V_I = V_{CC}$ or $GND^{(3)}$ | 1.65 V to 5.5 V | -1 | | 1 | | | | | SC1-SC0, SD1-SD0<br>A1, A0 | | $V_I = V_{CC}$ or $GND^{(3)}$ | 1.65 V to 5.5 V | -1 | | 1 | 1 μA | | | ı | | | $V_I = V_{CC}$ or $GND^{(3)}$ | 1.65 V to 5.5 V | -1 | | 1 | | | | | INT1–INT0 | | V <sub>I</sub> = V <sub>CC</sub> or GND <sup>(3)</sup> | 1.65 V to 5.5 V | -1 | | 1 | | | | | RESET | | $V_I = V_{CC}$ or $GND^{(3)}$ | 1.65 V to 5.5 V | -1 | | 1 | | | | | Operating mode | | 5.5 V | | 50 | | | | | | | | f <sub>SCL</sub> = 400 | = 400 $V_{I} = V_{CC} \text{ or GND}^{(3)}$<br>$I_{O} = 0$<br>$t_{r,max} = 300 \text{ ns}$ | 3.6 V | | 20 | | | | | | | kHz | | 2.7 V | | 11 | | | | | | | | | 1.65 V | | 6 | | | | | | | mode | 2007 (2) | 5.5 V | | 35 | | | | | | | fs | f <sub>SCL</sub> = 100 | 100 $V_1 = V_{CC} \text{ or GND}^{(3)}$<br>$I_0 = 0$ | 3.6 V | | 14 | | | | | | kHz | $t_{r,max} = 1 \mu s$ | 2.7 V | | 5 | | μА | | | | | | | 1.65 V | | 2 | | | | | cc | | V <sub>I</sub> = GND <sup>(3)</sup> | 5.5 V | | 1.6 | 2 | μΑ | | | | | | | $V_I = GND^{(3)}$ | 3.6 V | | 1.0 | 1.3 | | | | | | Low inputs | $I_{O} = 0$ | 2.7 V | | 0.7 | 1.1 | | | | | Standby | | | 1.65 V | | 0.4 | 0.55 | | | | | mode | | | 5.5 V | | 1.6 | 2 | | | | | | High inputs | $V_I = V_{CC}$ | 3.6 V | | 1.0 | 1.3 | | | | | | r light imputs | I <sub>O</sub> = 0 | 2.7 V | | 0.7 | 1.1 | | | | | | | | 1.65 V | | 0.4 | 0.55 | | | | | | INT1-INT0 | One INT1-INT0 input at 0.6 V,<br>Other inputs at V <sub>CC</sub> or GND <sup>(3)</sup> | | | 3 | 20 | | | | ۸۱۵۰ | Supply-<br>current | ply- | One INT1-INT0 input at V <sub>CC</sub> – 0.6 V,<br>Other inputs at V <sub>CC</sub> or GND <sup>(3)</sup> | 1.65 V to 5.5 V | | 3 | 20 | пΔ | | | Δl <sub>CC</sub> | change | nge $SCL$ , SDA $SCL$ or SDA input at 0.6 V, $Other$ inputs at $V_{CC}$ or $SDA^{(3)}$ $SCL$ or SDA input at $V_{CC}$ – 0.6 V, | 1.03 V to 3.3 V | | 2 | 15 | μА | | | | | | | SCL or SDA input at $V_{CC} - 0.6 \text{ V}$ , Other inputs at $V_{CC}$ or $GND^{(3)}$ | | | 2 | 15 | | | For operation between specified voltage ranges, refer to the worst-case parameter in both applicable ranges. All typical values are at nominal supply voltage (1.8-V, 2.5-V, 3.3-V, or 5-V V<sub>CC</sub>), $T_A$ = 25°C. RESET = V<sub>CC</sub> (held high) when all other input voltages, V<sub>I</sub> = GND The power-on reset circuit resets the I<sup>2</sup>C bus logic when V<sub>CC</sub> < V<sub>PORF</sub>. <sup>(4)</sup> # Electrical Characteristics<sup>(1)</sup> (continued) over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | V <sub>cc</sub> | MIN TYP(2 | MAX | UNIT | |--------------------------|--------------------------------------------|------------------------------------------------|-----------------|-----------|------|------| | | A1, A0 | $V_I = V_{CC}$ or $GND^{(3)}$ | 1.65 V to 5.5 V | 4.5 | 6 | | | Ci | INT1-INT0 | $V_I = V_{CC}$ or $GND^{(3)}$ | 1.65 V to 5.5 V | 4.5 | 6 | pF | | | RESET | $V_I = V_{CC}$ or $GND^{(3)}$ | 1.65 V to 5.5 V | 4.5 | 5.5 | | | C <sub>io(OFF)</sub> (5) | SCL, SDA | $V_{I} = V_{CC}$ or $GND^{(3)}$ , Switch OFF | 1.65 V to 5.5 V | 15 | 19 | | | Cio(OFF) | SC1-SC0, SD1-SD0 | | 1.00 V tO 5.5 V | ( | 8 | pF | | | | V <sub>O</sub> = 0.4 V, I <sub>O</sub> = 15 mA | 4.5 V to 5.5 V | 4 10 | 16 | | | D | Switch on-state resistance | | 3 V to 3.6 V | 5 13 | 3 20 | Ω | | R <sub>ON</sub> | $V_O = 0.4 \text{ V}, I_O = 10 \text{ mA}$ | V 0.4 V 1 40 mA | 2.3 V to 2.7 V | 7 16 | 45 | 77 | | | | 1.65 V to 1.95 V | 10 25 | 70 | | | <sup>(5)</sup> $C_{\text{io(ON)}}$ depends on the device capacitance and load that is downstream from the device. ## 7.6 I<sup>2</sup>C Interface Timing Requirements over recommended operating free-air temperature range (unless otherwise noted) (see Figure 5) | | | | STANDARD MODE<br>I <sup>2</sup> C BUS | | FAST MODE<br>I <sup>2</sup> C BUS | | UNIT | |------------------------|----------------------------------------------------|-------------------------------------------|---------------------------------------|------|---------------------------------------|-----|------| | | | | MIN | MAX | MIN | MAX | | | f <sub>scl</sub> | I <sup>2</sup> C clock frequency | | 0 | 100 | 0 | 400 | kHz | | t <sub>sch</sub> | I <sup>2</sup> C clock high time | | 4 | | 0.6 | | μS | | t <sub>scl</sub> | I <sup>2</sup> C clock low time | | 4.7 | | 1.3 | | μS | | t <sub>sp</sub> | I <sup>2</sup> C spike time | | | 50 | | 50 | ns | | t <sub>sds</sub> | I <sup>2</sup> C serial-data setup time | | 250 | | 100 | | ns | | t <sub>sdh</sub> | I <sup>2</sup> C serial-data hold time | | 0 <sup>(1)</sup> | | O <sup>(1)</sup> | | μS | | t <sub>icr</sub> | I <sup>2</sup> C input rise time | | | 1000 | 20 + 0.1C <sub>b</sub> <sup>(2)</sup> | 300 | ns | | t <sub>icf</sub> | I <sup>2</sup> C input fall time | | | 300 | 20 + 0.1C <sub>b</sub> <sup>(2)</sup> | 300 | ns | | t <sub>ocf</sub> | I <sup>2</sup> C output fall time | 10-pF to 400-pF bus | | 300 | 20 + 0.1C <sub>b</sub> <sup>(2)</sup> | 300 | ns | | t <sub>buf</sub> | I <sup>2</sup> C bus free time between stop and | d start | 4.7 | | 1.3 | | μS | | t <sub>sts</sub> | I <sup>2</sup> C start or repeated start condition | setup | 4.7 | | 0.6 | | μS | | t <sub>sth</sub> | I <sup>2</sup> C start or repeated start condition | n hold | 4 | | 0.6 | | μS | | t <sub>sps</sub> | I <sup>2</sup> C stop condition setup | | 4 | | 0.6 | | μS | | t <sub>vdL(Data)</sub> | Valid-data time (high to low) (3) | SCL low to SDA output low valid | | 1 | | 1 | μS | | t <sub>vdH(Data)</sub> | Valid-data time (low to high) (3) | SCL low to SDA output high valid | | 0.6 | | 0.6 | μS | | t <sub>vd(ack)</sub> | Valid-data time of ACK condition | ACK signal from SCL low to SDA output low | | 1 | | 1 | μS | | C <sub>b</sub> | I <sup>2</sup> C bus capacitive load | | | 400 | | 400 | pF | <sup>(1)</sup> A device internally must provide a hold time of at least 300-ns for the SDA signal (referred to as the V<sub>IH</sub> min of the SCL signal), in order to bridge the undefined region of the falling edge of SCL. (2) C<sub>b</sub> = total bus capacitance of one bus line in pF (3) Data taken using a 1-kΩ pullup resistor and 50-pF load (see Figure 5) ## 7.7 Switching Characteristics over recommended operating free-air temperature range, C<sub>L</sub> ≤ 100 pF (unless otherwise noted) (see Figure 7) | PARAMETER | | | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN MAX | UNIT | |--------------------------------|--------------------------------|----------------------------------------|-----------------|----------------|---------|------| | + (1) | Propagation delay time | $R_{ON} = 20 \Omega, C_L = 15 pF$ | SDA or SCL | SDn or SCn | 0.3 | 5 | | t <sub>pd</sub> <sup>(1)</sup> | | $R_{ON}$ = 20 $\Omega$ , $C_L$ = 50 pF | SDA OF SCL | 3011 01 3011 | 1 | ns | | $t_{iv}$ | Interrupt valid time(2) | | ĪNTn | ĪNT | 4 | μS | | t <sub>ir</sub> | Interrupt reset delay time (2) | | ĪNTn | ĪNT | 2 | μS | <sup>(1)</sup> The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). ## 7.8 Interrupt and Reset Timing Requirements over recommended operating free-air temperature range (unless otherwise noted) (see Figure 7) | | PARAMETER | MIN | MAX | UNIT | |---------------------------------|------------------------------------------------------------------|-----|-----|------| | t <sub>PWRL</sub> | Required low-level pulse duration of INTn inputs (1) | 1 | | μS | | t <sub>PWRH</sub> | Required high-level pulse duration of INTn inputs <sup>(1)</sup> | 0.5 | | μS | | t <sub>WL</sub> | Pulse duration, RESET low | 4 | | ns | | t <sub>rst</sub> <sup>(2)</sup> | RESET time (SDA clear) | | 500 | ns | | t <sub>REC</sub> | Recovery time from RESET to start | 0 | | ns | Data taken using a 4.7-kΩ pullup resistor and 100-pF load (see Figure 7) <sup>(1)</sup> The device has interrupt input rejection circuitry for pulses less than the listed minimum. (2) t<sub>rst</sub> is the propagation delay measured from the time the RESET terminal is first asserted low to the time the SDA terminal is asserted high, signaling a stop condition. It must be a minimum of t<sub>WL</sub>. ## 7.9 Typical Characteristics #### 8 Parameter Measurement Information #### I<sup>2</sup>C PORT LOAD CONFIGURATION | BYTE | DESCRIPTION | |------|-----------------------------------| | 1 | $I^2C$ address + $R/\overline{W}$ | | 2 | Control register data | #### **VOLTAGE WAVEFORMS** - A. $C_L$ includes probe and jig capacitance. - B. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_r/t_f = 30 \text{ ns}$ . - C. The outputs are measured one at a time, with one transition per measurement. Figure 5. I<sup>2</sup>C Interface Load Circuit, Byte Descriptions, and Voltage Waveforms ## **Parameter Measurement Information (continued)** Figure 6. Reset Timing #### INTERRUPT LOAD CONFIGURATION - A. $C_L$ includes probe and jig capacitance. - B. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_f/t_f = 30 \text{ ns}$ . Figure 7. Interrupt Load Circuit and Voltage Waveforms ## 9 Detailed Description #### 9.1 Overview The TCA9543A is a 2-channel, bidirectional translating I<sup>2</sup>C switch. The master SCL/SDA signal pair is directed to two channels of slave devices, SC0/SD0-SC1/SD1. Either individual downstream channel can be selected as well as both channels. The TCA9543A also supports interrupt signals in order for the master to detect an interrupt on the INT output terminal that can result from any of the slave devices connected to the INT1-INT0 input terminals. The device offers an active-low $\overline{RESET}$ input which resets the state machine and allows the TCA9543A to recover should one of the downstream I<sup>2</sup>C buses get stuck in a low state. The state machine of the device can also be reset by cycling the power supply, $V_{CC}$ , also known as a power-on reset (POR). Either using the $\overline{RESET}$ function or causing a POR will cause both channels to be deselected. The connections of the I<sup>2</sup>C data path are controlled by the same I<sup>2</sup>C master device that is switched to communicate with multiple I<sup>2</sup>C slaves. After the successful acknowledgment of the slave address (hardware selectable by A0 and A1 terminals), a single 8-bit control register is written to or read from to determine the selected channels and state of the interrupts. The TCA9543A may also be used for voltage translation, allowing the use of different bus voltages on each SCn/SDn pair such that 1.8-V, 2.5-V, or 3.3-V parts can communicate with 5-V parts. This is achieved by using external pull-up resistors to pull the bus up to the desired voltage for the master and each slave channel. ## 9.2 Functional Block Diagram #### 9.3 Feature Description The TCA9543A is a dual channel bidirectional translating switch for I<sup>2</sup>C buses that supports Standard-Mode (100 kHz) and Fast-Mode (400 kHz) operation. The TCA9543A features I<sup>2</sup>C control using a single 8-bit control register in which bits 1 and 0 control the enabling and disabling of the two switch channels of I<sup>2</sup>C data flow. The TCA9543A also supports interrupt signals for each slave channel and this data is held in bits 5 and 4 of the control register. Depending on the application, voltage translation of the I<sup>2</sup>C bus can also be achieved using the TCA9543A to allow 1.8-V, 2.5-V, or 3.3-V parts to communicate with 5-V parts. Additionally, in the event that communication on the I<sup>2</sup>C bus enters a fault state, the TCA9543A can be reset to resume normal operation using the RESET terminal feature or by a power-on reset which results from cycling power to the device. #### 9.4 Device Functional Modes #### 9.4.1 RESET Input The $\overline{\text{RESET}}$ input can be used to recover the TCA9543A from a bus-fault condition. The registers and the I<sup>2</sup>C state machine within this device initialize to their <u>default</u> states if this signal is asserted low for a minimum of $t_{WL}$ . Both channels also are deselected in this case. $\overline{\text{RESET}}$ must be connected to $V_{CC}$ through a pull-up resistor. #### 9.4.2 Power-On Reset When power is applied to VCC, an internal power-on reset holds the TCA9543A in a reset condition until $V_{CC}$ has reached $V_{PORR}$ . At this point, the reset condition is released and the TCA9543A registers and $I^2C$ state machine are initialized to their default states, all zeroes, causing all the channels to be deselected. Thereafter, $V_{CC}$ must be lowered below $V_{PORF}$ to reset the device. ## 9.5 Programming #### 9.5.1 I<sup>2</sup>C Interface The I<sup>2</sup>C bus is for two-way, two-line communication between different ICs or modules. The two lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be connected to a positive supply via a pullup resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy. One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the high period of the clock pulse as changes in the data line at this time is interpreted as control signals (see Figure 8). Figure 8. Bit Transfer Both data and clock lines remain high when the bus is not busy. A high-to-low transition of the data line while the clock is high is defined as the start condition (S). A low-to-high transition of the data line while the clock is high is defined as the stop condition (P) (see Figure 9). Figure 9. Definition of Start and Stop Conditions #### **Programming (continued)** A device generating a message is a transmitter; a device receiving a message is the receiver. The device that controls the message is the master and the devices that are controlled by the master are the slaves (see Figure 10). Figure 10. System Configuration The number of data bytes transferred between the start and the stop conditions from transmitter to receiver is not limited. Each byte of eight bits is followed by one acknowledge (ACK) bit. The transmitter must release the SDA line before the receiver can send an ACK bit. When a slave receiver is addressed, it must generate an ACK after the reception of each byte. Also, a master must generate an ACK after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges must pull down the SDA line during the ACK clock pulse, so that the SDA line is stable low during the high pulse of the ACK-related clock period (see Figure 11). Setup and hold times must be taken into account. A master receiver must signal an end of data to the transmitter by not generating an acknowledge (NACK) after the last byte has been clocked out of the slave. This is done by the master receiver by holding the SDA line high. In this event, the transmitter must release the data line to enable the master to generate a stop condition. Figure 11. Acknowledgment on I<sup>2</sup>C Bus Data is transmitted to the TCA9543A control register using the write mode shown in Figure 12. ## **Programming (continued)** Figure 12. Write Control Register Data is read from the TCA9543A control register using the read mode shown in Figure 13. Figure 13. Read Control Register #### 9.6 Register Maps #### 9.6.1 Device Address Following a start condition, the bus master must output the address of the slave it is accessing. The address of the TCA9543A is shown in Figure 14. To conserve power, no internal pullup resistors are incorporated on the hardware-selectable address terminals and they must be pulled high or low. Figure 14. Slave Address TCA9543A The last bit of the slave address defines the operation to be performed. When set to a logic 1, a read is selected, while a logic 0 selects a write operation. ## 9.6.2 Control Register Description Following the successful acknowledgment of the slave address, the bus master sends a byte to the TCA9543A, which is stored in the control register (see Figure 15). If multiple bytes are received by the TCA9543A, it saves the last byte received. This register can be written and read via the I<sup>2</sup>C bus. ## **Register Maps (continued)** Figure 15. Control Register ## 9.6.3 Control Register Definition One or both SCn/SDn downstream pairs, or channels, are selected by the contents of the control register (see Table 1). After the TCA9543A has been addressed, the control register is written. The two LSBs of the control byte are used to determine which channel or channels are to be selected. When a channel is selected, the channel becomes active after a stop condition has been placed on the I<sup>2</sup>C bus. This ensures that all SCn/SDn lines are in a high state when the channel is made active, so that no false conditions are generated at the time of connection. A stop condition must occur always right after the acknowledge cycle. Table 1. Control Register Write (Channel Selection), Control Register Read (Channel Status)<sup>(1)</sup> | D7 | D6 | ĪNT1 | ĪNT0 | D3 | D2 | B1 | В0 | COMMAND | | |----|----|------|------|----|----|-----|----|--------------------------------------------------|--| | _ | | Х | > | _ | | , 0 | | Channel 0 disabled | | | ^ | ^ | ^ | ^ | ^ | ^ | ^ | 1 | Channel 0 enabled | | | V | V | V | V | V | V | 0 | V | Channel 1 disabled | | | ^ | X | X | X | X | Х | 1 | Х | Channel 1 enabled | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | No channel selected; power-up/reset default stat | | <sup>(1)</sup> Channel 0 and channel 1 can be enabled at the same time. Care should be taken not to exceed the maximum bus capacitance. #### 9.6.4 Interrupt Handling The TCA9543A provides two interrupt inputs (one for each channel) and one open-drain interrupt output (see Table 2). When an interrupt is generated by any device, it is detected by the TCA9543A and the interrupt output is driven low. The channel does not need to be active for detection of the interrupt. A bit also is set in the control register. Bit 4 and Bit 5 of the control register correspond to the INT0 and INT1 inputs of the TCA9543A, respectively. Therefore, if an interrupt is generated by any device connected to channel 1, the state of the interrupt inputs is loaded into the control register when a read is accomplished. Likewise, an interrupt on any device connected to channel 0 would cause bit 4 of the control register to be set on the read. The master then can address the TCA9543A and read the contents of the control register to determine which channel contains the device generating the interrupt. The master then can reconfigure the TCA9543A to select this channel, and locate the device generating the interrupt and clear it. It should be noted that more than one device can provide an interrupt on a channel, so it is up to the master to ensure that all devices on a channel are interrogated for an interrupt. The interrupt inputs may be used as general-purpose inputs if the interrupt function is not required. If unused, interrupt input(s) must be connected to V<sub>CC</sub> through a pull-up resistor. Table 2. Control Register Read (Interrupt)(1) | D7 | D6 | INT1 | ĪNT0 | D3 | D2 | B1 | В0 | COMMAND | |----|----|------|------|----|----|-----|----|---------------------------------------------------| | | _ | _ | 0 | | | | X | No interrupt on channel 0 | | ^ | ^ | ^ | 1 | ^ | ^ | ^ | ^ | Interrupt on channel 0 | | V | V | 0 | V | V | V | v | V | No interrupt on channel 1 | | ^ | × | 1 | X | X | Χ | Α . | X | Interrupt on channel 1 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | No channel selected; power-up/reset default state | <sup>(1)</sup> Two interrupts can be active at the same time. ## 10 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### **10.1** Application Information Applications of the TCA9543A will contain an $I^2C$ (or SMBus) master device and up to two $I^2C$ slave devices. The downstream channels are ideally used to resolve $I^2C$ slave address conflicts. For example, if two identical digital temperature sensors are needed in the application, one sensor can be connected at each channel: 0 and 1. When the temperature at a specific location needs to be read, the appropriate channel can be enabled and the other channel switched off, the data can be retrieved, and the $I^2C$ master can move on and read the next channel. In an application where the I<sup>2</sup>C bus will contain many additional slave devices that do not result in I<sup>2</sup>C slave address conflicts, these slave devices can be connected to any desired channel to distribute the total bus capacitance across both channels. If both switches will be enabled simultaneously, additional design requirements must be considered (See *Design Requirements* and *Detailed Design Procedure*). ## 10.2 Typical Application A typical application of the TCA9543A contains anywhere from 1 to 3 separate data pull-up voltages, $V_{DPUX}$ , one for the master device ( $V_{DPUM}$ ) and one for each of the selectable slave channels ( $V_{DPU0}$ and $V_{DPU1}$ ). In the event where the master device and both slave devices operate at the same voltage, then the pass voltage, $V_{pass} = V_{DPUX}$ . Once the maximum $V_{pass}$ is known, $V_{cc}$ can be selected easily using Figure 17. In an application where voltage translation is necessary, additional design requirements must be considered (See *Design Requirements*). Figure 16 shows an application in which the TCA9543A can be used. Figure 16. Typical Application Schematic #### 10.2.1 Design Requirements The pull-up resistors on the $\overline{\text{INT1-INT0}}$ terminals in the application schematic are not required in all applications. If the device generating the interrupt has an open-drain output structure or can be tri-stated, a pull-up resistor is required. If the device generating the interrupt has a push-pull output structure and cannot be tri-stated, a pull-up resistor is not required. The interrupt inputs should not be left floating in the application. #### **Typical Application (continued)** The A0 and A1 terminals are hardware selectable to control the slave address of the TCA9543A. These terminals may be tied directly to GND or $V_{CC}$ in the application. If both slave channels will be activated simultaneously in the application, then the total $I_{OL}$ from SCL/SDA to GND on the master side will be the sum of the currents through all pull-up resistors, $R_p$ . The pass-gate transistors of the TCA9543A are constructed such that the $V_{CC}$ voltage can be used to limit the maximum voltage that is passed from one $I^2C$ bus to another. Figure 17 shows the voltage characteristics of the pass-gate transistors (note that the graph was generated using data specified in the *Electrical Characteristics* section of this data sheet). In order for the TCA9543A to act as a voltage translator, the V<sub>pass</sub> voltage must be equal to or lower than the lowest bus voltage. For example, if the main bus is running at 5 V and the downstream buses are 3.3 V and 2.7 V, V<sub>pass</sub> must be equal to or below 2.7 V to effectively clamp the downstream bus voltages. As shown in Figure 17, V<sub>pass(max)</sub> is 2.7 V when the TCA9543A supply voltage is 4 V or lower, so the TCA9543A supply voltage could be set to 3.3 V. Pull-up resistors then can be used to bring the bus voltages to their appropriate levels (see Figure 16). #### 10.2.2 Detailed Design Procedure Once all the slaves are assigned to the appropriate slave channels and bus voltages are identified, the pull-up resistors, $R_p$ , for each of the buses need to be selected appropriately. The minimum pull-up resistance is a function of $V_{DPUX}$ , $V_{OL.(max)}$ , and $I_{OL}$ : function of $$V_{DPUX}$$ , $V_{OL,(max)}$ , and $I_{OL}$ : $$R_{p(min)} = \frac{V_{DPUX} - V_{OL(max)}}{I_{OL}}$$ (1) The maximum pull-up resistance is a function of the maximum rise time, $t_r$ (300 ns for fast-mode operation, $f_{SCL}$ = 400 kHz) and bus capacitance, $C_b$ : $$R_{p(max)} = \frac{t_r}{0.8473 \times C_b}$$ (2) The maximum bus capacitance for an $I^2C$ bus must not exceed 400 pF for fast-mode operation. The bus capacitance can be approximated by adding the capacitance of the TCA9543A, $C_{io(OFF)}$ , the capacitance of wires/connections/traces, and the capacitance of each individual slave on a given channel. If both channels will be activated simultaneously, each of the slaves on both channels will contribute to total bus capacitance. ## **Typical Application (continued)** ## 10.2.3 Application Curves ## 11 Power Supply Recommendations The operating power-supply voltage range of the TCA9543A is 1.65-V to 5.5-V applied at the VCC terminal. When the TCA9543A is powered on for the first time or anytime the device needs to be reset by cycling the power supply, the power-on reset requirements must be followed to ensure the I<sup>2</sup>C bus logic is initialized properly. ## 11.1 Power-On Reset Requirements In the event of a glitch or data corruption, TCA9543A can be reset to its default conditions by using the power-on reset feature. Power-on reset requires that the device go through a power cycle to be completely reset. This reset also happens when the device is powered on for the first time in an application. A power-on reset is shown in Figure 20. Figure 20. V<sub>CC</sub> is Lowered Below the POR Threshold, Then Ramped Back Up to V<sub>CC</sub> Table 3 specifies the performance of the power-on reset feature for TCA9543A for both types of power-on reset. Table 3. Recommended Supply Sequencing And Ramp Rates<sup>(1)</sup> | | PARAMETER | MIN | TYP M | ΑX | UNIT | | |---------------------|---------------------------------------------------------------------------------------------------------------|---------------|-------|----|------|----| | V <sub>CC_FT</sub> | Fall time | See Figure 20 | 1 | 1 | 00 | ms | | V <sub>CC_RT</sub> | Rise time | See Figure 20 | 0.1 | 1 | 00 | ms | | V <sub>CC_TRR</sub> | Time to re-ramp (when $\rm V_{CC}$ drops below $\rm V_{PORF(min)}$ – 50 mV or when $\rm V_{CC}$ drops to GND) | See Figure 20 | 40 | | | μS | | V <sub>CC_GH</sub> | Level that $V_{CC}$ can glitch down to, but not cause a functional disruption when $V_{CC\_GW}$ = 1 $\mu s$ | See Figure 21 | | | 1.2 | V | | V <sub>CC_GW</sub> | Glitch width that will not cause a functional disruption when $V_{\text{CC\_GH}} = 0.5 \times V_{\text{CC}}$ | See Figure 21 | | | 10 | μS | | V <sub>PORF</sub> | Voltage trip point of POR on falling V <sub>CC</sub> | See Figure 22 | 0.8 | 1. | 25 | V | | V <sub>PORR</sub> | Voltage trip point of POR on rising V <sub>CC</sub> | See Figure 22 | 1.05 | | 1.5 | V | <sup>(1)</sup> All supply sequencing and ramp rate values are measured at $T_A = 25$ °C Glitches in the power supply can also affect the power-on reset performance of this device. The glitch width $(V_{CC\_GW})$ and height $(V_{CC\_GH})$ are dependent on each other. The bypass capacitance, source impedance, and device impedance are factors that affect power-on reset performance. Figure 21 and Table 3 provide more information on how to measure these specifications. Figure 21. Glitch Width and Glitch Height $V_{POR}$ is critical to the power-on reset. $V_{POR}$ is the voltage level at which the reset condition is released and all the registers and the $I^2C/SMBus$ state machine are initialized to their default states. The value of $V_{POR}$ differs based on the $V_{CC}$ being lowered to or from 0. Figure 22 and Table 3 provide more details on this specification. ## 12 Layout ## 12.1 Layout Guidelines For PCB layout of the TCA9543A, common PCB layout practices should be followed but additional concerns related to high-speed data transfer such as matched impedances and differential pairs are not a concern for I<sup>2</sup>C signal speeds. It is common to have a dedicated ground plane on an inner layer of the board and terminals that are connected to ground should have a low-impedance path to the ground plane in the form of wide polygon pours and multiple vias. By-pass and de-coupling capacitors are commonly used to control the voltage on the VCC terminal, using a larger capacitor to provide additional power in the event of a short power supply glitch and a smaller capacitor to filter out high-frequency ripple. In an application where voltage translation is not required, all $V_{DPUX}$ voltages and $V_{CC}$ could be at the same potential and a single copper plane can connect all of the pull-up resistors to the appropriate reference voltage. In an application where voltage translation is required, $V_{DPUM}$ , $V_{DPU0}$ , and $V_{DPU1}$ , may all be on the same layer of the board with split planes to isolate different voltage potentials. To reduce the total I<sup>2</sup>C bus capacitance added by PCB parasitics, data lines (SCn, SDn and INTn) should be a short as possible and the widths of the traces should also be minimized (e.g. 5-10 mils depending on copper weight). #### 12.2 Layout Example Figure 23. Layout Example ## 13 デバイスおよびドキュメントのサポート #### 13.1 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、ti.comのデバイス製品フォルダを開いてください。右上の「アラートを受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。 #### 13.2 サポート・リソース TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 13.3 商標 E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. ## 13.4 静電気放電に関する注意事項 すべての集積回路は、適切なESD保護方法を用いて、取扱いと保存を行うようにして下さい。 静電気放電はわずかな性能の低下から完全なデバイスの故障に至るまで、様々な損傷を与えます。高精度の集積回路は、損傷に対して敏感であり、極めてわずかなパラメータの変化により、デバイスに規定された仕様に適合しなくなる場合があります。 ## 13.5 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ## 14 メカニカル、パッケージ、および注文情報 以降のページには、メカニカル、パッケージ、および注文に関する情報が記載されています。これらの情報は、指定のデバイスに対して提供されている最新のデータです。このデータは予告なく変更されることがあり、ドキュメントが改訂される場合もあります。本データシートのブラウザ版を使用されている場合は、画面左側の説明をご覧ください。 ## PACKAGE OPTION ADDENDUM 10-Dec-2020 #### PACKAGING INFORMATION www.ti.com | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | TCA9543ADR | ACTIVE | SOIC | D | 14 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | TCA9543A | Samples | | TCA9543APWR | ACTIVE | TSSOP | PW | 14 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PW543A | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. 10-Dec-2020 ## **PACKAGE MATERIALS INFORMATION** www.ti.com 3-Jun-2022 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TCA9543ADR | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | TCA9543APWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | **PACKAGE MATERIALS INFORMATION** www.ti.com 3-Jun-2022 ## \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-------------|--------------|-----------------|------|------|-------------|------------|-------------| | TCA9543ADR | SOIC | D | 14 | 2500 | 356.0 | 356.0 | 35.0 | | TCA9543APWR | TSSOP | PW | 14 | 2000 | 356.0 | 356.0 | 35.0 | # D (R-PDSO-G14) ## PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AB. # D (R-PDSO-G14) # PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. PW (R-PDSO-G14) ## PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 ## 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TI の製品は、TI の販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated