













**TPD6E004** 

JAJSQV3C - FEBRUARY 2008 - REVISED JULY 2023

# TPD6E004 低容量、6 チャネル、±15kV ESD 保護アレイ、高速データ・インタ ーフェイス用

# 1 特長

- JESD を上回る ESD 保護:
  - ±15kV 人体モデル (HBM)
  - ±8kV IEC 61000-4-2 接触放電
  - ±12kV IEC 61000-4-2 エアギャップ放電
- 1.6pF の低 I/O 容量
- 電源電圧範囲:0.9V~5.5V
- 6 チャネル・デバイス
- 省スペースの UQFN (RSE) パッケージ

# 2 アプリケーション

- USB
- イーサネット™
- FireWire™
- ビデオ
- 携帯電話
- SVGA ビデオ接続
- 血糖值計

# 3 概要

TPD6E004 デバイスは低容量の ±15kV ESD 保護ダイオ ード・アレイで、通信ラインに接続された敏感な電子機器 を保護するよう設計されています。各チャネルは 1 対のダ イオードで構成され、ESD 電流パルスを Vcc または GND に制御します。TPD6E004 は、IEC 61000-4-2 に 規定されている ±15kV までの人体モデル (HBM)、±8kV の接触 ESD、および ±12kV のエアギャップ ESD から保 護します。

このデバイスにはチャネルごとに標準値 1.6pF の容量が あり、高速データ I/O インターフェイスでの使用に最適で す。

TPD6E004 は RSE パッケージで供給され、-40℃~ +85℃の範囲で動作が規定されています。

TPD6E004 デバイスは 6 チャネルの ESD 構造で、 USB、イーサネット、FireWire アプリケーション用に設計さ れています。

#### パッケージ情報

| 部品番号     | パッケージ <sup>(1)</sup> | パッケージ・サイズ <sup>(2)</sup> |  |  |
|----------|----------------------|--------------------------|--|--|
| TPD6E004 | RSE (UQFN, 8)        | 1.5mm × 1.5mm            |  |  |

- 利用可能なすべてのパッケージについては、データシートの末尾 にある注文情報を参照してください。
- パッケージ・サイズ (長さ×幅) は公称値であり、該当する場合は ピンも含まれます。



Copyright © 2016, Texas Instruments Incorporated

機能ブロック図



# **Table of Contents**

| 1 特長                                                   | 1 7.3 Feature Description             | 6    |
|--------------------------------------------------------|---------------------------------------|------|
| 2アプリケーション                                              | · · · · · · · · · · · · · · · · · · · |      |
| 3 概要                                                   |                                       |      |
| 4 Revision History                                     |                                       |      |
| 5 Pin Configuration and Functions                      |                                       |      |
| 6 Specifications                                       | 0.00 0 1.0                            |      |
| 6.1 Absolute Maximum Ratings <sup>(1)</sup>            | · ·                                   |      |
| 6.2 ESD Ratings                                        |                                       | 11   |
| 6.3 ESD Ratings – Surge Protection.                    |                                       |      |
| 6.4 Recommended Operating Conditions                   |                                       |      |
| 6.5 Thermal Information                                |                                       |      |
| 6.6 Electrical Characteristics.                        | ·                                     |      |
| 6.7 Typical Characteristics                            |                                       |      |
| 7 Detailed Description                                 |                                       |      |
| 7.1 Overview                                           |                                       | 11   |
| 7.2 Functional Block Diagram                           |                                       |      |
| <b>4 Revision History</b><br>資料番号末尾の英字は改訂を表しています。その改訂履 | <b>遺歴は英語版に準じています。</b>                 |      |
| Changes from Revision B (February 2016) to Revi        | sion C (July 2023)                    | Page |
| ・ ドキュメント全体にわたって表、図、相互参照の採番力                            | 7法を更新                                 | 1    |
| <ul><li>パッケージ・リード・サイズを含めるよう「パッケージ情報</li></ul>          |                                       |      |
| Changes from Revision A (February 2008) to Revi        | sion B (February 2016)                | Page |

• 「製品情報」表、「ESD 定格」表、「機能説明」セクション、「デバイスの機能モード」セクション、「アプリケーションと実 装」セクション、「電源に関する推奨事項」セクション、「レイアウト」セクション、「デバイスおよびドキュメントのサポート」 セクション、「メカニカル、パッケージ、および注文情報」セクションを追加。......1

Product Folder Links: TPD6E004

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated



# **5 Pin Configuration and Functions**



図 5-1. RSE Package, 8-Pin UQFN (Bottom View)

表 5-1. Pin Functions

| PIN             |     | TYPE <sup>(1)</sup> | DESCRIPTION                                                                        |  |  |  |
|-----------------|-----|---------------------|------------------------------------------------------------------------------------|--|--|--|
| NAME            | NO. | ITPE                | DESCRIPTION                                                                        |  |  |  |
| IO1             | 1   | I/O                 | ESD-protected channel                                                              |  |  |  |
| IO2             | 2   | I/O                 | ESD-protected channel                                                              |  |  |  |
| IO3             | 3   | I/O                 | ESD-protected channel                                                              |  |  |  |
| GND             | 4   | GND                 | Ground                                                                             |  |  |  |
| 104             | 5   | I/O                 | ESD-protected channel                                                              |  |  |  |
| IO5             | 6   | I/O                 | ESD-protected channel                                                              |  |  |  |
| 106             | 7   | I/O                 | ESD-protected channel                                                              |  |  |  |
| V <sub>CC</sub> | 8   | PWR                 | Power-supply input. Bypass V <sub>CC</sub> to GND with a 0.1-μF ceramic capacitor. |  |  |  |

<sup>(1)</sup> I = input, O = output, GND = ground, PWR = power



# **6 Specifications**

# 6.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                  |                                                                             |                    | MIN  | MAX                   | UNIT |
|------------------|-----------------------------------------------------------------------------|--------------------|------|-----------------------|------|
| V <sub>CC</sub>  | Operating voltage for pin VCC                                               |                    | -0.3 | 5.5                   | V    |
| V <sub>I/O</sub> | V <sub>I/O</sub> Operating voltage for pins IO1, IO2, IO3, IO4, IO5 and IO6 |                    | -0.3 | V <sub>CC</sub> + 0.3 | V    |
|                  | Pump temperature (coldering)                                                | Infrared (15 s)    |      | 220                   | °C   |
|                  | Bump temperature (soldering)                                                | Vapor phase (60 s) |      | 215                   |      |
|                  | Lead temperature (soldering, 10 s)                                          |                    |      | 300                   | °C   |
| TJ               | Junction temperature                                                        |                    |      | 150                   | °C   |
| T <sub>stg</sub> | Storage temperature                                                         |                    | -65  | 150                   | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 6.2 ESD Ratings

|                  |                            |                                                                   | VALUE  | UNIT |
|------------------|----------------------------|-------------------------------------------------------------------|--------|------|
| V <sub>(ES</sub> | D) Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±15000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

# 6.3 ESD Ratings - Surge Protection

|                   |                            |                                 | VALUE  | UNIT |
|-------------------|----------------------------|---------------------------------|--------|------|
| \/                |                            | IEC 61000-4-2 contact discharge | ±8000  | V    |
| V <sub>(ESI</sub> | D) Electrostatic discharge | IEC 61000-4-2 air-gap discharge | ±12000 | V    |

### 6.4 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                  |                                                            | MIN | MAX                                    | UNIT |
|------------------|------------------------------------------------------------|-----|----------------------------------------|------|
| T <sub>A</sub>   | Operating free-air temperature                             | -40 | 85                                     | °C   |
| V <sub>CC</sub>  | Operating voltage for pin VCC                              | 0.9 | 5.5                                    | V    |
| V <sub>I/O</sub> | Operating voltage for pins IO1, IO2, IO3, IO4, IO5 and IO6 | 0   | Minimum of:<br>(5.8, V <sub>CC</sub> ) | V    |

#### 6.5 Thermal Information

|                       |                                              | TPD6E004   |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | RSE (UQFN) | UNIT |
|                       |                                              | 8 PINS     |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 138.6      | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 74.7       | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 43.9       | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 3.6        | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 43.6       | °C/W |
| R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | n/a        | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

# 6.6 Electrical Characteristics

 $V_{CC}$  = 5 V ± 10%,  $T_A$  =  $T_{MIN}$  to  $T_{MAX}$  (unless otherwise noted)

|                  | PARAMETER                 | TEST CONDITIONS                                 | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|------------------|---------------------------|-------------------------------------------------|-----|--------------------|-----|------|
| V <sub>CC</sub>  | Supply voltage            |                                                 | 0.9 |                    | 5.5 | V    |
| Icc              | Supply current            |                                                 |     |                    | 500 | nA   |
| V <sub>F</sub>   | Diode forward voltage     | I <sub>F</sub> = 1 mA                           |     | 0.8                |     | V    |
| I <sub>I</sub>   | Channel leakage current   |                                                 |     | ±1                 |     | nA   |
| $V_{BR}$         | Break-down voltage        | Ι <sub>Ι</sub> = 10 μΑ                          | 6   |                    | 8   | V    |
| C <sub>I/O</sub> | Channel input capacitance | $V_{CC}$ = 5 V, bias of $V_{CC}/2$ , f = 10 MHz |     | 1.6                | 2   | pF   |

<sup>(1)</sup> Typical values are at  $V_{CC}$  = 5 V and  $T_A$  = 25°C.

# **6.7 Typical Characteristics**



# 図 6-1. Forward Diode Voltage (Upper Clamp Diode)



図 6-3. Reverse Diode Curve Current I/O to GND



図 6-2. Leakage Current vs Temperature



図 6-4. I/O Capacitance vs Input Voltage

# 7 Detailed Description

### 7.1 Overview

The TPD6E004 device is a six-channel TVS protection diode array. The TPD6E004 is rated to dissipate ESD strikes of ±8-kV contact and ±12-kV air-gap, as specified in the IEC 61000-4-2 international standard. This device has 1.6-pF capacitance per I/O channel, making it an excellent choice for use in high-speed data I/O interfaces.

# 7.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated

図 7-1. Logic Block Diagram

### 7.3 Feature Description

The TPD6E004 is a TVS that provides ESD protection for up to six channels, withstanding up to ±8-kV contact and ±12-kV air-gap ESD per IEC 61000-4-2. The monolithic technology yields exceptionally small variations in capacitance between any I/O pin of the TPD6E004. The small footprint is an excellent choice for applications where space-saving designs are important.

### 7.4 Device Functional Modes

The TPD6E004 device is a passive integrated circuit that triggers when voltages are above  $V_{BR}$  or below the diodes  $V_{F}$  of approximately -0.8 V. During ESD events, voltages as high as  $\pm 8$ -kV contact and  $\pm 12$ -kV air-gap ESD can be directed to ground through the internal diodes. When the voltages on the protected line fall below the trigger levels of TPD6E004 (usually within 10s of nano-seconds) the device reverts back to its high-impedance state.

Product Folder Links: TPD6E004

# 8 Application and Implementation

注

以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。

# 8.1 Application Information

The TPD6E004 device is a TVS diode array typically used to provide a path to ground for dissipating ESD events on high-speed signal lines between a human interface connector and a system. As the current from ESD passes through the TVS, only a small voltage drop is present across the diode. This is the voltage presented to the protected integrated circuit (IC). The triggered TVS holds this voltage,  $V_{CLAMP}$ , to a safe level for the protected IC.

# 8.2 Typical Application



Copyright © 2016, Texas Instruments Incorporated

図 8-1. Two-Port Micro-B USB 2.0 Application



### 8.2.1 Design Requirements

For this design example, a single TPD6E004 is used to protect all the pins of two USB 2.0 Micro-B connectors. 表 8-1 lists the design parameters for the USB application.

表 8-1. Design Parameters

| DESIGN PARAMETER                                | VALUE        |
|-------------------------------------------------|--------------|
| Signal range on IO1, IO2, IO3, IO4, IO5 and IO6 | 0 V to 3.6 V |
| Signal voltage range on V <sub>CC</sub>         | 0 V to 5.5 V |
| Operating Frequency                             | 240 MHz      |

# 8.2.2 Detailed Design Procedure

When placed near the USB connectors, the TPD6E004 ESD solution offers little or no signal distortion during normal operation due to low I/O capacitance and ultra-low leakage current specifications. The TPD6E004 is designed to protect the core circuitry and allow the system to function properly in the event of an ESD strike. For proper operation, the *Layout Guidelines* and following design guidelines must be followed:

- 1. Place the TPD6E004 solution close to the connectors. This allows the TPD6E004 to take away the energy associated with ESD strike before it reaches the internal circuitry of the system board.
- 2. Place a 0.1-μF capacitor very close to the V<sub>CC</sub> pin. This limits any momentary voltage surge at the I/O pin during the ESD strike event.
- 3. Ensure that there is enough metallization for the  $V_{CC}$  and GND loop. During normal operation, the TPD6E004 consumes only  $\mu A$  of leakage current, but during an ESD event,  $V_{CC}$  and GND may see 15-A to 30-A of current, depending on the ESD level. A sufficient current path enables the safe discharge of all the energy associated with the ESD strike.
- 4. Leave any unused I/O pins floating. In this example of protecting two Micro-B USB ports, none of the I/O pins are left unused.
- 5. The V<sub>CC</sub> pin can be connected in two different ways:
  - a. If the  $V_{CC}$  pin is connected to the system power supply, then the TPD6E004 works as a transient suppressor for any signal swing above  $V_{CC}$  +  $V_F$ . TI recommends a 0.1- $\mu$ F capacitor on the device  $V_{CC}$  pin for ESD bypass.
  - b. If the  $V_{CC}$  pin is not connected to the system power supply, then the TPD6E004 can tolerate a higher signal swing in the range of up to 5.8 V.

注
A 0.1-μF capacitor is still recommended at the V<sub>CC</sub> pin for ESD bypass.

#### 8.2.3 Application Curve

☑ 8-2 is a capture of the voltage clamping waveform of the TPD6E004 during a +8-kV contact IEC 61000-4-2 ESD strike.

Product Folder Links: TPD6E004

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated



図 8-2. IEC 61000-4-2 +8-kV Contact ESD Clamping Waveform

### 8.3 Power Supply Recommendations

The TPD6E004 device is a passive ESD protection device, so there is no need to power it. Do not violate the maximum voltage specifications for each pin.

### 8.4 Layout

# 8.4.1 Layout Guidelines

- The optimum placement is as close to the connector as possible.
  - EMI during an ESD event can couple from the trace being struck to other nearby unprotected traces, resulting in early system failures.
  - The PCB designer must minimize the possibility of EMI coupling by keeping any unprotected traces away from the protected traces which are between the TVS and the connector.
- Route the protected traces as straight as possible.
- Eliminate any corners less than 135° on the protected traces between the TVS and the connector. Best practice is using rounded corners with the largest radii possible.
  - Electric fields tend to build up on corners, increasing EMI coupling.
- Connect the ground pin to a same layer ground pour which is connected to an internal ground plane with a via. Place the via very near the ground pin.



# 8.4.2 Layout Example



Copyright © 2016, Texas Instruments Incorporated

図 8-3. TPD6E004 Layout Example for Two USB 2.0 Micro-B Connectors

# 9 Device and Documentation Support

# 9.1 Documentation Support

#### 9.1.1 Related Documentation

For related documentation see the following:

- Texas Instruments. Reading and Understanding an ESD Protection Data Sheet
- Texas Instrument, ESD Protection Layout Guide

### 9.2 サポート・リソース

TI E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。

リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。

### 9.3 Trademarks

イーサネット™ is a trademark of Xerox Corporation.

FireWire<sup>™</sup> is a trademark of Apple Inc.

TI E2E™ is a trademark of Texas Instruments.

すべての商標は、それぞれの所有者に帰属します。

### 9.4 静電気放電に関する注意事項



この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。

ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。

#### 9.5 用語集

テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。

# 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: TPD6E004

Copyright © 2023 Texas Instruments Incorporated

Submit Document Feedback

11

www.ti.com 9-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status<br>(1) | Material type | Package   Pins | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|---------------|---------------|----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
| TPD6E004RSER          | Active        | Production    | UQFN (RSE)   8 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | 2V               |
| TPD6E004RSER.A        | Active        | Production    | UQFN (RSE)   8 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | 2V               |
| TPD6E004RSER.B        | Active        | Production    | UQFN (RSE)   8 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | 2V               |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jan-2024

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |  |  |  |  |  |
|----|-----------------------------------------------------------|--|--|--|--|--|
| В0 | Dimension designed to accommodate the component length    |  |  |  |  |  |
| K0 | Dimension designed to accommodate the component thickness |  |  |  |  |  |
| W  | Overall width of the carrier tape                         |  |  |  |  |  |
| P1 | Pitch between successive cavity centers                   |  |  |  |  |  |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPD6E004RSER | UQFN            | RSE                | 8 | 3000 | 180.0                    | 9.5                      | 1.7        | 1.7        | 0.75       | 4.0        | 8.0       | Q2               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jan-2024



### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| TPD6E004RSER | UQFN         | RSE             | 8    | 3000 | 184.0       | 184.0      | 19.0        |  |



PLASTIC QUAD FLATPACK - NO LEAD



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TIの製品は、TIの販売条件、TIの総合的な品質ガイドライン、 ti.com または TI 製品などに関連して提供される他の適用条件に従い提供されます。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 TI がカスタム、またはカスタマー仕様として明示的に指定していない限り、TI の製品は標準的なカタログに掲載される汎用機器です。

お客様がいかなる追加条項または代替条項を提案する場合も、TIはそれらに異議を唱え、拒否します。

Copyright © 2025, Texas Instruments Incorporated

最終更新日: 2025 年 10 月