**TPS51396A** JAJSLU8C - FEBRUARY 2019 - REVISED APRIL 2021 # TPS51396A 4.5V~24V、8A の同期整流降圧型電圧レギュレータ、バッテリ動 作時間を伸ばす ULQ™ モード搭載 ### 1 特長 - 入力電圧範囲:4.5V~24V - D-CAP3™ アーキテクチャ制御による高速過渡応答 - 出力電圧範囲:0.6V~7V - 帰還電圧精度:1% (25℃) - 連続出力電流:8A - $R_{DS(on)}$ が 19.5m $\Omega$ および 9.5m $\Omega$ の内蔵パワー・スイ ッチ - ULQ™ 動作により、システムのスタンバイ中のバッテリ 動作時間を延長 - MODE ピンにより、軽負荷時の動作として Eco-Mode ™ と OOA モードを選択可能 - MODE ピンにより 600kHz、800kHz、1MHz のスイッ チング周波数を選択可能 - 25kHz を超えるスイッチング周波数での OOA (Outof-Audio) 軽負荷動作 - 大きなデューティ・サイクルによる動作をサポート - SSピンによりソフト・スタート時間を調整可能 - パワー・グッド・インジケータ - 出力放電機能を内蔵 - サイクル単位の過電流保護 - ラッチ付きの出力による OV および UV 保護 - ラッチなしの OT および UVLO 保護 - 20ピン、3.0mm×3.0mmの HotRod™ VQFN パッケ # 2 アプリケーション - ノートPC、DTV および STB - テレコムおよびネットワーキング、ポイント・オブ・ロード (POL) - IPC、ファクトリ・オートメーション - 分散電源システム #### 3 概要 TPS51396A は、複数の FET を統合し、高電圧入力に対 応する、コスト効率の優れた高効率同期整流降圧型コン バータです。 代表的なアプリケーション TPS51396A の主な特長の 1 つは、バイアス電流の低減 とデューティ範囲の広い動作を実現する ULQ (超低静止 電流)機能です。低消費電力動作で長期的なバッテリ寿 命を実現しようとする場合、この ULQ 機能は非常に有益 です。TPS51396A は、4.5V~24V の電源入力電圧範囲 で動作します。この製品は DCAP3 制御モードを使用して 高速過渡応答や、優れたライン・レギュレーションと負荷レ ギュレーションを実現し、外部補償を不要にするほか、特 殊ポリマ・コンデンサや超低 ESR (等価直列抵抗) セラミッ ク・コンデンサなど、ESR の小さい各種出力コンデンサを サポートします。 TPS51396A は、OVP、UVP、OCP、OTP、UVLO の完 全な保護機能を搭載しています。これは、パワー・グッド信 号と出力放電機能の組み合わせによるものです。 **TPS51396A** の **MODE** ピンは、軽負荷動作のための Eco-Mode または OOA モードを設定するのに利用でき ます。Eco-Mode は軽負荷動作中も高い効率を維持し、 OOA モードは無負荷でも 25kHz を上回るスイッチング周 波数で動作します。 TPS51396A は、内部ソフト・スタート時間と外部ソフト・ス タート時間を選択できます。内部ソフトスタート時間は 1.3ms に固定されています。アプリケーションでこれより長 いソフト・スタート時間が必要な場合、SS ピンに外付けの コンデンサを接続して、長いソフト・スタート時間を実現で きます。 TPS51396A は、20 ピンの 3.0mm × 3.0mm HotRod パ ッケージで供給され、-40℃~125℃の接合部温度で動 作が規定されています。 #### 制品情報 | | Amel 10 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | | |-----------|---------------------------------------------|-----------------| | 部品番号 | パッケージ <sup>(1)</sup> | 本体サイズ (公称) | | TPS51396A | VQFN (20) | 3.00mm × 3.00mm | 利用可能なすべてのパッケージについては、このデータシートの 末尾にある注文情報を参照してください。 効率と出力電流との関係 (ECO-mode) ### **Table of Contents** | 1 特長 | 1 | 8 Application and Implementation | 1 | |--------------------------------------|---|-------------------------------------------------|------------------| | 2 アプリケーション | | 8.1 Application Information | | | 3 概要 | | 8.2 1V Output Typical Application | | | 4 Revision History | | 9 Power Supply Recommendations | 22 | | 5 Pin Configuration and Functions | | 10 Layout | <mark>2</mark> 3 | | 6 Specifications | | 10.1 Layout Guidelines | 23 | | 6.1 Absolute Maximum Ratings | | 10.2 Layout Example | 23 | | 6.2 ESD Ratings | | 11 Device and Documentation Support | <mark>2</mark> 4 | | 6.3 Recommended Operating Conditions | | 11.1 Device Support | <mark>2</mark> 4 | | 6.4 Thermal Information | | 11.2 Receiving Notification of Documentation Up | pdates 24 | | 6.5 Electrical Characteristics | | 11.3 サポート・リソース | 24 | | 6.6 Typical Characteristics | | 11.4 Trademarks | 24 | | 7 Detailed Description | | 11.5 Electrostatic Discharge Caution | 24 | | 7.1 Overview | | 11.6 Glossary | | | 7.2 Functional Block Diagram | | 12 Mechanical, Packaging, and Orderable | | | 7.3 Feature Description | | Information | 25 | | 7.4 Device Functional Modes | | | | | | | | | # **4 Revision History** 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | Changes from Revision B (April 2020) to Revision C (April 2021) | Page | |---------------------------------------------------------------------------------------------------------------------------|------| | <ul><li>最初の公開リリース</li></ul> | 1 | | • 文書全体にわたって表、図、相互参照の採番方法を更新 | | | • タイトルを更新 | | | | | | Added table note to the Recommended Operating Conditions | 4 | | Added table note to the Recommended Operating Conditions Changes from Revision A (April 2020) to Revision B (April 2020) | | | · · · | Page | | Changes from Revision A (April 2020) to Revision B (April 2020) | Page | # **5 Pin Configuration and Functions** 図 5-1. RJE Package 20-Pin VQFN (Top View) 表 5-1. Pin Functions | F | PIN | | PERCENTION | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | NAME | NO. | I/O | DESCRIPTION | | | | | BST | 1 | I | Supply input for the gate drive voltage of the high-side MOSFET. Connect the bootstrap capacitor between BST and SW, $0.1~\mu\text{F}$ is recommended. | | | | | VIN | 2,3,4,5 | Р | Input voltage supply pin for the control circuitry. Connect the input decoupling capacitors between VIN and GND. | | | | | SW | 6,19,20 | 0 | Switch node terminal. Connect the output inductor to this pin. | | | | | GND | 7,8,18,Pad | G | Power GND terminal for the controller circuit and the internal circuitry. | | | | | PGOOD | 9 | 0 | Open drain power good indicator. It is asserted low if output voltage is out of PGOOD threshold, over voltage or if the device is under thermal shutdown, EN shutdown or during soft start. | | | | | ss | 11 | I | Soft-start time selection pin. Connecting an external capacitor sets the soft-start time and if no external capacitor is connected, the soft-start time is about 1.3 ms. | | | | | NC | 10,16 | | Not connect. Can be connected to GND plane for better thermal achieved. | | | | | EN | 12 | I | Enable pin of buck converter. EN pin is a digital input pin, decides turn on or off buck converter. Internal pull down current to disable converter if leave this pin open. | | | | | AGND | 13 | G | Ground of internal analog circuitry. Connect AGND to GND plane with a short trace. | | | | | FB | 14 | l | Converter feedback input. Connect to the center tap of the resistor divider between output voltage and AGND. | | | | | MODE 15 Llight load operation mode selection pin. Connect this pin to a resistor divider from VCC and AGND, the different MODE options are shown in 表 7-1 | | Llight load operation mode selection pin. Connect this pin to a resistor divider from VCC and AGND, the different MODE options are shown in 表 7-1 | | | | | | VCC | 17 | 0 | 5.0-V internal VCC LDO output. This pin supplies voltage to the internal circuitry and gate driver. Bypass this pin with a 1-µF capacitor. | | | | ### **6 Specifications** ### **6.1 Absolute Maximum Ratings** over operating free-air temperature range (unless otherwise noted) (1) | | | | | MIN | MAX | UNIT | |------------------|---------------------------------------------------------------|----------------------|--|-----------------------------|-----|------| | | | VIN | | -0.3 | 26 | V | | | Input voltage Output voltage Operating junction temperature | VBST | | -0.3 | 31 | V | | | Input voltage | VBST-SW | | -0.3 | 6 | V | | | | EN, MODE, FB, SS | | -0.3 | 6 | V | | | | PGND, AGND | | -0.3 | 0.3 | V | | | | SW | | -0.3 31<br>-0.3 6<br>-0.3 6 | V | | | | Output voltage | SW (10-ns transient) | | | 28 | V | | | | PGOOD | | -0.3 | 6 | V | | T <sub>J</sub> | Operating junction temperatu | re | | -40 | 150 | °C | | T <sub>stg</sub> | Storage temperature | | | <b>-</b> 55 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|---------------------|-----------------------------------------------------------------------------------|-------|------| | V | Electrostatic Human | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V | | V <sub>(ESD)</sub> | discharge | Charged-device model (CDM), per JEDEC specification JESD22- V C101 <sup>(2)</sup> | ±500 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ### **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | | MIN | MAX | UNIT | |------------------|-----------------------------------------------------------------------------|----------------------|------|------------------------------------------------------------------|------| | | Input voltage Output voltage JT Output current Operating junction temper | VIN <sup>(1)</sup> | 4.5 | 24 | V | | | | VBST | -0.3 | 29 | V | | | Input voltage | VBST-SW | -0.3 | 5.5 | V | | | | EN, MODE, FB, SS | -0.3 | 5.5 | V | | | | PGND, AGND | -0.3 | 3 5.5 3 0.3 2 24 | V | | | | SW | -2 | 5 24<br>3 29<br>3 5.5<br>3 5.5<br>3 0.3<br>2 24<br>3 26<br>3 5.5 | V | | | Output voltage | SW (10-ns transient) | -3 | 26 | V | | | | PGOOD | -0.3 | 5.5 | V | | I <sub>OUT</sub> | Output current | | | 8 | Α | | TJ | Operating junction tem | perature | -40 | 125 | °C | (1) Max DC input (inlcude tolerance) should be not over 24 V. ### **6.4 Thermal Information** | | | TPS51396A | | |------------------------|----------------------------------------------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | RJE (VQFN) | UNIT | | | | 20 PINS | | | R <sub>0JA</sub> | Junction-to-ambient thermal resistance | 44.9 | °C/W | | R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance | 32.3 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 13.3 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 1.3 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 13.5 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 16.1 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report. ### **6.5 Electrical Characteristics** T<sub>1</sub> =-40°C to 125°C V<sub>VIII</sub> = 12 V unless otherwise noted | | PARAMETER | TEST CONDITION | MIN | TYP | MAX | UNIT | |-----------------------|--------------------------------|------------------------------------------------------------|------|------|------|------| | SUPPLY CU | IRRENT | | | | | | | VIN | Input voltage range | VIN | 4.5 | | 24 | V | | I <sub>VIN</sub> | V <sub>IN</sub> supply current | No load, V <sub>EN</sub> = 3.3 V, Switching | | 90 | | uA | | I <sub>VINSDN</sub> | Shutdown supply current | No load, V <sub>EN</sub> = 0 V | | 2 | | uA | | VCC OUTPL | JT | | | | | | | ., | V00 1 1 1 | V <sub>VIN</sub> > 5.0 V | 4.85 | 5 | 5.15 | V | | $V_{CC}$ | VCC output voltage | V <sub>VIN</sub> = 4.5 V | | 4.5 | | V | | I <sub>CC</sub> | VCC current limit | | 20 | | | mA | | FEEDBACK | VOLTAGE | | | | | | | ., | <b>50</b> " | T <sub>J</sub> = 25°C | 594 | 600 | 606 | mV | | $V_{FB}$ | FB voltage | T <sub>J</sub> = -40°C to 125°C | 592 | 600 | 611 | mV | | DUTY CYCL | E and FREQUENCY CONTROL | | | | | - | | F <sub>SW</sub> | Switching frequency | T <sub>J</sub> = 25°C , F <sub>SW</sub> = 600 kHz,Vo = 1 V | | 600 | | kHz | | T <sub>ON(MIN)</sub> | SW minumum on time | T <sub>J</sub> = 25°C | | 60 | | ns | | T <sub>OFF(MIN)</sub> | SW minimum off time | T <sub>J</sub> = 25°C, V <sub>FB</sub> = 0.5 V | | | 190 | ns | | MOSFET an | d DRIVERS | | | | | | | R <sub>DS(ON)H</sub> | High side switch resistance | T <sub>J</sub> = 25°C | | 19.5 | | mΩ | | R <sub>DS(ON)L</sub> | Low side switch resistance | T <sub>J</sub> = 25°C | | 9.5 | | mΩ | | OOA FUNC | TION | | | | | | | T <sub>OOA</sub> | OOA mode operation period | | | 28 | | us | | OUTPUT DI | SCHARGE and SOFT START | | | | | | | R <sub>DIS</sub> | Discharge resistance | T <sub>J</sub> = 25°C, V <sub>EN</sub> = 0 V | | 420 | | Ω | | T <sub>SS</sub> | Soft start time | Internal soft-start time, SS floating | | 1.3 | | ms | | I <sub>SS</sub> | Soft start charge current | | | 5 | | uA | | POWER GO | OD | | | | | | | T <sub>PGDLY</sub> | PG start-up delay | PG from low to high | | 1 | | ms | | | | VFB falling (fault) | | 85 | | % | | \ | DC throphold | VFB rising (good) | | 90 | | % | | $V_{PGTH}$ | PG threshold | VFB rising (fault) | | 115 | | % | | | | VFB falling (good) | | 110 | | % | | V <sub>PG_L</sub> | PG sink current capability | I <sub>OL</sub> = 4 mA | | | 0.4 | V | | I <sub>PGLK</sub> | PG leak current | V <sub>PGOOD</sub> = 5.5 V | | , | 1 | uA | $T_J$ =-40°C to 125°C, $V_{VIN}$ = 12 V, unless otherwise noted | | PARAMETER | TEST CONDITION | MIN | TYP | MAX | UNIT | |---------------------|-----------------------------------|--------------------------|-----|------|----------|------| | CURRENT L | IMIT | | | | <u> </u> | | | I <sub>OCL</sub> | Over current threshold | Valley current set point | 8.1 | 9.8 | 12 | Α | | I <sub>NOCL</sub> | Negative over current threshold | | | 3.9 | | Α | | LOGIC THR | ESHOLD | | ' | | <u> </u> | | | V <sub>ENH</sub> | EN high-level input voltage | | | 1.2 | 1.4 | V | | V <sub>ENL</sub> | EN low-level input voltage | | 0.8 | 1.05 | | V | | I <sub>EN</sub> | Enable internal pull down current | V <sub>EN</sub> = 0.8 V | | 2 | | μA | | OUTPUT UN | IDERVOLTAGE AND OVERVOLTAG | E PROTECTION | | | 1 | | | V <sub>OVP</sub> | OVP trip threshold | | | 125 | | % | | t <sub>OVPDLY</sub> | OVP prop deglitch | T <sub>J</sub> = 25°C | | 20 | | us | | V <sub>UVP</sub> | UVP trip threshold | | | 60 | | % | | t <sub>UVPDLY</sub> | UVP prop deglitch | | | 256 | | us | | UVLO | | | | | ' | | | | | Wake up | | 4.2 | 4.4 | V | | $V_{UVLOVIN}$ | VIN UVLO threshold | Shutdown | 3.6 | 3.8 | | V | | | | Hysteresis | | 0.4 | | V | | OVER TEMP | PERATURE PROTECTION | | | | ' | | | T <sub>OTP</sub> | OTP trip threshold <sup>(1)</sup> | Shutdown temperature | | 150 | | °C | | T <sub>OTPHSY</sub> | OTP hysteresis <sup>(1)</sup> | Hysteresis | | 20 | | °C | (1) Not production tested ### **6.6 Typical Characteristics** T<sub>J</sub>=-40°C to 125°C, V<sub>VIN</sub>=12V(unless otherwise noted) ## 7 Detailed Description ### 7.1 Overview The TPS51396A is 8-A integrated FET synchronous buck converter which operates from 4.5-V to 24-V input voltage ( $V_{IN}$ ), and the output is from 0.6 V to 7 V. The proprietary D-CAP3 mode enables low external component count, ease of design, optimization of the power design for cost, size, and efficiency. The key feature of the TPS51396A is ultra-low quiescent current (ULQ) mode. This feature is beneficial for long battery life in system standby mode. The device employs D-CAP3 mode control that provides fast transient response with no external compensation components and an accurate feedback voltage. The control topology provides seamless transition between CCM operating mode at higher load condition and DCM operation at lighter load condition. Eco-mode allows the TPS51396A to maintain high efficiency at light load. OOA (out of audio) mode makes switching frequency above audible frequency larger than 25 kHz, even there is no loading at output side. The TPS51396A is able to adapt to both low equivalent series resistance (ESR) output capacitors such as POSCAP or SP-CAP, and ultra-low ESR ceramic capacitors. ### 7.2 Functional Block Diagram ### 7.3 Feature Description #### 7.3.1 PWM Operation and D-CAP3 Control The main control loop of the buck is adaptive on-time pulse width modulation (PWM) controller that supports a proprietary DCAP3 mode control. The DCAP3 mode control combines adaptive on-time control with an internal compensation circuit for pseudo-fixed frequency and low external component count configuration with both low-ESR and ceramic output capacitors. It is stable even with virtually no ripple at the output. The TPS51396A also includes an error amplifier that makes the output voltage very accurate. At the beginning of each cycle, the high-side MOSFET is turned on. This MOSFET is turned off after internal one-shot timer expires. This one-shot duration is set proportional to the output voltage, $V_{OUT}$ , and is inversely proportional to the converter input voltage, $V_{IN}$ , to maintain a pseudo-fixed frequency over the input voltage range, hence it is called adaptive on-time control. The one-shot timer is reset and the high-side MOSFET is turned on again when the feedback voltage falls below the reference voltage. An internal ripple generation circuit is added to reference voltage for emulating the output ripple, this enables the use of very low-ESR output capacitors such as multi-layered ceramic caps (MLCC). No external current sense network or loop compensation is required for DCAP3 control topology. For any control topology that is compensated internally, there is a range of the output filter it can support. The output filter used with the TPS51396A is a low-pass L-C circuit. This L-C filter has a double-pole frequency described in 式 1. $$f_{p} = \frac{1}{2 \times \pi \times \sqrt{L_{OUT} \times C_{OUT}}}$$ (1) At low frequency, the overall loop gain is set by the output set-point resistor divider network and the internal gain of the TPS51396A. The low-frequency L-C double pole has a 180 degree drop in phase. At the output filter frequency, the gain rolls off at a -40 dB per decade rate and the phase drops rapidly. The internal ripple generation network introduces a high-frequency zero that reduces the gain roll off from -40 dB to -20 dB per decade and leads the 90 degree phase boost. The internal ripple injection high-frequency zero is related to the switching frequency. The crossover frequency of the overall system should usually be targeted to be less than one-third of the switching frequency ( $F_{SW}$ ). #### 7.3.2 Soft Start The TPS51396A has an internal 1.3-ms soft start, and also an external SS pin is provided for setting higher soft-start time if needed. When the EN pin becomes high, the soft-start function begins ramping up the reference voltage to the PWM comparator. If the application needs a larger soft start time, it can be set by connecting a capacitor on SS pin. When the EN pin becomes high, the soft-start charge current ( $I_{SS}$ ) begins charging the external capacitor ( $C_{SS}$ ) connected between SS and AGND. The devices tracks the lower of the internal soft-start voltage or the external soft-start voltage as the reference. The equation for the soft-start time ( $I_{SS}$ ) is shown in $\gtrsim 2$ : $$T_{ss} = \frac{C_{ss}(nF) \times V_{REF}(V)}{I_{ss}(\mu A)}$$ (2) where V<sub>REF</sub> is 0.6 V and I<sub>SS</sub> is 5 μA ### 7.3.3 Large Duty Operation The TPS51396A can support large duty operations by its internal $T_{ON}$ extension function. When the $V_{IN}/V_{OUT}$ <1.6, and the $V_{FB}$ is lower than internal $V_{REF}$ , the $T_{ON}$ will be extended to implement the large duty operation and also improve the performance of the load transient performance. #### 7.3.4 Power Good The Power Good (PGOOD) pin is an open-drain output. Once the $V_{FB}$ is between 90% and 110% of the target output voltage, the PGOOD is de-asserted and floats after a 1-ms de-glitch time. A 100 k $\Omega$ pullup resistor is recommended to pull the voltage up to VCC. The PGOOD pin is pulled low when: - the FB pin voltage is lower than 85% or greater than 115% of the target output voltage - in an OVP, UVP, or thermal shutdown event - · during the soft-start period. #### 7.3.5 Over Current Protection and Undervoltage Protection The TPS51396A has the over current protection and undervoltage protection. The output over current limit (OCL) is implemented using a cycle-by-cycle valley detect circuit. The switch current is monitored during the OFF state by measuring the low-side FET drain to source voltage. This voltage is proportional to the switch current. To improve accuracy, the voltage sensing is temperature compensated. During the on-time of the high-side FET switch, the switch current increases at a linear rate determined by $V_{IN}$ , $V_{OUT}$ , the on-time and the output inductor value. During the on-time of the low-side FET switch, this current decreases linearly. The average value of the switch current is the load current $I_{OUT}$ . If the monitored current is above the OCL level, the converter maintains low-side FET on and delays the creation of a new set pulse, even the voltage feedback loop requires one, until the current level becomes OCL level or lower. In subsequent switching cycles, the on-time is set to a fixed value and the current is monitored in the same manner. There are some important considerations for this type of over current protection. When the load current is higher than the over current threshold by one half of the peak-to-peak inductor ripple current, the OCL is triggered and the current is being limited, the output voltage tends to drop because the load demand is higher than what the converter can support. When the output voltage falls below 60% of the target voltage, the UVP comparator detects it, the output will be latched after a wait time of 256us. When the over current condition is removed, the output voltage is latched till the EN is toggled or re-power the power input. #### 7.3.6 Over Voltage Protection The TPS51396A has the over voltage protection feature. When the output voltage becomes higher than 125% of the target voltage, the OVP comparator output goes high, the output will be discharged after a wait time of 20 $\mu$ s. When the over voltage condition is removed, the output voltage is latched till the EN is toggled or re-power the power input. #### 7.3.7 UVLO Protection Undervoltage Lockout protection (UVLO) monitors the $V_{IN}$ power input. When the voltage is lower than UVLO threshold voltage, the device is shut off and output is discharged. This is a non-latch protection. #### 7.3.8 Output Voltage Discharge The TPS51396A has the discharge function by using internal MOSFET about $420\Omega$ R<sub>DS(on)</sub>, which is connected to the output terminal SW. The discharge is slow due to the lower current capability of the MOSFET. #### 7.3.9 Thermal Shutdown The TPS51396A monitors the internal die temperature. If the temperature exceeds the threshold value (typically 150°C), the device is shut off and the output will be discharged. This is a non-latched protection, the device restarts switching when the temperature goes below the thermal shutdown threshold. #### 7.4 Device Functional Modes #### 7.4.1 Light Load Operation TPS51396A has a MODE pin which can setup three different modes of operation for light load running and 600 kHz/800 kHz/1 MHz switching frequency at heavy load .The light load running includes out-of-audio mode ,advanced Eco-mode and force CCM mode. Product Folder Links: TPS51396A #### 7.4.2 Advanced Eco-mode™ Control The advanced Eco-mode™ control scheme to maintain high light load efficiency. As the output current decreases from heavy load conditions, the inductor current is also reduced and eventually comes to a point where the rippled valley touches zero level, which is the boundary between continuous conduction and discontinuous conduction modes. The rectifying MOSFET is turned off when the zero inductor current is detected. As the load current further decreases, the converter runs into discontinuous conduction mode. The on-time is kept almost the same as it was in the continuous conduction mode so that it takes longer time to discharge the output capacitor with smaller load current to the level of the reference voltage. This makes the switching frequency lower, proportional to the load current, and keeps the light load efficiency high. The light load current where the transition to Eco-mode™ operation happens ( I<sub>OUT(LL)</sub> ) can be calculated from 式 3. $$I_{OUT(LL)} = \frac{1}{2 \times L_{OUT} \times F_{SW}} \times \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{V_{IN}}$$ (3) After identifying the application requirements, design the output inductance ( $L_{OUT}$ ) so that the inductor peak-to-peak ripple current is approximately between 20% and 30% of the $I_{OUT(max)}$ (peak current in the application). It is also important to size the inductor properly so that the valley current does not hit the negative low-side current limit. #### 7.4.3 Out of Audio Mode Out-of-Audio (OOA) light-load mode is a unique control feature that keeps the switching frequency above audible frequency towards a virtual no-load condition. During Out-of-Audio operation, the OOA control circuit monitors the states of both high-side and low-side MOSFETs and forces them switching if both MOSFETs are off for more than 28 $\mu$ s. When both high-side and low-side MOSFETs are off for more than 28 $\mu$ s during a light-load condition, the lowside FET will be on for discharge till reverse OC happens or output voltage drops to trigger the high-side FET on. This mode initiates one cycle of the low-side MOSFET and the high-side MOSFET turning on. Then, both MOSFETs stay turned off waiting for another 28 $\mu$ s. If the MODE pin is selected to operate in OOA mode, when the device works at light load, the minimum switching frequency is above 25 kHz which avoids the audible noise in the system. #### 7.4.4 Mode Selection The device reads the voltage on the MODE pin during start-up and latches onto one of the MODE options listed below in $\frac{1}{2}$ 7-1. The voltage on the MODE pin can be set by connecting this pin to the center tap of a resistor divider connected between VCC and AGND. A guideline for the top resistor ( $R_{M\_H}$ ) and the bottom resistor ( $R_{M\_L}$ ) is shown in $\frac{1}{2}$ 7-1, and 1% resistors are recommended. It is important that the voltage for the MODE pin is derived from the VCC rail only since internally this voltage is referenced to detect the MODE option. The MODE pin setting can be reset only by a VIN power cycling or EN toggle. | $R_{M_{\perp}H}(k\Omega)$ | R <sub>M_L</sub> (kΩ) | Light Load Operation | Switching Frequency (kHz) | |---------------------------|-----------------------|----------------------|---------------------------| | 330 | 5.1 | Eco-mode | 600 | | 330 | 15 | Eco-mode | 800 | | 330 | 27 | Eco-mode | 1000 | | 300 | 43 | OOA mode | 600 | | 150 | 33 | OOA mode | 800 | | 160 | 51 | OOA mode | 1000 | | | | | | 表 7-1. MODE Pin Resistor Settings ☑ 7-1 below shows the typical start-up sequence of the device once the enable signal crosses the EN turn on threshold. After the voltage on VCC crosses the rising UVLO threshold it takes about 500us to read the first mode setting and approximately 100us from there to finish the last mode setting. The output voltage starts ramping after the mode reading is done. Copyright © 2021 Texas Instruments Incorporated 図 7-1. Power-Up Sequence ### 7.4.5 Standby Operation The TPS51396A can be placed in standby mode by pulling the EN pin low. The device operates with a shutdown current of 2 $\mu$ A when in standby condition. EN pin is pulled low internally, when float, the part is disabled by default. ### 8 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ### **8.1 Application Information** The schematic of 🗵 8-1 shows a typical application for TPS51396A with 1-V output. This design converts an input voltage range of 4.5 V to 24 V down to 1 V with a maximum output current of 8 A. ### 8.2 1V Output Typical Application 図 8-1. 1V/8A Reference Design with Eco-mode, Fsw = 600 kHz ### 8.2.1 Design Requirements 表 8-1 lists the design parameters for this example. | | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------|-----------------------------|-----------------------------|-----|----------|-----|---------------------| | OUTPUT | | | | | | | | V <sub>OUT</sub> | Output voltage | | | 1 | | V | | I <sub>OUT</sub> | Output current | | | 8 | | Α | | $\Delta V_{OUT}$ | Transient response | 0 A - 8 A load step,2.5A/us | | ±40 | | mV | | V <sub>IN</sub> | Input voltage | | 4.5 | 12 | 24 | V | | V <sub>OUT(ripple)</sub> | Output voltage ripple (CCM) | | | 18 | | mV <sub>(P-P)</sub> | | F <sub>SW</sub> | Switching frequency | | | 600 | | kHz | | | Light load operating mode | | | Eco-mode | | | | T <sub>A</sub> | Ambient temperature | | | 25 | | °C | 表 8-1. Design Parameters ### 8.2.2 Detailed Design Procedure ### 8.2.2.1 External Component Selection ### 8.2.2.1.1 Output Voltage Set Point To change the output voltage of the application, it is necessary to change the value of the upper feedback resistor. By changing this resistor the user can change the output voltage above 0.6 V. See $\pm 4$ $$V_{OUT} = 0.6 \times \left(1 + \frac{R_{UPPER}}{R_{LOWER}}\right)$$ (4) #### 8.2.2.1.2 Inductor Selection The inductor ripple current is filtered by the output capacitor. A higher inductor ripple current means the output capacitor should have a ripple current rating higher than the inductor ripple current. See 表 8-2 for recommended inductor values. The RMS and peak currents through the inductor can be calculated using 式 5 and 式 6. It is important that the inductor is rated to handle these currents. $$I_{L(RMS)} = \sqrt{\left(I^{2}_{OUT} + \frac{1}{12} \times \left(\frac{V_{OUT} \times (V_{IN(max)} - V_{OUT})}{V_{IN(max)} \times L_{OUT} \times F_{SW}}\right)^{2}\right)}$$ (5) $$I_{L(peak)} = I_{OUT} + \frac{I_{L(ripple)}}{2}$$ (6) During transient and short-circuit conditions, the inductor current can increase up to the current limit of the device so it is safe to choose an inductor with a saturation current higher than the peak current under current limit condition. #### 8.2.2.1.3 Output Capacitor Selection After selecting the inductor the output capacitor needs to be optimized. In DCAP3<sup>™</sup>, the regulator reacts within one cycle to the change in the duty cycle so the good transient performance can be achieved without needing large amounts of output capacitance. The recommended output capacitance range is given in $\frac{1}{5}$ 8-2. Ceramic capacitors have very low ESR, otherwise the maximum ESR of the capacitor should be less than $V_{OUT(ripple)}/I_{OUT(ripple)}$ . 表 8-2. Recommended Component Values | V <sub>OUT</sub> (V) | R <sub>LOWER</sub> (kΩ) | R <sub>UPPER</sub> (kΩ) | F <sub>sw</sub> (kHz) | L <sub>OUT</sub> (µH) | C <sub>OUT(min)</sub> (μF) | C <sub>OUT(max)</sub> (μF) | C <sub>FF</sub> (PF) | |----------------------|-------------------------|-------------------------|-----------------------|-----------------------|----------------------------|----------------------------|----------------------| | 0.6 | 10 | 0 | 600 | 0.47 | 66 | 500 | - | | | | | 800 | 0.33 | 66 | 500 | - | | | | | 1000 | 0.27 | 66 | 500 | - | | 1 | 30 | 20 | 600 | 0.68 | 66 | 500 | - | | | | | 800 | 0.47 | 66 | 500 | - | | | | | 1000 | 0.33 | 66 | 500 | - | | 3.3 | 20 | 90 | 600 | 1.5 | 66 | 500 | 47-330 | | | | | 800 | 1.2 | 66 | 500 | 47-330 | | | | | 1000 | 1 | 66 | 500 | 47-330 | | 5.0 | 30 | 220 | 600 | 2.2 | 66 | 500 | 47-330 | | | | | 800 | 1.5 | 66 | 500 | 47-330 | | | | | 1000 | 1.2 | 66 | 500 | 47-330 | Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated #### 8.2.2.1.4 Input Capacitor Selection The TPS51396A requires input decoupling capacitors on power supply input VIN, and the bulk capacitors are needed depending on the application. The minimum input capacitance required is given in $\pm 7$ . $$C_{IN(min)} = \frac{I_{OUT} \times V_{OUT}}{V_{INripple} \times V_{IN} \times F_{SW}}$$ (7) TI recommends using a high-quality X5R or X7R input decoupling capacitors of 40 $\mu$ F on the input voltage pin VIN. The voltage rating on the input capacitor must be greater than the maximum input voltage. The capacitor must also have a ripple current rating greater than the maximum input current ripple of the application. The input ripple current is calculated by $\frac{1}{3}$ 8: $$I_{CIN(rms)} = I_{OUT} \times \sqrt{\frac{V_{OUT}}{V_{IN(min)}}} \times \frac{(V_{IN(min)} - V_{OUT})}{V_{IN(min)}}$$ (8) A 1-µF ceramic capacitor is needed for the decoupling capacitor on VCC pin. #### 8.2.3 Application Curves Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated ## 9 Power Supply Recommendations The TPS51396A is intended to be powered by a well regulated dc voltage. The input voltage range is 4.5 to 24 V. TPS51396A is a buck converter. The input supply voltage must be greater than the desired output voltage for proper operation. Input supply current must be appropriate for the desired output current. If the input voltage supply is located far from the TPS51396A circuit, additional input bulk capacitance is recommended, typical values are $100~\mu\text{F}$ to $470~\mu\text{F}$ . ### 10 Layout ### 10.1 Layout Guidelines - TI recommends a four-layer PCB for good thermal performance and with maximum ground plane. 3-inch × 3-inch, four-layer PCB with 2-oz copper is used as example. - Place the decoupling capacitors right across VIN and VCC as close as possible. - Place output inductor and capacitors with IC at the same layer, SW routing should be as short as possible to minimize EMI, and should be a width plane to carry big current, enough vias should be added to the GND connection of output capacitor and also as close to the output pin as possible. - Place BST resistor and capacitor with IC at the same layer, close to BST and SW plane, >15 mil width trace is recommended to reduce line parasitic inductance. - Feedback could be 20 mil and must be routed away from the switching node, BST node or other high efficiency signal. - VIN trace must be wide to reduce the trace impedance and provide enough current capability. - Place multiple vias under the device near VIN and GND and near input capacitors to reduce parasitic inductance and improve thermal performance ### 10.2 Layout Example ☑ 10-1 shows the recommended top-side layout. Component reference designators are the same as the circuit shown in ☑ 8-1. Resistor divider for EN is not used in the circuit of ☑ 8-1, but are shown in the layout for reference. 図 10-1. Top-Layer Layout ### 11 Device and Documentation Support ### 11.1 Device Support ### 11.1.1 Third-Party Products Disclaimer TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE. ### 11.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 11.3 サポート・リソース TI E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。 TI の使用条件を参照してください。 #### 11.4 Trademarks Eco-mode<sup>™</sup>, D-CAP3<sup>™</sup>, ULQ<sup>™</sup>, Eco-Mode<sup>™</sup>, HotRod<sup>™</sup>, DCAP3<sup>™</sup>, and TI E2E<sup>™</sup> are trademarks of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 11.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### 11.6 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. ## 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2021 Texas Instruments Incorporated Submit Document Feedback www.ti.com 18-Oct-2023 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | TPS51396ARJER | ACTIVE | VQFN-HR | RJE | 20 | 3000 | RoHS & Green | Call TI SN | Level-2-260C-1 YEAR | -40 to 125 | 51396A | Samples | | TPS51396ARJET | ACTIVE | VQFN-HR | RJE | 20 | 250 | RoHS & Green | Call TI SN | Level-2-260C-1 YEAR | -40 to 125 | 51396A | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE OPTION ADDENDUM** www.ti.com 18-Oct-2023 3 x 3, 0.45 mm pitch QUAD FLATPACK- NO LEAD Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4224683/A PLASTIC QUAD FLATPACK- NO LEAD NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance. PLASTIC QUAD FLATPACK- NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site. PLASTIC QUAD FLATPACK- NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.. ### 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TI の製品は、TI の販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated