









## **BQ27Z746**

JAJSNA7A – NOVEMBER 2021 – REVISED FEBRUARY 2022

# BQ27Z7461シリーズ (1個の直列) セル・リチウムイオン・バッテリ・パック 向け、 Impedance Track<sup>™</sup> テクノロジー・バッテリ残量計および保護ソリューション

## 1 特長

- 統合型バッテリ残量計および保護機能
- フラッシュ・プログラマブル・カスタム BQBMP RISC CPU
  - SHA-256 認証
  - 400kHzの I<sup>2</sup>C バス通信インターフェイス
- 低電圧 (2.0V) での動作
- 2 つの独立した高精度 16 ビット A/D コンバータ
  - 最小 1mΩ の電流センス抵抗を使ったクーロン・カ ウント ADC
  - セル電圧と外部および内部温度センサのための電 圧 ADC
- 特許取得済みの Impedance Track<sup>™</sup> テクノロジーに 基づくバッテリ残量計
  - バッテリ放電曲線をモデリングし、バッテリが空にな るまでの時間を正確に予測
  - 経年変化、温度、レートがバッテリに及ぼす影響を 自動的に調整
- 保護機能付きバッテリ・ケルビン検出差動アナログ出 カピン
- ハイサイドまたはローサイド電流センシング
  - プログラマブルなハードウェア・ベース保護
  - ハイサイド FET ゲート・ドライバ
  - 過電圧および低電圧保護 (OVP と UVP)
  - 放電時の過電流と充電時の過電流 (OCD と OCC)
  - 放電時の短絡 (SCD)
  - ファームウェア・ベースの過熱 (OT)
- 低消費電力モード(標準値)
  - スリープ・モード:20µA
  - シップ・モード:10µA
  - シェルフ・モード:5µA
  - シャットダウン・モード:0.2μA
- 超小型、15 ボールの NanoFree<sup>™</sup> DSBGA

# 2 アプリケーション

- 1シリーズ (1 個の直列)の充電池を使ったすべての 最終製品:
  - スマートフォン
  - タブレット
  - カメラ
  - ポータブル・ウェアラブル / 医療
  - 産業用ハンドヘルド

## 3 概要

テキサス・インスツルメンツの BQ27Z746 Impedance Track™ バッテリ残量計ソリューションは、高集積、高精度 の1シリーズ・セル残量計および保護ソリューションです。

BQ27Z746 は、フラッシュ・プログラマブル・カスタム RISC (Reduced Instruction Set CPU)、安全保護機能、 差動バッテリ・センシング・アナログ出力、1シリーズ・セル・ リチウムイオンおよびリチウムポリマー・バッテリ・パック認証 機能を備えた完全統合型パック・ベース・ソリューションで す。

BQ27Z746 バッテリ残量計は、I<sup>2</sup>C 互換インターフェイス 通信機能、超低消費電力 TI BQBMP プロセッサ、高精度 アナログ測定機能、内蔵フラッシュ・メモリ、N-CH ハイサイ ド FET ドライバ、SHA-2 認証変換レスポンダを 1 つの完 全な高性能バッテリ管理ソリューションに統合しています。

| 製品情報     |          |               |  |  |  |
|----------|----------|---------------|--|--|--|
| 部品番号     | パッケージ1   | 本体サイズ (公称)    |  |  |  |
| BQ27Z746 | YAH (15) | 1.7mm × 2.6mm |  |  |  |



BQ27Z746の概略回路図





## **Table of Contents**

| 1 | 特長1                                       |
|---|-------------------------------------------|
|   | アプリケーション1                                 |
| 3 | 概要1                                       |
| 4 | Revision History2                         |
|   | Pin Configurations and Functions          |
| 6 | Specifications                            |
|   | 6.1 Absolute Maximum Ratings              |
|   | 6.2 ESD Ratings 4                         |
|   | 6.3 Recommended Operating Conditions4     |
|   | 6.4 Thermal Information5                  |
|   | 6.5 Electrical Characteristics5           |
|   | 6.6 Digital I/O: DC Characteristics12     |
|   | 6.7 Digital I/O: Timing Characteristics13 |
|   | 6.8 Typical Characteristics15             |
| 7 | Detailed Description16                    |
|   | 7.1 Overview                              |
|   | 7.2 Functional Block Diagram16            |
|   | 7.3 Feature Description17                 |
|   |                                           |

| 7.4 Device Functional Modes                          | .20 |
|------------------------------------------------------|-----|
| 8 Applications and Implementation                    | 21  |
| 8.1 Application Information                          |     |
| 8.2 Typical Applications                             |     |
| 9 Power Supply Requirements                          |     |
| 10 Layout                                            |     |
| 10.1 Layout Guidelines                               |     |
| 10.2 Layout Example                                  |     |
| 11 Device and Documentation Support                  |     |
| 11.1 Third-Party Products Disclaimer                 |     |
| 11.2 Documentation Support                           |     |
| 11.3 Receiving Notification of Documentation Updates | 27  |
| 11.4 サポート・リソース                                       | .27 |
| 11.5 Trademarks                                      |     |
| 11.6 Electrostatic Discharge Caution                 |     |
| 11.7 Glossary                                        |     |
| 12 Mechanical, Orderable, and Packaging              |     |
| Information                                          | 27  |
|                                                      |     |

## **4 Revision History**

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

| С | hanges from Revision * (November 2021) to Revision A (February 2022) | Page |
|---|----------------------------------------------------------------------|------|
| • | Updated C2 pin name to GPO/TS1 Pin Configurations and Functions      | 3    |
| • | Updated Common Analog (LDO, LFO, HFO, REF1, REF2, I-WAKE)            | 6    |
| • | Updated Gauge Measurements (ADC, CC, Temperature)                    | 11   |
|   | Updated Digital I/O: DC Characteristics                              |      |
| • | Updated Typical Characteristics                                      |      |
|   | Updated Battery Sensing                                              |      |
|   | Updated Typical Applications                                         |      |
|   | Updated Layout Guidelines                                            |      |



## **5** Pin Configurations and Functions



### 🛛 5-1. Pinout Diagram

#### 表 5-1. Pin Functions

| PIN     |     |                     | DESCRIPTION                                                                                                                                                                                |  |  |  |
|---------|-----|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME    | NO. | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                |  |  |  |
| CHG     | A1  | AO                  | Charge FET (CHG) driver                                                                                                                                                                    |  |  |  |
| DSG     | A2  | AO                  | tischarge FET (DSG) driver. Connect a series 10-M $\Omega$ typical resistor (R <sub>DSG</sub> ) between DSG pin nd PACK+ positive terminal.                                                |  |  |  |
| PACK    | A3  | IA                  | Pack input voltage sensing pin. Connect a series 5-k $\Omega$ typical resistor (R <sub>PACK</sub> ) between PACK pin and PACK+ positive terminal.                                          |  |  |  |
| VDD     | B1  | Р                   | LDO regulator input. Connect a 1- $\mu$ F typical capacitor (C <sub>VDD</sub> ) between VDD and VSS. Place the capacitor close to the gauge.                                               |  |  |  |
| BAT     | B2  | IA                  | Battery voltage measurement sense input                                                                                                                                                    |  |  |  |
| BAT_SP  | B3  | OA                  | Cell sense output, positive                                                                                                                                                                |  |  |  |
| BAT_SN  | C3  | OA                  | Cell sense output, negative                                                                                                                                                                |  |  |  |
| TS      | C1  | IA                  | Thermistor input to ADC with internal 18-k $\Omega$ pullup resistor                                                                                                                        |  |  |  |
| GPO/TS1 | C2  | I/O                 | General purpose output. Optional TS1 ADC input channel with internal 18-k $\Omega$ pullup resistor                                                                                         |  |  |  |
| VSS     | D1  | Р                   | Device ground                                                                                                                                                                              |  |  |  |
| ENAB    | D2  | I                   | Active low digital input with weak internal pullup to VDD. If enabled for ultra-low power SHIP mode, driving this signal to the PACK– negative terminal will enable the device to wake up. |  |  |  |
| SDA     | D3  | I/O                 | Digital input, open drain output for I <sup>2</sup> C serial data. Use with a typical 10-k $\Omega$ pullup resistor.                                                                       |  |  |  |
| SCL     | E3  | I/O                 | Digital input, open drain output for I <sup>2</sup> C serial clock. Use with a typical 10-k $\Omega$ pullup resistor.                                                                      |  |  |  |



### 表 5-1. Pin Functions (continued)

|      | PIN |                                                                                                                                                                              | DESCRIPTION                                                                                                                                                                     |  |
|------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME | NO. | TYPE <sup>(1)</sup>                                                                                                                                                          |                                                                                                                                                                                 |  |
| SRP  | E1  | IA This is the positive analog input pin connected to the internal coulomb-counter peripher integrating a small voltage between SRP (positive side) and SRN (negative side). |                                                                                                                                                                                 |  |
| SRN  | E2  | IA                                                                                                                                                                           | This is the negative analog input pin connected to the internal coulomb-counter peripheral for integrating a small voltage between SRP (positive side) and SRN (negative side). |  |

(1) I/O = Digital input/output, IA = Analog input, AO= Analog output, P = Power connection

## 6 Specifications 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | MIN  | MAX | UNIT |  |
|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|------|--|
| Supply voltage range                  | VDD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | -0.3 | 6   | V    |  |
|                                       | PACK (limited to 4 mA max)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | -0.3 | 8   |      |  |
| Input voltage range                   | PACK+ external battery pack input terminal with 5 $k\Omega$ resistor in series to device PACK input pin                                                                                                                                                                                                                                                                                                                                                                                                       | -0.3 | 24  |      |  |
|                                       | PACK+ external battery pack input terminal with a 5 k $\Omega$ resistor (R <sub>PACK</sub> ) in series to device PACK pin and a 10 M $\Omega$ resistor (R <sub>DSG</sub> ) to device DSG pin                                                                                                                                                                                                                                                                                                                  | -12  | 24  | V    |  |
|                                       | BAT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | -0.3 | 6   |      |  |
|                                       | SDA, SCL, ENAB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -0.3 | 6   |      |  |
|                                       | TS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | -0.3 | 2   |      |  |
|                                       | $\begin{array}{c c} \mbox{resistor in series to device PACK input pin} & -0.3 & 24 \\ \hline PACK+ external battery pack input terminal with a 5 k\Omega \\ resistor (R_{PACK}) in series to device PACK pin and a 10 \\ M\Omega resistor (R_{DSG}) to device DSG pin \\ \hline BAT & -0.3 & 6 \\ \hline SDA, SCL, ENAB & -0.3 & 6 \\ \hline TS & -0.3 & 2 \\ \hline SRP, SRN & -0.3 & V_{BAT} + 0.3 \\ \hline range & \hline BAT_SP, BAT_SN & -0.3 & 6 \\ \hline CHG, DSG & -0.3 & 12 \\ \hline \end{array}$ |      |     |      |  |
|                                       | BAT_SP, BAT_SN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -0.3 | 6   |      |  |
| Output voltage range                  | CHG, DSG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | -0.3 | 12  | V    |  |
| Operating junction temperate          | ure, T <sub>J</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | -40  | 85  | °C   |  |
| Storage temperature, T <sub>stg</sub> |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | -65  | 150 | °C   |  |

(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

## 6.2 ESD Ratings

|      |                               |                                                                                       | VALUE | UNIT |
|------|-------------------------------|---------------------------------------------------------------------------------------|-------|------|
|      | Electrostatic dischar         | Human-body model (HBM) on all pins, per ANSI/ESDA/<br>JEDEC JS-001 <sup>(1)</sup>     | ±2000 | V    |
| V(ES | (ESD) Electrostatic discharge | Charged-device model (CDM) on all pins, per ANSI/ESDA/<br>JEDEC JS-002 <sup>(2)</sup> | ±500  | v    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                      |     | MIN | NOM | MAX | UNIT |
|----------------------|-----|-----|-----|-----|------|
| Supply voltage range | VDD | 2.0 |     | 5.5 | V    |



## 6.3 Recommended Operating Conditions (continued)

|                                                                                                  |                                                          | MIN                      | NOM                                  | MAX                      | UNIT |  |
|--------------------------------------------------------------------------------------------------|----------------------------------------------------------|--------------------------|--------------------------------------|--------------------------|------|--|
|                                                                                                  | PACK (with 5 k $\Omega$ R <sub>PACK</sub> current limit) | 0                        |                                      | 12                       |      |  |
| External Decoup<br>External Sense I<br>R <sub>PACK</sub><br>External Sense I<br>R <sub>DSG</sub> | PACK (no R <sub>PACK</sub> current limit)                | 0                        |                                      | 5.5                      |      |  |
|                                                                                                  | BAT                                                      | 1.5                      |                                      | 5.5                      | V    |  |
| range                                                                                            | SDA, SCL, ENAB                                           | -0.3                     |                                      | VDD                      | v    |  |
|                                                                                                  | TS                                                       | VSS                      |                                      | 1.8                      |      |  |
|                                                                                                  | SRN, SRP                                                 | V <sub>CC_CM</sub> - 0.1 |                                      | V <sub>CC_CM</sub> + 0.1 |      |  |
| range                                                                                            | BAT_SP, BAT_SN                                           | 2                        |                                      | VDD +V <sub>OFFS</sub>   |      |  |
|                                                                                                  | GPO                                                      | VSS                      |                                      | 1.8                      | V    |  |
|                                                                                                  | CHG, DSG                                                 | VSS                      | VSS VDD+ (VDD × A <sub>FETON</sub> ) |                          | v    |  |
| External Decoup                                                                                  | bling Capacitor on VDD pin, C <sub>VDD</sub>             | 1                        |                                      |                          | μF   |  |
| External Decoup                                                                                  | oling Capacitor on TS pin, C <sub>TS</sub>               |                          |                                      | 0.01                     | μF   |  |
|                                                                                                  | Resistor from PACK+ terminal to device PACK pin,         | 5                        |                                      |                          | kΩ   |  |
|                                                                                                  | Resistor from PACK+ terminal to device DSG pin,          | 10                       |                                      |                          | MΩ   |  |
| External Sense                                                                                   | Resistor from SRN to SRP pins, R <sub>SNS</sub>          | 1                        |                                      | 20                       | mΩ   |  |
| Operating Temp                                                                                   | erature, T <sub>A</sub>                                  | -40                      |                                      | 85                       | °C   |  |

over operating free-air temperature range (unless otherwise noted)

## 6.4 Thermal Information

Over-operating free-air temperature range (unless otherwise noted)

|                       | THERMAL METRIC <sup>(1)</sup>                | YAH (DSBGA) | LINUT |
|-----------------------|----------------------------------------------|-------------|-------|
|                       |                                              | (15 PINS)   | UNIT  |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance       | 70          |       |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 17          |       |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 20          | °C/W  |
| Ψ <sub>JT</sub>       | Junction-to-top characterization parameter   | 1           |       |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 18          | 1     |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | NA          |       |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

### **6.5 Electrical Characteristics**

### 6.5.1 Supply Current

Unless otherwise noted, characteristics noted under conditions of  $T_A = -40$  to 85°C, no host communications, PROT On<sup>(1)</sup>, V<sub>CHG</sub> and V<sub>DSG</sub> > 5 V, C<sub>LOAD</sub> = 8 nF (typical 20 nA), VDD = 4 V, Average current over 30 s with default firmware settings

| PARAMETER          | TEST CONDITIONS                                                                   | MIN | ТҮР | MAX | UNIT |
|--------------------|-----------------------------------------------------------------------------------|-----|-----|-----|------|
| INORMAL            | Standard operating conditions                                                     |     | 57  |     | μA   |
| I <sub>SLEEP</sub> | Measured current ≤ sleep current threshold                                        |     | 20  |     | μΑ   |
| I <sub>SHIP</sub>  | V <sub>BAT</sub> = 3.0 V, Firmware SHIP mode enabled. 60 s<br>average             |     | 10  |     | μA   |
| I <sub>SHELF</sub> | V <sub>BAT</sub> = 3.0 V, Firmware SHELF mode enabled. PROT<br>Off . 60 s average |     | 5   |     | μA   |

### 6.5.1 Supply Current (continued)

Unless otherwise noted, characteristics noted under conditions of  $T_A = -40$  to 85°C, no host communications, PROT On<sup>(1)</sup>,  $V_{CHG}$  and  $V_{DSG} > 5$  V,  $C_{LOAD} = 8$  nF (typical 20 nA), VDD = 4 V, Average current over 30 s with default firmware settings

| PARAMETER         | TEST CONDITIONS                                                     | MIN | TYP | MAX | UNIT |
|-------------------|---------------------------------------------------------------------|-----|-----|-----|------|
| I <sub>SHUT</sub> | Firmware SHUTDOWN mode enabled OR $V_{BAT} \le V_{SHUT}$ , PROT Off |     | 0.2 | 1   | μΑ   |

(1) PROT On/Off. Protector block enabled with both DSG and CHG pins On or Off.

### 6.5.2 Common Analog (LDO, LFO, HFO, REF1, REF2, I-WAKE)

Unless otherwise noted, characteristics noted under conditions of  $T_A = -40$  to  $85^{\circ}C$ 

|                               | PARAMETER                                                                                  | TEST CONDITIONS                                                                                                                         | MIN   | TYP    | MAX   | UNIT   |
|-------------------------------|--------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-------|--------|-------|--------|
| Internal 1.8-V L              | DO (REG18)                                                                                 | · · · · · · · · · · · · · · · · · · ·                                                                                                   |       |        |       |        |
| V <sub>REG18</sub>            | Regulator output voltage                                                                   |                                                                                                                                         | 1.6   | 1.8    | 2.0   | V      |
| $\Delta V_{REG18TEMP}$        | Regulator output change with temperature                                                   | $\Delta V_{BAT} / \Delta T_A$ , I <sub>REG18</sub> = 10 mA                                                                              | -1.2% |        | +1.2% |        |
| $\Delta V_{\text{REG18LINE}}$ | Line regulation                                                                            |                                                                                                                                         | -0.8% |        | 0.8%  |        |
| $\Delta V_{REG18LOAD}$        | Load regulation                                                                            | I <sub>REG18</sub> = 16 mA                                                                                                              | -1.5% |        | 1.5%  |        |
| I <sub>SHORT</sub>            | Short Circuit Current Limit                                                                | V <sub>REG18</sub> = 0 V                                                                                                                | 18    |        | 60    | mA     |
| PSRR <sub>REG18</sub>         | Power Supply Rejection Ratio                                                               | $\Delta V_{BAT}/\Delta V_{REG18}$ , I <sub>REG18</sub> = 10 mA, V <sub>BAT</sub> > 2.5 V, f = 10 Hz                                     |       | 50     |       | dB     |
| V <sub>PORth</sub>            | POR threshold                                                                              | Rising Threshold                                                                                                                        | 1.55  | 1.65   | 1.75  | V      |
| V <sub>PORhy</sub>            | POR hysteresis                                                                             |                                                                                                                                         |       | 0.1    |       | V      |
| V <sub>ENAB</sub>             | ENAB turn-on voltage for LDO <sup>(1)</sup>                                                | Active low falling threshold                                                                                                            |       |        | 0.4   | V      |
| R <sub>ENAB</sub>             | ENAB pin pullup resistance <sup>(1)</sup>                                                  | Internal pull-up to VDD                                                                                                                 | 0.7   | 1      | 1.3   | MΩ     |
| Low Frequency                 | y Internal Oscillator (LFO)                                                                | 1                                                                                                                                       |       |        | 1     |        |
| f <sub>LFO</sub>              | LFO Operating frequency                                                                    |                                                                                                                                         |       | 65.536 |       | kHz    |
| f <sub>LFO(ERR)</sub>         | LFO Frequency error                                                                        | Normal operating mode                                                                                                                   | -2.5% |        | +2.5% |        |
| f <sub>LFO32</sub>            | LFO operating frequency                                                                    | 1                                                                                                                                       |       | 32.768 |       | kHz    |
| f <sub>LFO32(ERR)</sub>       | LFO frequency error                                                                        | Low power mode                                                                                                                          | -5%   |        | +5%   |        |
| High Frequenc                 | y Internal Oscillator (HFO)                                                                | 1                                                                                                                                       |       |        | 1     |        |
| f <sub>HFO</sub>              | HFO operating frequency                                                                    |                                                                                                                                         |       | 16.78  |       | MHz    |
| ,                             |                                                                                            | $TA = -20^{\circ}C \text{ to } 70^{\circ}C$                                                                                             | -2.5% |        | 2.5%  |        |
| f <sub>HFO(ERR)</sub>         | HFO frequency error                                                                        | $TA = -40^{\circ}C \text{ to } 85^{\circ}C$                                                                                             | -3.5% |        | 3.5%  |        |
| thfostart                     | HFO start-up time                                                                          | $T_A = -40^{\circ}$ C to 85°C,<br>CLKCTL[HFRAMP] = 1, oscillator<br>frequency within +/- 3% of nominal<br>frequency or a power-on reset |       |        | 4     | ms     |
| Voltage Refere                | nce1 (VREF1)                                                                               |                                                                                                                                         |       |        | 1     |        |
| V <sub>REF1</sub>             | Internal reference voltage                                                                 | REF1 is for protection circuits, LDO,                                                                                                   | 1.195 | 1.21   | 1.227 | V      |
| V <sub>REF1_DRIFT</sub>       | Internal Reference Voltage<br>Drift                                                        | and CC                                                                                                                                  | -80   |        | +80   | PPM/°C |
| Voltage Refere                | nce2 (VREF2)                                                                               | · · · · · ·                                                                                                                             |       |        | 1     |        |
| V <sub>REF2</sub>             | Internal Reference Voltage                                                                 |                                                                                                                                         | 1.2   | 1.21   | 1.22  | V      |
| V <sub>REF2_DRIFT</sub>       | Internal Reference Voltage<br>Drift                                                        | REF2 is for the ADC                                                                                                                     | -20   |        | +20   | PPM/°C |
| Wake-Up Com                   | parator (I-WAKE)                                                                           | 1                                                                                                                                       |       |        |       |        |
| V <sub>WAKE</sub>             | Sense resistor voltage<br>threshold range to wake-up<br>gauge from low-power states<br>(2) | 500 μV step. Data Flash firmware<br>default is 2 mV typical                                                                             | -1.5  | -2.0   | -2.5  | mV     |



## 6.5.2 Common Analog (LDO, LFO, HFO, REF1, REF2, I-WAKE) (continued)

Unless otherwise noted, characteristics noted under conditions of  $T_A = -40$  to 85°C

|                       | PARAMETER                                    | TEST CONDITIONS                              | MIN   | TYP | MAX   | UNIT |
|-----------------------|----------------------------------------------|----------------------------------------------|-------|-----|-------|------|
|                       |                                              | Ideal $R_{SNS}$ = 1 m $\Omega$               | -1000 |     | -3000 |      |
|                       | Effective wake-up current<br>threshold range | Ideal $R_{SNS}$ = 2 m $\Omega$               | -500  |     | -1500 | mA   |
|                       |                                              | Ideal $R_{SNS}$ = 5 m $\Omega$               | -200  |     | -600  |      |
| V <sub>WAKE_ACC</sub> | Wake-up detection accuracy                   |                                              | -250  |     | 250   | μV   |
| t <sub>WAKE</sub>     | I-WAKE detection delay                       | Configurable with two delay options.         | 9.6   | 12  | 14.4  |      |
|                       | options <sup>(1)</sup>                       | Data Flash firmware default is 12 ms typical | 19.2  | 24  | 28.8  | ms   |

(1) Specified by design

(2) Data flash is configurable in FULL ACCESS mode and locked in SEALED. Accuracy is assured by factory trim at specified default threshold. A change in the factory threshold requires device calibration in the field.

#### 6.5.3 Battery Protection (CHG, DSG)

Protection hardware circuits operating over free-air temperature range (unless otherwise noted)

|                          | PARAMETER                                                            | TEST CONDITIONS                                                                                      | MIN  | TYP     | MAX  | UNIT |
|--------------------------|----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|------|---------|------|------|
| N-CH FET DR              | IVER, CHG AND DSG                                                    |                                                                                                      |      |         |      |      |
| V <sub>DRIVER</sub>      | Gate Driver Voltage, $V_{CHG}$ or $V_{DSG}$                          | C <sub>LOAD</sub> = 8 nF                                                                             | 2    | 2 × VDD |      | V    |
| A <sub>FETON</sub>       | FET driver gain factor, Vgs voltage to FET                           | A <sub>FETON</sub> = (V <sub>driver</sub> – VDD)/VDD,<br>C <sub>LOAD</sub> = 8 nF, UVP < VDD < 3.8 V | 0.9  | 1.0     | 1.2  | V/V  |
| V <sub>DSGOFF</sub>      | DSG FET driver off output voltage                                    | $V_{DSGOFF} = V_{DSG} - PACK, C_L = 8 nF$                                                            |      |         | 0.2  | V    |
| V <sub>CHGOFF</sub>      | CHG FET driver off output voltage                                    | $V_{CHGOFF} = V_{CHG} - VSS$ , $C_L = 8 \text{ nF}$                                                  |      |         | 0.2  | V    |
| t <sub>rise</sub>        | FET driver rise time <sup>(1)</sup>                                  | C <sub>L</sub> = 8 nF, (Vdriver – VDD)/VDD = 1x<br>V <sub>FETON</sub> changes from VDD to 2×VDD      |      | 400     | 800  | us   |
| t <sub>fall</sub>        | FET driver fall time <sup>(1)</sup>                                  | CL = 8 nF, V <sub>FETON</sub> changes from<br>V <sub>FETMAX</sub> to V <sub>FETOFF</sub>             |      | 50      | 200  | us   |
| V <sub>FET_SHUT</sub>    | Firmware FET driver shut down voltage <sup>(2) (4)</sup>             | - Configurable with 1-mV steps —                                                                     | 2000 | 2100    | 5000 | mV   |
| V <sub>FET_SHUT_RE</sub> | Firmware FET driver shut down release <sup>(2) (4)</sup>             |                                                                                                      | 2000 | 2300    | 5000 | mV   |
| I <sub>LOAD</sub>        | FET driver maximum loading                                           |                                                                                                      |      |         | 10   | uA   |
| VOLTAGE PR               | OTECTION                                                             |                                                                                                      |      |         |      |      |
| V <sub>OVP</sub>         | Hardware overvoltage protection (OVP) detection range <sup>(3)</sup> | Recommended threshold range.                                                                         | 3500 |         | 5000 | mV   |
| 011                      | Factory default trimmed threshold <sup>(3)</sup>                     | Factory trimmed in 50-mV steps                                                                       |      | 4525    |      |      |
|                          |                                                                      | TA = 25°C,<br>C <sub>LOAD</sub> at CHG/DSG < 1 μA                                                    | -15  |         | 15   | mV   |
| V <sub>OVP_ACC</sub>     | Hardware OVP detection accuracy <sup>(3)</sup>                       | TA = 0°C to 60°C,<br>C <sub>LOAD</sub> at CHG/DSG < 1 μA                                             | -25  | i       | 25   | mV   |
|                          |                                                                      | TA = –40°C to 85°C,<br>C <sub>LOAD</sub> at CHG/DSG < 1 μA                                           | -50  |         | 50   | mV   |
| V <sub>FW_OVP</sub>      | Firmware OVP detection range <sup>(4)</sup>                          | Configurable with 1-mV steps                                                                         | 2000 | 4490    | 5000 | mV   |
| V <sub>FW_OVP_REL</sub>  | Firmware OVP release range <sup>(4)</sup>                            |                                                                                                      | 2000 | 4290    | 5000 | mV   |
| V <sub>UVP</sub>         | Hardware undervoltage (UVP) detection range <sup>(3)</sup>           | Recommended threshold range.<br>Factory trimmed in 50-mV steps                                       | 2000 |         | 4000 | mV   |
|                          | Factory default trimmed threshold <sup>(3)</sup>                     | - ractory timined in bo-my steps                                                                     |      | 2300    |      |      |



## 6.5.3 Battery Protection (CHG, DSG) (continued)

Protection hardware circuits operating over free-air temperature range (unless otherwise noted)

|                         | PARAMETER                                                                                                      | TEST CONDITIONS                                           | MIN                 | TYP   | MAX                 | UNIT |
|-------------------------|----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|---------------------|-------|---------------------|------|
|                         |                                                                                                                | TA = 25ºC,<br>C <sub>LOAD</sub> at CHG/DSG < 1 μA         | -20                 |       | 20                  | mV   |
| V <sub>UVP_ACC</sub>    | Hardware UVP detection accuracy <sup>(3)</sup>                                                                 | TA = 0°C to 60°C,<br>C <sub>LOAD</sub> at CHG/DSG < 1uA   | -30                 |       | 30                  | mV   |
|                         |                                                                                                                | TA = –40°C to 85°C,<br>C <sub>LOAD</sub> at CHG/DSG < 1uA | -50                 |       | 50                  | mV   |
| V <sub>FW_UVP</sub>     | Firmware UVP detection range <sup>(4)</sup>                                                                    | Configurable with 1 mV steps                              | 2000                | 2500  | 5000                |      |
| V <sub>FW_UVP_REL</sub> | Firmware UVP release range <sup>(4)</sup>                                                                      |                                                           | 2000                | 2900  | 5000                | mV   |
| R <sub>PACK-VSS</sub>   | Resistance between PACK and VSS                                                                                | SHUTDOWN mode only                                        | 100                 | 300   | 550                 | kΩ   |
| V <sub>RCP</sub>        | Reverse Charge Protection limit                                                                                | –10V Continuous Operating, –12 V<br>ABS MAX               | -10                 |       |                     | V    |
| CURRENT P               | ROTECTION                                                                                                      |                                                           |                     |       | ·                   |      |
| V <sub>occ</sub>        | Sense voltage threshold range for<br>Overcurrent in Charge (OCC) <sup>(3) (4)</sup>                            | Recommended threshold range.                              | 1                   |       | 100                 | mV   |
|                         | Factory default trimmed threshold <sup>(3)</sup>                                                               | Factory trimmed in 1-mV steps                             |                     | 14    |                     |      |
| V <sub>occ</sub>        | OCC 2-mV step design option                                                                                    | 2 mV step configuration option                            | 2                   |       | 256                 | mV   |
|                         |                                                                                                                | ldeal R <sub>SNS</sub> = 1 mΩ                             | 4                   | 14    | 100                 |      |
| locc                    | Effective OCC current threshold range from $V_{OCC}$ <sup>(1) (4)</sup>                                        | ldeal R <sub>SNS</sub> = 2 mΩ                             | 2                   | 7     | 50                  | А    |
|                         |                                                                                                                | ldeal R <sub>SNS</sub> = 5 mΩ                             | 0.8                 | 2.8   | 20                  |      |
| I <sub>FW_OCC</sub>     | Firmware OCC detection range <sup>(4)</sup>                                                                    | Configurable with 1 mA steps                              | 0                   | 12000 | +I <sub>CC_IN</sub> | mA   |
| V <sub>OCD</sub>        | Sense voltage threshold range for<br>Overcurrent in discharge (OCD) <sup>(3) (4)</sup>                         | Recommended threshold range.                              | -4                  |       | -100                | mV   |
|                         | Factory default trimmed threshold <sup>(3)</sup>                                                               | Factory trimmed in 1-mV steps                             |                     | -16   |                     |      |
| V <sub>OCD</sub>        | OCD 2-mV step design option                                                                                    | ±2 mV step configuration option                           | -2                  |       | -256                | mV   |
|                         | Effective OCD current threshold range from $V_{OCD}$ <sup>(1) (4)</sup>                                        | ldeal R <sub>SNS</sub> = 1 mΩ                             | -4                  | -16   | -100                |      |
| I <sub>OCD</sub>        |                                                                                                                | Ideal R <sub>SNS</sub> = 2 m $\Omega$                     | -2                  | -8    | -50                 | A    |
|                         |                                                                                                                | Ideal R <sub>SNS</sub> = 5 m $\Omega$                     | -0.8                | -3.2  | -20                 |      |
| I <sub>FW_OCD</sub>     | Firmware OCD detection range <sup>(4)</sup>                                                                    | Configurable with 1-mA steps                              | -I <sub>CC_IN</sub> | -7000 | 0                   | mA   |
| V <sub>SCD</sub>        | Sense voltage threshold range for<br>Short circuit current in discharge<br>(SCD) <sup>(3)</sup> <sup>(4)</sup> | Threshold factory trimmed with 1-mV steps                 | -5                  |       | -120                | mV   |
|                         | Factory default trimmed threshold <sup>(3)</sup>                                                               |                                                           |                     | -20   |                     |      |
|                         | Effective SOD every at the shall be                                                                            | ldeal R <sub>SNS</sub> = 1 mΩ                             | -5                  | -20   | -120                |      |
| I <sub>SCD</sub>        | Effective SCD current threshold range from $V_{SCD}$ <sup>(1)</sup> <sup>(4)</sup>                             | Ideal R <sub>SNS</sub> = 2 mΩ                             | -2.5                | -10   | -60                 | А    |
|                         |                                                                                                                | ldeal R <sub>SNS</sub> = 5 mΩ                             | -1                  | -4    | -24                 |      |
|                         |                                                                                                                | <20 mV, TA = -25°C to 60°C                                | -2.1                |       | 2.1                 |      |
|                         |                                                                                                                | <20 mV                                                    | -2.1                |       | 2.1                 |      |
| V <sub>OC_ACC</sub>     | Overcurrent (OCC, OCD, SCD)<br>detection accuracy <sup>(3)</sup>                                               | 20 mV–55 mV                                               | -3                  |       | 3                   | mV   |
|                         |                                                                                                                | 56 mV–100 mV                                              | -5                  |       | 5                   |      |
|                         |                                                                                                                | >100 mV                                                   | -12                 |       | 12                  |      |
| I <sub>PACK-VDD</sub>   | Current sink between PACK and VDD during current fault                                                         | Load removal detection in firmware                        |                     | 15    |                     | μA   |
|                         | OCC fault release threshold                                                                                    | $(\gamma - \gamma - \gamma - \gamma)$                     |                     | 100   |                     | mV   |
| V <sub>OC_REL</sub>     | OCD, SCD fault release threshold                                                                               | (V <sub>PACK</sub> – V <sub>BAT</sub> )                   |                     | -400  |                     | mV   |



## 6.5.3 Battery Protection (CHG, DSG) (continued)

Protection hardware circuits operating over free-air temperature range (unless otherwise noted)

|                       | PARAMETER                                                 | TEST CONDITIONS                                                                                              | MIN   | TYP  | MAX   | UNIT |
|-----------------------|-----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-------|------|-------|------|
| T <sub>OTC_TRIP</sub> | OTC trip/release threshold <sup>(2) (4)</sup>             |                                                                                                              | -40.0 | 55.0 | 150.0 | °C   |
| T <sub>OTC_REL</sub>  |                                                           |                                                                                                              | -40.0 | 50.0 | 150.0 | °C   |
| T <sub>OTD_TRIP</sub> | OTD trip/release threshold <sup>(2) (4)</sup>             |                                                                                                              | -40.0 | 60.0 | 150.0 | °C   |
| T <sub>OTD_REL</sub>  |                                                           | Firmware-based and configurable in                                                                           | -40.0 | 55.0 | 150.0 | °C   |
| T <sub>UTC_TRIP</sub> | UTC trip/release threshold <sup>(2) (4)</sup>             | 0.1°C steps                                                                                                  | -40.0 | 0.0  | 150.0 | °C   |
| T <sub>UTC_REL</sub>  |                                                           |                                                                                                              | -40.0 | 5.0  | 150.0 | °C   |
| T <sub>UTD_TRIP</sub> | UTD trip/release threshold <sup>(2) (4)</sup>             |                                                                                                              | -40.0 | 0.0  | 150.0 | °C   |
| T <sub>UTD_REL</sub>  |                                                           |                                                                                                              | -40.0 | 5.0  | 150.0 | °C   |
| PROTECTIC             | DN DELAY <sup>(1)</sup>                                   |                                                                                                              |       |      | ·     |      |
| t <sub>OVP</sub>      | OVP detection delay (debounce) options <sup>(1) (4)</sup> | Configurable with 4095 delay options<br>in 1.953-ms steps. Factory default =<br>1000 ms (512 counts) typical | 1.953 | 1000 | 7998  | ms   |
| t <sub>UVP</sub>      | UVP detection delay (debounce) options <sup>(1) (4)</sup> | Configurable with 127-delay options in<br>1.953-ms steps. Factory default = 127<br>ms (65 counts) typical    | 1.953 | 127  | 248   | ms   |
| t <sub>OCD</sub>      | OCD detection delay (debounce) options <sup>(1) (4)</sup> | Configurable with 31 delay options in<br>1.953-ms steps. Factory default = 7.8<br>ms (4 counts) typical      | 1.953 | 7.8  | 60.5  | ms   |
| t <sub>occ</sub>      | OCC detection delay (debounce) options <sup>(1) (4)</sup> | Configurable with 255 delay options in<br>0.244-ms steps. Factory default = 15.9<br>ms (65 counts) typical   | 0.244 | 15.9 | 62.3  | ms   |
| t <sub>SCD</sub>      | SCD detection delay (debounce) options <sup>(1) (4)</sup> | Configurable with seven delay options<br>in 122-µs steps. Factory default = 244-<br>µs (2 counts) typical    | 122   | 244  | 854   | μs   |
| T <sub>OTC_DLY</sub>  | OTC trip delay <sup>(2) (4)</sup>                         | Firmware-based and configurable in 1-                                                                        | 0     | 2    | 255   | s    |
| T <sub>OTD_DLY</sub>  | OTD trip delay <sup>(2) (4)</sup>                         | s steps.                                                                                                     | 0     | 2    | 255   | S    |
| T <sub>UTC_DLY</sub>  | UTC trip delay <sup>(2) (4)</sup>                         | The typical value is the data flash                                                                          | 0     | 2    | 255   | S    |
| T <sub>UTD_DLY</sub>  | UTD trip delay <sup>(2) (4)</sup>                         | factory default.                                                                                             | 0     | 2    | 255   | S    |
| ZERO VOLT             | (LOW VOLTAGE) CHARGING                                    |                                                                                                              |       |      | Ľ     |      |
| V <sub>0CHGR</sub>    | Charger voltage requires to start zero-<br>volt charging  | V <sub>PACK</sub> – VSS                                                                                      | 1.6   |      |       | V    |
| V <sub>0INH</sub>     | Battery voltage that inhibits zero-volt charging          | VDD – VSS                                                                                                    |       | 1.0  | 1.1   | V    |
|                       | 1                                                         |                                                                                                              |       |      |       |      |

(1) Specified by design. Not production tested.

(2) Firmware-based parameter. Not production tested.

(3) Accuracy assured by factory trim at specified default threshold. A change from the default threshold requires device calibration in the field. Refer to the *BQ27Z746 Technical Reference Manual*.

(4) Specified typical value is the factory default. Not production tested. The data flash configuration value can be changed in FULL ACCESS mode and is locked in SEALED mode. Refer to the *BQ27Z746 Technical Reference Manual*.

## 6.5.4 Cell Sensing Output (BAT\_SP, BAT\_SN)

Unless otherwise noted, characteristics noted under conditions of  $T_A = -40$  to 85°C

|                 | PARAMETER                                  | TEST CONDITIONS                                                                                                 | MIN  | TYP  | MAX  | UNIT |  |
|-----------------|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------|------|------|------|------|--|
| Static Response |                                            |                                                                                                                 |      |      |      |      |  |
|                 | 5 %                                        | V <sub>BAT</sub> @ 1500 mV and 2400 mV DC,                                                                      | 1450 | 1500 | 1550 |      |  |
| VBUFACC         | , BUFACC Buffer accuracy (BAT_SP – BAT_SN) | PACK-BAT_SP $\geq$ 200 mV,<br>BAT_SP load: Hi-Z to 1 k $\Omega$ ,<br>BAT_SN load: 1 k $\Omega$ to 10 k $\Omega$ | 2350 | 2400 | 2450 | mV   |  |

## 6.5.4 Cell Sensing Output (BAT\_SP, BAT\_SN) (continued)

#### Unless otherwise noted, characteristics noted under conditions of $T_A = -40$ to 85°C

|                       | PARAMETER                                                   | TEST CONDITIONS                                                                                     | MIN  | TYP  | MAX  | UNIT  |
|-----------------------|-------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|------|------|------|-------|
|                       |                                                             | 400-mV option, $V_{BAT}$ = 1.5 V to 2.5 V                                                           | 370  | 400  | 430  |       |
| .,                    | BAT SN common mode shift                                    | 200-mV option, $V_{BAT}$ = 2.0 V to 2.5 V                                                           | 170  | 200  | 230  |       |
| VBUFOFFS              | (BAT_SN – VSS)                                              | 0-mV option, $V_{BAT}$ = 2.0 V to 2.5 V                                                             | -30  | 0    | 30   | mV    |
|                       |                                                             | 600-mV option, V <sub>BAT</sub> = 2.0 to 2.5 V                                                      | 550  | 600  | 650  |       |
| $\Delta V_{BUF_LINE}$ | Buffer line regulation                                      | $V_{BAT}$ = 1.5 to 2.5 V, no load, BAT_SP<br>- BAT_SN, V <sub>PACK</sub> - V <sub>BAT</sub> = 1.0 V |      | 10   |      | mV    |
| $\Delta V_{BUF_LOAD}$ | Buffer load regulation                                      | $V_{BAT}$ = 2.4 V, load = 1 mA, BAT_SP –<br>BAT_SN, V <sub>PACK</sub> - V <sub>BAT</sub> = 1.0 V    |      | 1.2  |      | mV    |
| V <sub>RLOACC</sub>   | RLO mode accuracy<br>(BAT_SP – BAT_SN)                      | V <sub>BAT</sub> = 3000-mV to 5000-mV DC,                                                           | -7   |      | +7   |       |
| V <sub>RLOACCP</sub>  | RLO mode accuracy<br>(BAT_SP – VSS)                         | For stability, 0-mV buffer option<br>enabled<br>BAT SP load: Hi-Z to 1 kΩ                           | -5   |      | +5   | mV    |
| V <sub>RLOACCN</sub>  | RLO mode accuracy<br>(BAT_SN – VSS)                         | BAT_SN load: 1 k $\Omega$ to 10 k $\Omega$                                                          | -5   |      | +5   |       |
| R <sub>LO_SP</sub>    | BAT_SP low resistance                                       | 200- $\Omega$ option, DSG FET = ON                                                                  | 160  | 200  | 260  | Ω     |
| LO_SP                 | mode                                                        | 510-Ω option, DSG FET = ON                                                                          | 459  | 510  | 561  | 32    |
| R. e. eu              | BAT_SN low resistance                                       | 200- $\Omega$ option, DSG FET = ON                                                                  | 160  | 200  | 260  | Ω     |
| R <sub>LO_SN</sub>    | mode                                                        | 510-Ω option, DSG FET = ON                                                                          | 459  | 510  | 561  | 12    |
| R <sub>HIZ_SP</sub>   | BAT_SP high impedance mode                                  | CHG FET = OFF                                                                                       | 0.6  | 1.0  | 1.3  | MΩ    |
| R <sub>HIZ_SN</sub>   | BAT_SN high impedance mode                                  |                                                                                                     | 0.6  | 1.0  | 1.3  | IVIS2 |
| t <sub>BUF_OFF</sub>  | Buffer turn-off timing <sup>(1)</sup>                       | Buffer disable timing respect to DSG<br>FET turn-on                                                 |      | 500  |      | us    |
| C <sub>BUF_SP</sub>   | Max external capacitance for                                | BAT_SP to SRN (PACK–)                                                                               |      |      | 150  | ъĘ    |
| C <sub>BUF_SN</sub>   | stable operation <sup>(1)</sup>                             | BAT_SN to SRN (PACK-)                                                                               |      |      | 150  | pF    |
| B <sub>BUF_BW</sub>   | Buffer unity gain bandwidth                                 | Buffer enabled                                                                                      |      | 30   |      | kHz   |
|                       | BAT_SP – BAT +Fault (BCP)<br>Threshold Range <sup>(1)</sup> | Recommended threshold range.                                                                        | +100 |      | +250 |       |
| V <sub>BCP</sub>      | Factory default trimmed threshold <sup>(3)</sup>            | Factory trimmed in ≈2-mV steps                                                                      |      | +200 |      | mV    |
| V <sub>BCP_ACC</sub>  | BAT_SP – BAT +Fault<br>Accuracy <sup>(3)</sup>              | RLO mode enabled,<br>Step size 10 mV                                                                | -10  |      | +10  |       |
| V                     | BAT_SP – BAT –Fault (BDP)<br>Threshold Range <sup>(1)</sup> | Recommended threshold range.                                                                        | -250 |      | -100 |       |
| V <sub>BDP</sub>      | Factory default trimmed threshold <sup>(3)</sup>            | Factory trimmed in ≈2-mV steps                                                                      |      | -200 |      | mV    |
| V <sub>BDP_ACC</sub>  | BAT_SP – BAT –Fault<br>Accuracy <sup>(3)</sup>              | RLO mode enabled,<br>Step size 10 mV                                                                | -10  |      | +10  |       |
| V <sub>BCN</sub>      | BAT_SN – VSS +Fault (BCN)<br>Threshold Range <sup>(1)</sup> | Recommended threshold range.                                                                        | +100 |      | +250 |       |
| * BCN                 | Factory default trimmed threshold <sup>(3)</sup>            | Factory trimmed in ≈2-mV steps                                                                      |      | +200 |      | mV    |
| V <sub>BCN_ACC</sub>  | BAT_SN – VSS +Fault<br>Accuracy <sup>(3)</sup>              | RLO mode enabled,<br>Step size 10 mV                                                                | -10  |      | +10  |       |



## 6.5.4 Cell Sensing Output (BAT\_SP, BAT\_SN) (continued)

Unless otherwise noted, characteristics noted under conditions of  $T_A = -40$  to  $85^{\circ}C$ 

|                           | PARAMETER                                                           | TEST CONDITIONS                                                  | MIN  | TYP  | MAX  | UNIT |
|---------------------------|---------------------------------------------------------------------|------------------------------------------------------------------|------|------|------|------|
| V <sub>BDN</sub>          | BAT_SN – VSS –Fault (BDN)<br>Threshold Range <sup>(1)</sup>         | Recommended threshold range.                                     | -250 |      | -100 |      |
| ▲ RDN                     | Factory default trimmed threshold <sup>(3)</sup>                    | Factory trimmed in ≈2-mV steps                                   |      | -200 |      | mV   |
| V <sub>BDN_ACC</sub>      | BAT_SN – VSS –Fault<br>Accuracy <sup>(3)</sup>                      | RLO mode enabled,<br>Step size 10 mV                             | -10  |      | +10  |      |
| t <sub>LO_FAULT_DLY</sub> | BAT_SP / BAT_SN<br>fault comparator delay <sup>(1)</sup>            | 8-ms delay                                                       |      | 8    |      | ms   |
|                           |                                                                     | 100-ms delay                                                     |      | 100  |      | ms   |
| tLO_FAULT_STRT            | BAT_SP / BAT_SN<br>fault restart time <sup>(1)</sup> <sup>(2)</sup> |                                                                  |      | 1000 |      | ms   |
| Transient Resp            | onse                                                                | · · · ·                                                          |      |      |      |      |
| V <sub>LOAD_SP</sub>      | BAT_SP load transient (1)                                           | No load $\geq$ 1 K $\Omega \geq$ No load,                        | -300 |      | 300  | mV   |
| V <sub>LOAD_SN</sub>      | BAT_SN load transient (1)                                           | Transition time 1 µs                                             | -200 |      | 200  | mV   |
| V <sub>LINE_SN</sub>      | BAT_SN line transient <sup>(1)</sup>                                | VBAT = 1.5 V ≥ 2.4 V ≥ 1.5 V,<br>Transition slope 500 mV / 10 us | -30  |      | 30   | mV   |
| V <sub>TRANS</sub>        | (BAT_SP – BAT_SN)<br>transition transient <sup>(1)</sup>            | Firmware commanded transition from BUF mode to RLO mode          | -700 |      | 50   | mV   |

(1) Specified by Design. Not production tested.

(2) Firmware-based parameter. Not production tested.

(3) Accuracy assured by factory trim at specified default threshold. A change from the default threshold requires device calibration in the field. Refer to the *BQ27Z746 Technical Reference Manual*.

#### 6.5.5 Gauge Measurements (ADC, CC, Temperature)

#### Unless otherwise noted, characteristics noted under conditions of $T_A$ = -40 to 85°C

|                       | PARAMETER                                                         | TEST CONDITIONS                                      | MIN                     | TYP     | MAX                     | UNIT |
|-----------------------|-------------------------------------------------------------------|------------------------------------------------------|-------------------------|---------|-------------------------|------|
| Analog Digita         | al Converter (ADC)                                                |                                                      |                         |         |                         |      |
| V <sub>BAT_RES</sub>  | Battery Voltage ADC<br>Resolution (bits)                          | Signed data format, ±15 bits                         |                         | 16      |                         | bits |
| V <sub>BAT_FS</sub>   | Battery Measurement Full<br>Scale Range                           |                                                      | -0.2                    |         | 5.5                     | V    |
| V                     | Battery Voltage ADC Error                                         | T <sub>A</sub> = +25°C, V <sub>BAT</sub> = 4.0 VDC   |                         | ±1      |                         | mV   |
| V <sub>BAT_ERR</sub>  | Ballery Vollage ADC EITO                                          | V <sub>BAT</sub> = 2.5 to 5.0 VDC                    |                         | ±2      |                         | IIIV |
| R <sub>BAT</sub>      | Effective input resistance                                        |                                                      | 8                       |         |                         | MΩ   |
| t <sub>BAT</sub>      | Battery Voltage Conversion<br>Time                                |                                                      |                         | 11.7    |                         | ms   |
| V <sub>ADC_RES</sub>  | Effective Resolution                                              | V <sub>BAT</sub>                                     | 14                      | 15      |                         | bits |
| Coulomb Co            | unter (CC)                                                        |                                                      |                         |         |                         |      |
| V <sub>CC_CM</sub>    | Common mode voltage range                                         | $V_{SS} = 0V, 2V \le V_{BAT} \le 5V$                 | V <sub>SS</sub>         |         | V <sub>BAT</sub>        | V    |
| V <sub>CC_IN</sub>    | Input voltage range                                               |                                                      | V <sub>CC_CM</sub> -0.1 |         | V <sub>CC_CM</sub> +0.1 | V    |
|                       |                                                                   | Ideal $R_{SNS}$ = 1 m $\Omega$ (16-bit data limited) |                         | +22 769 |                         |      |
| I <sub>CC_IN</sub>    | Effective input current sense range <sup>(1)</sup> <sup>(2)</sup> | Ideal $R_{SNS}$ = 2 m $\Omega$ (16-bit data limited) | ±32,768                 |         |                         | mA   |
|                       |                                                                   | Ideal R <sub>SNS</sub> = 5 m $\Omega$                |                         | ±20,000 |                         |      |
| t <sub>CC_CONV</sub>  | Conversion time                                                   | Single conversion                                    |                         | 1000    |                         | ms   |
|                       |                                                                   |                                                      |                         | 16      |                         | bits |
| CC <sub>ADC_RES</sub> | Effective Resolution                                              | 1 LSB = VREF1/10/(±2 <sup>15</sup> )                 |                         | ±3.7    |                         | μV   |



## 6.5.5 Gauge Measurements (ADC, CC, Temperature) (continued)

Unless otherwise noted, characteristics noted under conditions of  $T_A = -40$  to 85°C

|                         | PARAMETER                                           | TEST CONDITIONS                                                    | MIN  | ТҮР  | MAX  | UNIT   |
|-------------------------|-----------------------------------------------------|--------------------------------------------------------------------|------|------|------|--------|
| 1                       | Effective current                                   | ldeal R <sub>SNS</sub> = 1.0 mΩ, 10.0 A, T <sub>A</sub> = 25 °C    |      | 26   |      | mA     |
| I <sub>CC_ERR</sub>     | measurement error                                   | Ideal R <sub>SNS</sub> = 1.0 mΩ, $-10.0$ A, T <sub>A</sub> = 25 °C |      | 29   |      | IIIA   |
| CC <sub>OSE</sub>       | Offset error                                        | 16- bit Post-Calibration                                           | -2.6 | 1.3  | +2.6 | LSB    |
| CC <sub>OSE_DRIFT</sub> | Offset error drift                                  | 15-bit + sign, Post Calibration                                    |      | 0.04 | 0.07 | LSB/°C |
| CC <sub>GE</sub>        | Gain Error                                          | 15-bit + sign, Over input voltage range                            | -492 | 131  | +492 | LSB    |
| R <sub>CC_IN</sub>      | Effective input resistance                          |                                                                    | 7    | ·    |      | MΩ     |
| NTC Thermisto           | or Measurement                                      |                                                                    |      |      |      |        |
| R <sub>NTC(PU)</sub>    | Internal Pullup Resistance                          | Factory Trimmed, Firmware compensated                              | 14.4 | 18   | 21.6 | kΩ     |
| R <sub>NTC(DRIFT)</sub> | Resistance drift over temperature                   | Firmware compensated                                               | -250 | -120 | 0    | PPM/°C |
| D                       | External NTC Thermistor                             | Ideal 10KΩ 103AT NTC, TA = –10<br>to 70°C                          | -2   | ±1   | +2   | °C     |
| R <sub>NTC_ERR</sub>    | Temperature Measurement<br>Error with Linearization | Ideal 10KΩ 103AT NTC, TA = -40<br>to 85°C                          | -3   | ±2   | +3   | C      |
| Internal Tempe          | rature Sensor                                       |                                                                    |      |      | 1    |        |
| V <sub>(TEMP)</sub>     | Internal Temperature sensor voltage drift           | V <sub>TEMPP</sub>                                                 | 1.65 | 1.73 | 1.8  | mV/°C  |
| V <sub>(TEMP)</sub>     | Internal Temperature sensor voltage drift           | V <sub>TEMPP</sub> – V <sub>TEMPN</sub> (specified by design)      | 0.17 | 0.18 | 0.19 | mV/°C  |

(1) Firmware-based parameter. Not production tested.

(2) Limited by 16-bit twos-complement numeric format

#### 6.5.6 Flash Memory

#### Unless otherwise noted, characteristics noted under conditions of $T_A = -40$ to $85^{\circ}C$

| PARAMETER                |                         | TEST CONDITIONS                             | MIN   | TYP         | MAX | UNIT   |
|--------------------------|-------------------------|---------------------------------------------|-------|-------------|-----|--------|
|                          | Data retention          |                                             | 10    | 100         |     | Years  |
|                          | Flash programming write | Data Flash                                  | 20000 |             |     | Cycles |
|                          | cycles                  | Instruction Flash                           | 1000  | · · · · · · |     | Cycles |
| t <sub>(ROWPROG)</sub>   | Row programming time    |                                             |       |             | 40  | μs     |
| t <sub>(MASSERASE)</sub> | Mass-erase time         | $TA = -40^{\circ}C \text{ to } 85^{\circ}C$ |       |             | 40  | ms     |
| t <sub>(PAGEERASE)</sub> | Page-erase time         | $TA = -40^{\circ}C \text{ to } 85^{\circ}C$ |       |             | 40  | ms     |
| I <sub>FLASHREAD</sub>   | Flash Read Current      | $TA = -40^{\circ}C \text{ to } 85^{\circ}C$ |       |             | 1   | mA     |
| IFLASHWRTIE              | Flash Write Current     | $TA = -40^{\circ}C \text{ to } 85^{\circ}C$ |       | · · · · · · | 5   | mA     |
| I <sub>FLASHERASE</sub>  | Flash Erase Current     | $TA = -40^{\circ}C \text{ to } 85^{\circ}C$ |       |             | 15  | mA     |

## 6.6 Digital I/O: DC Characteristics

#### Unless otherwise noted, characteristics noted under conditions of $T_A = -40$ to 85°C, $V_{REG18} = 1.8$ V

|                                      | PARAMETER                   | TEST CONDITIONS                       | MIN  | TYP | MAX  | UNIT |  |  |  |  |
|--------------------------------------|-----------------------------|---------------------------------------|------|-----|------|------|--|--|--|--|
| I <sup>2</sup> C Pins (SCL, SDA/HDQ) |                             |                                       |      |     |      |      |  |  |  |  |
| V <sub>IH</sub>                      | High-level input voltage    | SCL, SDA pins                         | 1.26 |     |      | V    |  |  |  |  |
| VIL                                  | Low-level input voltage low | SCL, SDA pins                         |      |     | 0.54 | V    |  |  |  |  |
| V <sub>OL</sub>                      | Low-level output voltage    | SCL, SDA pins, I <sub>OL</sub> = 1 mA |      |     | 0.36 | V    |  |  |  |  |
| CI                                   | Input capacitance           | SCL, SDA pins                         |      |     | 10   | pF   |  |  |  |  |



## 6.6 Digital I/O: DC Characteristics (continued)

Unless otherwise noted, characteristics noted under conditions of  $T_A = -40$  to 85°C,  $V_{REG18} = 1.8$  V

|                  | ,                           |                                         |      |     |      |      |  |  |  |
|------------------|-----------------------------|-----------------------------------------|------|-----|------|------|--|--|--|
| PARAMETER        |                             | TEST CONDITIONS                         | MIN  | TYP | MAX  | UNIT |  |  |  |
| l <sub>lkg</sub> | Input leakage current       | SCL, SDA pins                           |      | 1   |      | μA   |  |  |  |
| Push-Pu          | ll Pins (GPO)               | · · ·                                   |      |     | •    |      |  |  |  |
| VIH              | High-level input voltage    | Push-Pull pins                          | 1.15 |     |      | V    |  |  |  |
| V <sub>IL</sub>  | Low-level input voltage low | Push-Pull pins                          |      |     | 0.54 | V    |  |  |  |
| V <sub>OH</sub>  | Output voltage high         | Push-Pull pins, I <sub>OH</sub> = -1 mA | 1.08 |     |      | V    |  |  |  |
| V <sub>OL</sub>  | Output voltage low          | Push-Pull pins, I <sub>OL</sub> = 1 mA  |      |     | 0.36 | V    |  |  |  |
| CI               | Input capacitance           | Push-Pull pins                          |      |     | 10   | pF   |  |  |  |
| l <sub>lkg</sub> | Input leakage current       | Push-Pull pins                          |      | 1   |      | μA   |  |  |  |

## 6.7 Digital I/O: Timing Characteristics

|                           | PARAMETER                    | TEST CONDITIONS      | MIN | NOM | MAX  | UNIT |
|---------------------------|------------------------------|----------------------|-----|-----|------|------|
| I <sup>2</sup> C Timing – | – 100 kHz                    |                      |     |     |      |      |
| f <sub>SCL</sub>          | Clock Operating Frequency    | SCL duty cycle = 50% |     |     | 100  | kHz  |
| t <sub>HD:STA</sub>       | START Condition Hold Time    |                      | 4.0 |     |      | μs   |
| t <sub>LOW</sub>          | Low period of the SCL Clock  |                      | 4.7 |     |      | μs   |
| t <sub>HIGH</sub>         | High period of the SCL Clock |                      | 4.0 |     |      | μs   |
| t <sub>SU:STA</sub>       | Setup repeated START         |                      | 4.7 |     |      | μs   |
| t <sub>HD:DAT</sub>       | Data hold time (SDA input)   |                      | 0   |     |      | ns   |
| t <sub>SU:DAT</sub>       | Data setup time (SDA input)  |                      | 250 |     |      | ns   |
| t <sub>r</sub>            | Clock Rise Time              | 10% to 90%           |     |     | 1000 | ns   |
| t <sub>f</sub>            | Clock Fall Time              | 90% to 10%           |     |     | 300  | ns   |
| t <sub>su:sto</sub>       | Setup time STOP Condition    |                      | 4.0 |     |      | μs   |
| t <sub>BUF</sub>          | Bus free time STOP to START  |                      | 4.7 |     |      | μs   |
| I2C Timing -              | — 400 kHz                    | L                    |     |     |      |      |
| f <sub>SCL</sub>          | Clock Operating Frequency    | SCL duty cycle = 50% |     |     | 400  | kHz  |
| t <sub>HD:STA</sub>       | START Condition Hold Time    |                      | 0.6 |     |      | μs   |
| t <sub>LOW</sub>          | Low period of the SCL Clock  |                      | 1.3 |     |      | μs   |
| t <sub>HIGH</sub>         | High period of the SCL Clock |                      | 600 |     |      | ns   |
| t <sub>SU:STA</sub>       | Setup repeated START         |                      | 600 |     |      | ns   |
| t <sub>HD:DAT</sub>       | Data hold time (SDA input)   |                      | 0   |     |      | ns   |
| t <sub>SU:DAT</sub>       | Data setup time (SDA input)  |                      | 100 |     |      | ns   |
| t <sub>r</sub>            | Clock Rise Time              | 10% to 90%           |     |     | 300  | ns   |
| t <sub>f</sub>            | Clock Fall Time              | 90% to 10%           |     |     | 300  | ns   |
| t <sub>SU:STO</sub>       | Setup time STOP Condition    |                      | 0.6 |     |      | μs   |
| t <sub>BUF</sub>          | Bus free time STOP to START  |                      | 1.3 |     |      | μs   |
| HDQ Timing                |                              | L                    |     |     |      |      |
| t <sub>B</sub>            | Break Time                   |                      | 190 |     |      | μs   |
| t <sub>BR</sub>           | Break Recovery Time          |                      | 40  |     |      | μs   |
| t <sub>HW1</sub>          | Host Write 1 Time            | Host drives HDQ      | 0.5 |     | 50   | μs   |
| t <sub>HW0</sub>          | Host Write 0 Time            | Host drives HDQ      | 86  |     | 145  | μs   |
| t <sub>CYCH</sub>         | Cycle Time, Host to device   | device drives HDQ    | 190 |     |      | μs   |
| t <sub>CYCD</sub>         | Cycle Time, device to Host   | device drives HDQ    | 190 | 205 | 250  | μs   |
| t <sub>DW1</sub>          | Device Write 1 Time          | device drives HDQ    | 32  |     | 50   | μs   |

Copyright © 2022 Texas Instruments Incorporated

## 6.7 Digital I/O: Timing Characteristics (continued)

|                   | PARAMETER                       | TEST CONDITIONS                            | MIN | NOM | IAX | UNIT |
|-------------------|---------------------------------|--------------------------------------------|-----|-----|-----|------|
| t <sub>DW0</sub>  | Device Write 0 Time             | device drives HDQ                          | 80  |     | 145 | μs   |
| t <sub>RSPS</sub> | Device Response Time            | device drives HDQ                          | 190 |     | 950 | μs   |
| t <sub>TRND</sub> | Host Turn Around Time           | Host drives HDQ after device drives<br>HDQ | 250 | ·   |     | μs   |
| t <sub>RISE</sub> | HDQ Line Rising Time to Logic 1 |                                            |     |     | 1.8 | μs   |
| t <sub>RST</sub>  | HDQ Reset                       | Host drives HDQ low before device reset    | 2.2 |     |     | S    |







### 図 6-2. HDQ Timing



## 6.8 Typical Characteristics





## 7 Detailed Description

## 7.1 Overview

The BQ27Z746 gas gauge is a fully integrated battery manager that employs flash-based firmware to provide a complete solution for battery-stack architectures composed of 1-series cells. The BQ27Z746 device interfaces with a host system through an I<sup>2</sup>C or HDQ protocol. High-performance, integrated analog peripherals enable support for a sense resistor down to 1 m $\Omega$ , and simultaneous current/voltage data conversion for instant power calculations. The following sections detail all of the major component blocks included as part of the BQ27Z746 device.

## 7.2 Functional Block Diagram





## 7.3 Feature Description

### 7.3.1 BQ27Z746 Processor

The BQ27Z746 device uses a custom TI-proprietary processor design that features a Harvard architecture and operates at frequencies up to 4.2 MHz. Using an adaptive, three-stage instruction pipeline, the BQ27Z746 processor supports variable instruction lengths of 8, 16, or 24 bits.

#### 7.3.2 Battery Parameter Measurements

The BQ27Z746 device measures cell voltage and current simultaneously, and also measures temperature to calculate the information related to remaining capacity, full charge capacity, state-of-health, and other gauging parameters.

#### 7.3.2.1 Coulomb Counter (CC) and Digital Filter

The first ADC is an integrating analog-to-digital converter designed specifically for tracking charge and discharge activity, or coulomb counting, of a rechargeable battery. It features a single-channel differential input that converts the voltage difference across a sense resistor between the SRP and SRN terminals with a resolution of 3.74  $\mu$ V. The differential input common mode voltage range is from V<sub>SS</sub> to V<sub>BAT</sub> and supports a 1-series cell high-side or low-side sensing option with ±0.1-V input range. The CC digital filter generates a 16-bit conversion value from the delta-sigma CC front-end. New conversions are available every 1 s.

#### 7.3.2.2 ADC Multiplexer

The ADC multiplexer provides selectable connections to the external pins, BAT and TS, as well as the internal temperature sensor. In addition, the multiplexer can independently enable the TS input connection to the internal thermistor biasing circuitry, and enables the user to short the multiplexer inputs for test and calibration purposes.

#### 7.3.2.3 Analog-to-Digital Converter (ADC)

The second ADC is a 16-bit delta-sigma converter designed for general-purpose measurements. The ADC automatically scales the input voltage range during sampling based on channel selection. The converter resolution is a function of its full-scale range and number of bits, yielding a  $38-\mu$ V resolution.

#### 7.3.2.4 Internal Temperature Sensor

An internal temperature sensor is available on the BQ27Z746 device to reduce the cost, power, and size of the external components necessary to measure temperature. It is available for connection to the ADC using the multiplexer, and is ideal for quickly determining pack temperature under a variety of operating conditions.

#### 7.3.2.5 External Temperature Sensor Support

The TS input is enabled with an internal  $18-k\Omega$  (Typ.) linearization pull-up resistor to support the use of a  $10-k\Omega$  (25°C) NTC external thermistor, such as the Semitec 103AT-2. The NTC thermistor should be connected between VSS and the individual TS pin. The analog measurement is then taken by the ADC through its input multiplexer. If a different thermistor type is required, then changes to configurations may be required.





### 🛛 7-1. External Thermistor Biasing

#### 7.3.3 Power Supply Control

The BQ27Z746 device uses the VDD pin as its power source. VDD powers the internal voltage sources that supply references for the device. The BAT pin is a non-current carrying path and used as a Kelvin sense connection to the battery cell.

### 7.3.4 Bus Communication Interface

The BQ27Z746 device has an I<sup>2</sup>C bus communication interface. Alternatively, the device can be configured to communicate through the HDQ pin (shared with SDA).

Note

Once the device is switched to the HDQ protocol, it is not reversible.

#### 7.3.5 Low Frequency Oscillator

The BQ27Z746 device includes a low frequency oscillator (LFO) running at 65.536 kHz.

#### 7.3.6 High Frequency Oscillator

The BQ27Z746 includes a high frequency oscillator (HFO) running at 16.78 MHz. It is frequency locked to the LFO output and scaled down to 8.388 MHz with a 50% duty cycle.

### 7.3.7 1.8-V Low Dropout Regulator

The BQ27Z746 device contains an integrated capacitor-less 1.8-V LDO (REG18) that provides regulated supply voltage for the device CPU and internal digital logic.

#### 7.3.8 Internal Voltage References

The BQ27Z746 device provides two internal voltage references. REF1 is used by REG18, oscillators, and CC. REF2 is used by the ADC.

#### 7.3.9 Overcurrent in Discharge Protection

The overcurrent in discharge (OCD) function detects abnormally high current in the discharge direction. The overload in discharge threshold and delay time are configurable through the firmware register. The thresholds and timing can be fine-tuned even further based on a sense resistor with lower resistance or wider tolerance through calibration. When an OCD event occurs, the **Safety Status** flag is set to 1 and is latched until it is cleared and the fault condition his removed.



### 7.3.10 Overcurrent in Charge Protection

The short-circuit current in charge (OCC) function detects catastrophic current conditions in the charge direction. The short-circuit in charge threshold and delay time are configurable through the firmware register. The thresholds and timing can be fine-tuned even further based on a sense resistor with lower resistance or wider tolerance through calibration. The detection circuit also incorporates a blanking delay before disabling the CHG and DSG FETs. When an OCC event occurs, the **Safety Status** flag bit is set to 1 and is latched until it is cleared and the fault condition is removed.

#### 7.3.11 Short-Circuit Current in Discharge Protection

The short-circuit current in discharge (SCD) function detects catastrophic current conditions in the discharge direction. The short-circuit in discharge thresholds and delay times are configurable through the firmware register. The thresholds and timing can be fine-tuned even further based on a sense resistor with lower resistance or wider tolerance with calibration. The detection circuit also incorporates a delay before disabling the CHG and DSG FETs. When an SCD event occurs, the **Safety Status** flag bit is set to 1 and is latched until it is cleared and the fault condition is removed.

#### 7.3.12 Primary Protection Features

The BQ27Z746 gas gauge supports the following battery and system level protection features, which can be configured using firmware:

- Cell Undervoltage Protection
- Cell Overvoltage Protection
- Overcurrent in CHARGE Mode
- Overcurrent in DISCHARGE Mode
- Overload in DISCHARGE Mode
- Short Circuit in DISCHARGE Mode
- Overtemperature in CHARGE Mode
- Overtemperature in DISCHARGE Mode
- Precharge Timeout
- Fast Charge Timeout

#### 7.3.13 Battery Sensing

The BQ27Z746 offers direct battery sensing through differential battery sensing pins BAT\_SP and BAT\_SN for accurate battery voltage measurement and detection. BQ27Z746 battery sensing path includes protection and isolation to minimize any leakage and coupling issue. The cell isolation includes a combination of buffered and resistive options. Firmware configuration allows seamless auto-transition between the two sensing schemes. The battery sensing buffer is powered from the PACK pin.

For accurate battery voltage sensing when using the sensing buffer, the PACK pin must be powered and VPACK > VBAT + 0.7 V. The sensing protection thresholds (BCP, BCN, BDP, and BDN) provide short detection for the battery sensing output pins, and places the battery sensing output pins in a high impedance state when triggered. The BQ27Z746 battery sensing has firmware programmable offset options for applications where differential output voltage needs to be shifted to overcome an input range limitation. The offset voltage selected should never exceed the sensing protection thresholds, because this causes false battery sensing faults.

#### 7.3.14 Gas Gauging

This device uses the Impedance Track<sup>™</sup> technology to measure and determine the available charge in battery cells. See the *Theory and Implementation of Impedance Track Battery Fuel-Gauging Algorithm Application Report* for further details.

### 7.3.15 Zero Volt Charging (ZVCHG)

ZVCHG (0-V charging) is a special function that allows charging a severely depleted battery that is below the FET driver charge pump shutdown voltage ( $V_{FET\_SHUT}$ ). The BQ27Z746 has ZVCHG enabled. If  $V_{BAT} > V_{0INH}$  and  $V_{BAT} < V_{FET\_SHUT}$  and the charger voltage at PACK+ is >  $V_{0CHGR}$ , then the CHG output will be driven to the voltage of the PACK pin, allowing charging. ZVCHG mode in the BQ27Z746 is exited when  $V_{BAT} >$ 



 $V_{FET\_SHUT\_REL}$ , at which point the charge pump is enabled, and CHG transitions to being driven by the charge pump. For BQ27Z746, when the voltage on VDD is below  $V_{0INH}$ , the CHG output becomes high impedance, and any leakage current flowing through the CHG FET may cause this voltage to rise and reenable charging. If this is undesired, a high impedance resistor can be included between the CHG FET gate and source to overcome any leakage and ensure the FET remains disabled in this case. This resistance should be as high as possible while still ensuring the FET is disabled, since it will increase the device operating current when the CHG driver is enabled. Because gate leakage is typically extremely low, a gate-source resistance of 50 M $\Omega$  to 100 M $\Omega$  may be sufficient to overcome the leakage.

## 7.3.16 Charge Control Features

This device supports charge control features, such as:

- Reports charging voltage and charging current based on the active temperature range—JEITA temperature ranges T1, T2, T3, T4, T5, and T6
- · Provides more complex charging profiles, including sub-ranges within a standard temperature range
- Reports the appropriate charging current required for constant current charging, and the appropriate charging
  voltage needed for constant voltage charging to a smart charger, using the bus communication interface
- Selects the chemical state-of-charge of each battery cell using the Impedance Track method
- · Provides pre-charging/zero-volt charging
- · Employs charge inhibit and charge suspend if battery pack temperature is out of programmed range
- · Activates charge and discharge alarms to report charging faults and to indicate charge status

### 7.3.17 Authentication

This device supports security with the following features, which can be enabled if desired:

- Authentication by the host using the SHA-256 method
- The gas gauge requires SHA-256 authentication before the device can be unsealed or allow full access.

## 7.4 Device Functional Modes

This device supports five modes, but the current consumption varies, based on firmware control of certain functions and modes of operation:

- NORMAL mode: In this mode, the device performs measurements, calculations, protections, and data updates every 250-ms intervals. Between these intervals, the device operates in a reduced power state to minimize total average current consumption. Battery protections are continuously monitored and both protection NFETs are typically on.
- SLEEP mode: In this mode, the device performs measurements, calculations, and data updates in adjustable time intervals. Between these intervals, the device operates in a reduced power stage to minimize total average current consumption. Battery protections are continuously monitored and both protection NFETs are typically on.
- SHIP mode: In this mode, the device measures voltage and temperature very infrequently and at shorter ADC conversion times, and current is not measured or coulomb counted. Current is assumed to be, and reported as, 0 mA. Therefore, the device tracks the battery's state-of-charge from OCVs. The measurements performed each interval are cell voltage, temperature, and PACK voltage (every fourth interval). Processing is minimized by reducing the number of calculations. Some calculations are performed less frequently: only after voltage and temperature are measured. These less frequent calculations include updating firmwarebased protections, lifetime data, and the voltage and temperature ranges of the advanced charge algorithm. Other calculations, such as updating *RemainingCapacity()* and *FullChargeCapacity()*, are not performed at all with the assumption the system is off and will not communicate with the gauge. Battery protections are continuously monitored and both protection NFETs remain on, typically.
- SHELF mode: In this mode, power consumption is reduced even further from SHIP mode by turning off the CHG and DSG NFETs and all hardware-based protections. Due to this, no external power is available to the system in SHELF mode. The device measures voltage and temperature very infrequently and at shorter ADC conversion times, and current is not measured or coulomb counted. Current is assumed to be, and reported as, 0 mA. Therefore, the device tracks the battery's state-of-charge from voltage measurements. The measurements performed each interval are cell voltage, temperature and PACK voltage (every fourth interval). Processing is minimized by reducing the number of calculations. Some calculations are performed



less frequently: only after voltage and temperature are measured. These less frequent calculations include updating firmware-based protections, lifetime data, and the voltage and temperature ranges of the advanced charge algorithm. Other calculations, such as updating *RemainingCapacity()* and *FullChargeCapacity()*, are not performed at all with the assumption the system is off and will not communicate with the gauge.

 SHUTDOWN mode: In this mode, the device is completely disabled to minimize power consumption and to avoid depleting the battery.

#### 7.4.1 Lifetime Logging Features

The device supports data logging of several key parameters for warranty and analysis:

- Maximum and minimum cell temperature
- Maximum current in CHARGE or DISCHARGE mode
- Maximum and minimum cell voltages
- Safety events and number of occurrences

#### 7.4.2 Configuration

The device supports accurate data measurements and data logging of several key parameters.

#### 7.4.2.1 Coulomb Counting

The device uses an integrating delta-sigma analog-to-digital converter (ADC) for current measurement. The ADC measures charge/discharge flow of the battery by measuring the voltage across a very small external sense resistor. The integrating ADC measures a bipolar signal from a range of -100 mV to 100 mV, with a positive value when  $V_{(SRP)} - V_{(SRN)}$ , indicating charge current and a negative value indicating discharge current.

The current measurement is performed by measuring the voltage drop across the external sense resistor, which can be as low as 1 m $\Omega$ , and the polarity of the differential voltage determines if the cell is in the CHARGE or DISCHARGE mode.

#### 7.4.2.2 Cell Voltage Measurements

The BQ27Z746 gas gauge measures the cell voltage at 1-s intervals using the ADC. This measured value is internally scaled for the ADC and is calibrated to reduce any errors due to offsets. This data is also used for calculating the impedance of the cell for Impedance Track gas gauging.

#### 7.4.2.3 Auto Calibration

The auto-calibration feature helps to cancel any voltage offset across the SRP and SRN pins for accurate measurement of the cell voltage, charge/discharge current, and thermistor temperature. The auto-calibration is performed when there is no communication activity for a minimum of 5 s on the bus lines.

#### 7.4.2.4 Temperature Measurements

This device has an internal sensor for on-die temperature measurements, and the ability to support an external temperature measurement through the external NTC on the TS pin. These two measurements are individually enabled and configured.

### 8 Applications and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The BQ27Z476 can be used with a 1-series Li-ion/Li polymer battery pack. To implement and design a comprehensive set of parameters for a specific battery pack, the user needs Battery Management Studio (BQStudio), which is a graphical user-interface tool installed on a PC during development. The firmware installed



in the product has default values, which are summarized in the associated *BQ27Z476 Technical Reference Manual* (SLUUCA6). Using the BQStudio tool, these default values can be changed to cater to specific application requirements during development once the system parameters, such as enable or disable certain features for operation, cell configuration, chemistry that best matches the cell used, and more. The final flash image, which is extracted once configuration and testing are complete, is used for mass production and is referred to as the "golden image."

## 8.2 Typical Applications

The following is an example BQ27Z476 application schematic for a single-cell battery pack.



図 8-1. BQ27Z746 1-Series Cell Low Side Current Sensing Typical Implementation







#### 8.2.1 Design Requirements (Default)

| Design Parameter   | Example                         |
|--------------------|---------------------------------|
| Cell Configuration | 1s1p (1 series with 1 parallel) |
| Design Capacity    | 5300 mAh                        |
| Device Chemistry   | Li-Ion                          |
| Design Voltage     | 4000 mV                         |
| Cell Low Voltage   | 2500 mV                         |

### 8.2.2 Detailed Design Procedure

## 8.2.2.1 Changing Design Parameters

For the firmware settings needed for the design requirements, refer to the BQ27Z746 Technical Reference Manual (SLUUCA6).

- To change design capacity, set the data flash value (in mAh) in the *Gas Gauging: Design: Design Capacity* register.
- To set device chemistry, go to the data flash *I*<sup>2</sup>*C* Configuration: Data: Device Chemistry. The BQStudio software automatically populates the correct chemistry identification. This selection is derived from using the BQCHEM feature in the tools and choosing the option that matches the device chemistry from the list.
- To set the design voltage, go to Gas Gauging: Design: Design Voltage register.



- To set the cell Low Voltage or clear the cell Low Voltage, use Settings: Configuration: Init Voltage Low Set or Clear. This is used to set the cell voltage level that will set (clear) the [VOLT\_LO] bit in the Interrupt Status register.
- To enable the internal temperature and the external temperature sensors: Set **Settings:Configuration: Temperature Enable**: Bit 0 (TSInt) = 1 for the internal sensor; set Bit 1 (TS1) = 1 for the external sensor.

#### 8.2.3 Calibration Process

The calibration of current, voltage, and temperature readings is accessible by writing 0xF081 or 0xF082 to *ManufacturerAccess()*. A detailed procedure is included in the *BQ27Z746 Technical Reference Manual* (SLUUCA6) in the *Calibration* section. The description allows for calibration of cell voltage measurement offset, battery voltage, current calibration, coulomb counter offset, PCB offset, CC gain/capacity gain, and temperature measurement for both internal and external sensors.

#### 8.2.4 Gauging Data Updates

When a battery pack enabled with the BQ27Z746 gas gauge is cycled, the value of *FullChargeCapacity()* updates several times, including the onset of charge or discharge, charge termination, temperature delta, resistance updates during discharge, and relaxation.  $\boxtimes$  8-3 shows actual battery voltage, load current, and *FullChargeCapacity()* when some of those updates occur during a single application cycle.

Update points from the plot include:

- Charge termination at 7900 s
- Relaxation at 9900 s
- Resistance update at 11500 s

#### 8.2.4.1 Application Curve







## **9** Power Supply Requirements

The BQ27Z746 device uses the VDD pin as its power source. VDD pin powers the internal voltage sources that supply references for the device. The VDD pin connects to 1-series battery cells' positive terminal and supports a minimum of 2 V to a maximum of 5 V. The BAT pin is a noncurrent carrying path and is used as a battery voltage Kelvin sense connection to the 1-series battery cells' positive terminal.

## 10 Layout

## **10.1 Layout Guidelines**

- The quality of the Kelvin connections at the sense resistor is critical. The sense resistor must have a temperature coefficient no greater than 50 ppm to minimize current measurement drift with temperature. Choose the value of the sense resistor to correspond to the available overcurrent and short-circuit ranges of the BQ27Z746 gas gauge. Select the smallest value possible to minimize thermal dissipation and still maintain required measurement accuracy. The value of the sense resistor impacts the differential voltage generated across the BQ27Z746 SRP and SRN nodes during a short circuit. These pins have a differential voltage should not exceed V<sub>CC\_IN</sub> of ± 0.1 V for normal operation. Parallel sense resistors can be used as long as good Kelvin sensing is ensured. The device is designed to support a 1-mΩ to 20-mΩ sense resistor.
- BAT should be tied directly to the positive connection of the battery with a series  $1-k\Omega$  resistor. It should not share a path with the VDD pin and its  $10-\Omega$  series resistor.
- In reference to the gas gauge circuit, the following features require attention for component placement and layout: VDD bypass capacitor, SRN and SRP differential low-pass filter, and I<sup>2</sup>C communication ESD external protection.
- The BQ27Z746 gas gauge uses an integrating delta-sigma ADC for current measurements. Add a 100-Ω resistor from the sense resistor to the SRP and SRN inputs of the device. Place a 0.1-µF filter capacitor across the SRP and SRN inputs. Place all filter components as close as possible to the device. Route the traces from the sense resistor as differential pairs to the filter circuit. Adding a ground plane around the filter network can provide additional noise immunity.
- The BQ27Z746 has an internal LDO that is internally compensated and does not require an external decoupling capacitor.
- The I<sup>2</sup>C clock and data pins have integrated high-voltage ESD protection circuits; however, adding a Zener diode and series resistor provides more robust ESD performance. The I<sup>2</sup>C clock and data lines have an internal pulldown. When the gas gauge senses that both lines are low (such as during removal of the pack), the device performs auto-offset calibration and then goes into SLEEP mode to conserve power.



## 10.2 Layout Example



図 10-1. BQ27Z746 Key Trace Board Layout



## **11 Device and Documentation Support**

## **11.1 Third-Party Products Disclaimer**

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

### **11.2 Documentation Support**

#### 11.2.1 Related Documentation

- BQ27Z746 Technical Reference Manual
- Theory and Implementation of Impedance Track Battery Fuel-Gauging Algorithm Application Report

## **11.3 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 11.4 サポート・リソース

TI E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接 得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得るこ とができます。

リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。

## 11.5 Trademarks

Impedance Track<sup>™</sup>, NanoFree<sup>™</sup>, and TI E2E<sup>™</sup> are trademarks of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。

### **11.6 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 11.7 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Orderable, and Packaging Information

The following pages include mechanical, orderable, and packaging information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | e Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|----------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
| BQ27Z746YAHR     | ACTIVE        | DSBGA        | YAH                  | 15   | 3000           | RoHS & Green    | SAC396                        | Level-1-260C-UNLIM   | -40 to 85    | BQ27Z746                | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(<sup>6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |  |
|-----------------------------|--|
|-----------------------------|--|

| Device       |       | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| BQ27Z746YAHR | DSBGA | YAH                | 15 | 3000 | 180.0                    | 12.4                     | 1.88       | 2.76       | 0.55       | 4.0        | 12.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

31-Jul-2023



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| BQ27Z746YAHR | DSBGA        | YAH             | 15   | 3000 | 182.0       | 182.0      | 20.0        |

#### 重要なお知らせと免責事項

TIは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや 設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供してお り、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的に かかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプ リケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載す ることは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを 自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供され ています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありま せん。

お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。

郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated