

## Features

- Buffered Common Clock
- Buffered Inputs
- Typical Propagation Delay at  $C_L = 15\text{pF}$ ,  $V_{CC} = 5\text{V}$ ,  $T_A = 25^\circ\text{C}$ 
  - 14 ns (HC Types)
  - 16 ns (HCT Types)
- Fanout (Over Temperature Range)
  - Standard Outputs ..... 10 LSTTL Loads
  - Bus Driver Outputs ..... 15 LSTTL Loads
- Wide Operating Temperature Range ...  $-55^\circ\text{C}$  to  $125^\circ\text{C}$
- Balanced Propagation Delay and Transition Times
- Significant Power Reduction Compared to LSTTL Logic ICs
- HC Types
  - 2V to 6V Operation
  - High Noise Immunity:  $N_{IL} = 30\%$ ,  $N_{IH} = 30\%$  of  $V_{CC}$  at  $V_{CC} = 5\text{V}$
- HCT Types
  - 4.5V to 5.5V Operation
  - Direct LSTTL Input Logic Compatibility,  $V_{IL} = 0.8\text{V}$  (Max),  $V_{IH} = 2\text{V}$  (Min)
  - CMOS Input Compatibility,  $I_I \leq 1\mu\text{A}$  at  $V_{OL}$ ,  $V_{OH}$

## Description

The 'HC377 and 'HCT377 are octal D-type flip-flops with a buffered clock (CP) common to all eight flip-flops. All the flip-flops are loaded simultaneously on the positive edge of the clock (CP) when the Data Enable ( $\bar{E}$ ) is Low.

## Ordering Information

| PART NUMBER   | TEMP. RANGE<br>( $^\circ\text{C}$ ) | PACKAGE      |
|---------------|-------------------------------------|--------------|
| CD54HC377F3A  | -55 to 125                          | 20 Ld CERDIP |
| CD54HCT377F3A | -55 to 125                          | 20 Ld CERDIP |
| CD74HC377E    | -55 to 125                          | 20 Ld PDIP   |
| CD74HC377M    | -55 to 125                          | 20 Ld SOIC   |
| CD74HC377M96  | -55 to 125                          | 20 Ld SOIC   |
| CD74HC377PW   | -55 to 125                          | 20 Ld TSSOP  |
| CD74HC377PWR  | -55 to 125                          | 20 Ld TSSOP  |
| CD74HCT377E   | -55 to 125                          | 20 Ld PDIP   |
| CD74HCT377M   | -55 to 125                          | 20 Ld SOIC   |
| CD74HCT377M96 | -55 to 125                          | 20 Ld SOIC   |

NOTE: When ordering, use the entire part number. The suffixes 96 and R denote tape and reel.

## Pinout

**CD54HC377, CD54HCT377  
(CERDIP)**  
**CD74HC377  
(PDIP, SOIC, TSSOP)**  
**CD74HCT377  
(PDIP, SOIC)**  
 TOP VIEW



**Functional Diagram**



**TRUTH TABLE**

| OPERATING MODE    | INPUTS |           |       | OUTPUTS   |
|-------------------|--------|-----------|-------|-----------|
|                   | CP     | $\bar{E}$ | $D_n$ |           |
| Load "1"          | ↑      | I         | h     | H         |
| Load "0"          | ↑      | I         | I     | L         |
| Hold (Do Nothing) | ↑      | h         | X     | No Change |
|                   | X      | H         | X     | No Change |

H = High Voltage Level Steady State.

h = High Voltage Level One Set-up Time Prior to the Low to High Clock Transition.

L = Low Voltage Level Steady State.

I = Low Voltage Level One Set-up Time Prior to the Low to High Clock Transition.

X = Don't Care.

↑ = Low to High Clock Transition.

**Logic Diagram**



### Absolute Maximum Ratings

|                                                                                                      |       |             |
|------------------------------------------------------------------------------------------------------|-------|-------------|
| DC Supply Voltage, $V_{CC}$                                                                          | ..... | -0.5V to 7V |
| DC Input Diode Current, $I_{IK}$<br>For $V_I < -0.5V$ or $V_I > V_{CC} + 0.5V$                       | ..... | $\pm 20mA$  |
| DC Output Diode Current, $I_{OK}$<br>For $V_O < -0.5V$ or $V_O > V_{CC} + 0.5V$                      | ..... | $\pm 20mA$  |
| DC Output Source or Sink Current per Output Pin, $I_O$<br>For $V_O > -0.5V$ or $V_O < V_{CC} + 0.5V$ | ..... | $\pm 25mA$  |
| DC $V_{CC}$ or Ground Current, $I_{CC}$ or $I_{GND}$                                                 | ..... | $\pm 50mA$  |

### Thermal Information

|                                          |                                    |
|------------------------------------------|------------------------------------|
| Thermal Resistance (Typical, Note 1)     | $\theta_{JA}$ ( $^{\circ}C/W$ )    |
| E (PDIP) Package                         | 69                                 |
| M (SOIC) Package                         | 58                                 |
| PW (TSSOP) Package                       | 83                                 |
| Maximum Junction Temperature             | 150 $^{\circ}C$                    |
| Maximum Storage Temperature Range        | -65 $^{\circ}C$ to 150 $^{\circ}C$ |
| Maximum Lead Temperature (Soldering 10s) | 300 $^{\circ}C$                    |
| (SOIC - Lead Tips Only)                  |                                    |

### Operating Conditions

|                                           |       |                                    |
|-------------------------------------------|-------|------------------------------------|
| Temperature Range ( $T_A$ )               | ..... | -55 $^{\circ}C$ to 125 $^{\circ}C$ |
| Supply Voltage Range, $V_{CC}$            |       |                                    |
| HC Types                                  | ..... | 2V to 6V                           |
| HCT Types                                 | ..... | 4.5V to 5.5V                       |
| DC Input or Output Voltage, $V_I$ , $V_O$ | ..... | 0V to $V_{CC}$                     |
| Input Rise and Fall Time                  |       |                                    |
| 2V                                        | ..... | 1000ns (Max)                       |
| 4.5V                                      | ..... | 500ns (Max)                        |
| 6V                                        | ..... | 400ns (Max)                        |

**CAUTION:** Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

**NOTE:**

1. The package thermal impedance is calculated in accordance with JESD 51-7.

### DC Electrical Specifications

| PARAMETER                            | SYMBOL   | TEST CONDITIONS      |            | $V_{CC}$<br>(V) | 25 $^{\circ}C$ |     |           | -40 $^{\circ}C$ TO 85 $^{\circ}C$ |         | -55 $^{\circ}C$ TO 125 $^{\circ}C$ |         | UNITS   |  |
|--------------------------------------|----------|----------------------|------------|-----------------|----------------|-----|-----------|-----------------------------------|---------|------------------------------------|---------|---------|--|
|                                      |          | $V_I$ (V)            | $I_O$ (mA) |                 | MIN            | TYP | MAX       | MIN                               | MAX     | MIN                                | MAX     |         |  |
| <b>HC TYPES</b>                      |          |                      |            |                 |                |     |           |                                   |         |                                    |         |         |  |
| High Level Input Voltage             | $V_{IH}$ | -                    | -          | 2               | 1.5            | -   | -         | 1.5                               | -       | 1.5                                | -       | V       |  |
|                                      |          |                      |            | 4.5             | 3.15           | -   | -         | 3.15                              | -       | 3.15                               | -       | V       |  |
|                                      |          |                      |            | 6               | 4.2            | -   | -         | 4.2                               | -       | 4.2                                | -       | V       |  |
| Low Level Input Voltage              | $V_{IL}$ | -                    | -          | 2               | -              | -   | 0.5       | -                                 | 0.5     | -                                  | 0.5     | V       |  |
|                                      |          |                      |            | 4.5             | -              | -   | 1.35      | -                                 | 1.35    | -                                  | 1.35    | V       |  |
|                                      |          |                      |            | 6               | -              | -   | 1.8       | -                                 | 1.8     | -                                  | 1.8     | V       |  |
| High Level Output Voltage CMOS Loads | $V_{OH}$ | $V_{IH}$ or $V_{IL}$ | -0.02      | 2               | 1.9            | -   | -         | 1.9                               | -       | 1.9                                | -       | V       |  |
|                                      |          |                      | -0.02      | 4.5             | 4.4            | -   | -         | 4.4                               | -       | 4.4                                | -       | V       |  |
|                                      |          |                      | -0.02      | 6               | 5.9            | -   | -         | 5.9                               | -       | 5.9                                | -       | V       |  |
| High Level Output Voltage TTL Loads  |          |                      | -          | -               | -              | -   | -         | -                                 | -       | -                                  | -       | V       |  |
|                                      |          |                      | -4         | 4.5             | 3.98           | -   | -         | 3.84                              | -       | 3.7                                | -       | V       |  |
|                                      |          |                      | -5.2       | 6               | 5.48           | -   | -         | 5.34                              | -       | 5.2                                | -       | V       |  |
| Low Level Output Voltage CMOS Loads  | $V_{OL}$ | $V_{IH}$ or $V_{IL}$ | 0.02       | 2               | -              | -   | 0.1       | -                                 | 0.1     | -                                  | 0.1     | V       |  |
|                                      |          |                      | 0.02       | 4.5             | -              | -   | 0.1       | -                                 | 0.1     | -                                  | 0.1     | V       |  |
|                                      |          |                      | 0.02       | 6               | -              | -   | 0.1       | -                                 | 0.1     | -                                  | 0.1     | V       |  |
| Low Level Output Voltage TTL Loads   |          |                      | -          | -               | -              | -   | -         | -                                 | -       | -                                  | -       | V       |  |
|                                      |          |                      | 4          | 4.5             | -              | -   | 0.26      | -                                 | 0.33    | -                                  | 0.4     | V       |  |
|                                      |          |                      | 5.2        | 6               | -              | -   | 0.26      | -                                 | 0.33    | -                                  | 0.4     | V       |  |
| Input Leakage Current                | $I_I$    | $V_{CC}$ or GND      | -          | 6               | -              | -   | $\pm 0.1$ | -                                 | $\pm 1$ | -                                  | $\pm 1$ | $\mu A$ |  |
| Quiescent Device Current             | $I_{CC}$ | $V_{CC}$ or GND      | 0          | 6               | -              | -   | 8         | -                                 | 80      | -                                  | 160     | $\mu A$ |  |

# CD54HC377, CD74HC377, CD54HCT377, CD74HCT377

## DC Electrical Specifications (Continued)

| PARAMETER                                                      | SYMBOL                    | TEST CONDITIONS                    |                     | V <sub>CC</sub> (V) | 25°C |     |      | -40°C TO 85°C |      | -55°C TO 125°C |     | UNITS |
|----------------------------------------------------------------|---------------------------|------------------------------------|---------------------|---------------------|------|-----|------|---------------|------|----------------|-----|-------|
|                                                                |                           | V <sub>I</sub> (V)                 | I <sub>O</sub> (mA) |                     | MIN  | TYP | MAX  | MIN           | MAX  | MIN            | MAX |       |
| <b>HCT TYPES</b>                                               |                           |                                    |                     |                     |      |     |      |               |      |                |     |       |
| High Level Input Voltage                                       | V <sub>IH</sub>           | -                                  | -                   | 4.5 to 5.5          | 2    | -   | -    | 2             | -    | 2              | -   | V     |
| Low Level Input Voltage                                        | V <sub>IL</sub>           | -                                  | -                   | 4.5 to 5.5          | -    | -   | 0.8  | -             | 0.8  | -              | 0.8 | V     |
| High Level Output Voltage CMOS Loads                           | V <sub>OH</sub>           | V <sub>IH</sub> or V <sub>IL</sub> | -0.02               | 4.5                 | 4.4  | -   | -    | 4.4           | -    | 4.4            | -   | V     |
| High Level Output Voltage TTL Loads                            |                           |                                    | -4                  | 4.5                 | 3.98 | -   | -    | 3.84          | -    | 3.7            | -   | V     |
| Low Level Output Voltage CMOS Loads                            | V <sub>OL</sub>           | V <sub>IH</sub> or V <sub>IL</sub> | 0.02                | 4.5                 | -    | -   | 0.1  | -             | 0.1  | -              | 0.1 | V     |
| Low Level Output Voltage TTL Loads                             |                           |                                    | 4                   | 4.5                 | -    | -   | 0.26 | -             | 0.33 | -              | 0.4 | V     |
| Input Leakage Current                                          | I <sub>I</sub>            | V <sub>CC</sub> and GND            | 0                   | 5.5                 | -    | -   | ±0.1 | -             | ±1   | -              | ±1  | µA    |
| Quiescent Device Current                                       | I <sub>CC</sub>           | V <sub>CC</sub> or GND             | 0                   | 5.5                 | -    | -   | 8    | -             | 80   | -              | 160 | µA    |
| Additional Quiescent Device Current Per Input Pin: 1 Unit Load | ΔI <sub>CC</sub> (Note 2) | V <sub>CC</sub> -2.1               | -                   | 4.5 to 5.5          | -    | 100 | 360  | -             | 450  | -              | 490 | µA    |

NOTE:

2. For dual-supply systems theoretical worst case (V<sub>I</sub> = 2.4V, V<sub>CC</sub> = 5.5V) specification is 1.8mA.

## HCT Input Loading Table

| INPUT                     | UNIT LOADS |
|---------------------------|------------|
| Ē                         | 1.5        |
| CP                        | 0.5        |
| All D <sub>n</sub> Inputs | 0.25       |

NOTE: Unit Load is ΔI<sub>CC</sub> limit specified in DC Electrical Table, e.g., 360µA max at 25°C.

## Prerequisite for Switching Specifications

| PARAMETER               | SYMBOL           | TEST CONDITIONS | V <sub>CC</sub> (V) | 25°C |     |     | -40°C TO 85°C |     | -55°C TO 125°C |     | UNITS |
|-------------------------|------------------|-----------------|---------------------|------|-----|-----|---------------|-----|----------------|-----|-------|
|                         |                  |                 |                     | MIN  | TYP | MAX | MIN           | MAX | MIN            | MAX |       |
| <b>HC TYPES</b>         |                  |                 |                     |      |     |     |               |     |                |     |       |
| Maximum Clock Frequency | f <sub>MAX</sub> | -               | 2                   | 6    | -   | -   | 5             | -   | 4              | -   | MHz   |
|                         |                  |                 | 4.5                 | 30   | -   | -   | 25            | -   | 20             | -   | MHz   |
|                         |                  |                 | 6                   | 35   | -   | -   | 29            | -   | 23             | -   | MHz   |
| Clock Pulse Width       | t <sub>W</sub>   | -               | 2                   | 80   | -   | -   | 100           | -   | 120            | -   | ns    |
|                         |                  |                 | 4.5                 | 16   | -   | -   | 20            | -   | 24             | -   | ns    |
|                         |                  |                 | 6                   | 14   | -   | -   | 17            | -   | 20             | -   | ns    |

# CD54HC377, CD74HC377, CD54HCT377, CD74HCT377

## Prerequisite for Switching Specifications (Continued)

| PARAMETER                     | SYMBOL           | TEST CONDITIONS | V <sub>CC</sub> (V) | 25°C |     |     | -40°C TO 85°C |     | -55°C TO 125°C |     | UNITS |
|-------------------------------|------------------|-----------------|---------------------|------|-----|-----|---------------|-----|----------------|-----|-------|
|                               |                  |                 |                     | MIN  | TYP | MAX | MIN           | MAX | MIN            | MAX |       |
| Set-up Time,<br>E, Data to CP | t <sub>SU</sub>  | -               | 2                   | 60   | -   | -   | 75            | -   | 90             | -   | ns    |
|                               |                  |                 | 4.5                 | 12   | -   | -   | 15            | -   | 18             | -   | ns    |
|                               |                  |                 | 6                   | 10   | -   | -   | 13            | -   | 15             | -   | ns    |
| Hold Time,<br>Data to CP      | t <sub>H</sub>   | -               | 2                   | 3    | -   | -   | 3             | -   | 3              | -   | ns    |
|                               |                  |                 | 4.5                 | 3    | -   | -   | 3             | -   | 3              | -   | ns    |
|                               |                  |                 | 6                   | 3    | -   | -   | 3             | -   | 3              | -   | ns    |
| Hold Time,<br>E to CP         | t <sub>H</sub>   | -               | 2                   | 5    | -   | -   | 5             | -   | 5              | -   | ns    |
|                               |                  |                 | 4.5                 | 5    | -   | -   | 5             | -   | 5              | -   | ns    |
|                               |                  |                 | 6                   | 5    | -   | -   | 5             | -   | 5              | -   | ns    |
| <b>HCT TYPES</b>              |                  |                 |                     |      |     |     |               |     |                |     |       |
| Maximum Clock Frequency       | f <sub>MAX</sub> | -               | 4.5                 | 25   | -   | -   | 20            | -   | 16             | -   | MHz   |
| Clock Pulse Width             | t <sub>W</sub>   | -               | 4.5                 | 20   | -   | -   | 25            | -   | 30             | -   | ns    |
| Set-up, Time<br>E, Data to CP | t <sub>SU</sub>  | -               | 4.5                 | 12   | -   | -   | 15            | -   | 18             | -   | ns    |
| Hold Time,<br>Data to CP      | t <sub>H</sub>   | -               | 4.5                 | 3    | -   | -   | 3             | -   | 3              | -   | ns    |
| Hold Time,<br>E to CP         | t <sub>H</sub>   | -               | 4.5                 | 5    | -   | -   | 5             | -   | 5              | -   | ns    |

## Switching Specifications Input t<sub>r</sub>, t<sub>f</sub> = 6ns

| PARAMETER                                     | SYMBOL                                 | TEST CONDITIONS       | V <sub>CC</sub> (V)   | 25°C |     |     | -40°C TO 85°C |     | -55°C TO 125°C |     | UNITS |
|-----------------------------------------------|----------------------------------------|-----------------------|-----------------------|------|-----|-----|---------------|-----|----------------|-----|-------|
|                                               |                                        |                       |                       | MIN  | TYP | MAX | MIN           | MAX | MIN            | MAX |       |
| <b>HC TYPES</b>                               |                                        |                       |                       |      |     |     |               |     |                |     |       |
| Propagation Delay (Figure 1)<br>CP to Q       | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 2                     | -    | -   | 175 | -             | 220 | -              | 265 | ns    |
|                                               |                                        |                       | 4.5                   | -    | -   | 35  | -             | 44  | -              | 53  | ns    |
|                                               |                                        |                       | C <sub>L</sub> = 15pF | 5    | -   | 14  | -             | -   | -              | -   | ns    |
|                                               |                                        |                       | C <sub>L</sub> = 50pF | 6    | -   | -   | 30            | -   | 37             | -   | 45    |
| Output Transition Time<br>(Figure 1)          | t <sub>TLH</sub> , t <sub>THL</sub>    | C <sub>L</sub> = 50pF | 2                     | -    | -   | 75  | -             | 95  | -              | 110 | ns    |
|                                               |                                        |                       | 4.5                   | -    | -   | 15  | -             | 19  | -              | 22  | ns    |
|                                               |                                        |                       | 6                     | -    | -   | 13  | -             | 16  | -              | 19  | ns    |
| Input Capacitance                             | C <sub>IN</sub>                        | C <sub>L</sub> = 50pF | -                     | -    | -   | 10  | -             | 10  | -              | 10  | pF    |
| Maximum Clock Frequency                       | f <sub>MAX</sub>                       | C <sub>L</sub> = 15pF | 5                     | -    | 60  | -   | -             | -   | -              | -   | MHz   |
| Power Dissipation Capacitance<br>(Notes 3, 4) | C <sub>PD</sub>                        | C <sub>L</sub> = 15pF | 5                     | -    | 31  | -   | -             | -   | -              | -   | pF    |
| <b>HCT TYPES</b>                              |                                        |                       |                       |      |     |     |               |     |                |     |       |
| Propagation Delay (Figure 1)<br>CP to Q       | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 4.5                   | -    | -   | 38  | -             | 48  | -              | 57  | ns    |
|                                               |                                        |                       | C <sub>L</sub> = 15pF | 5    | -   | 16  | -             | -   | -              | -   | ns    |
| Output Transition Time<br>(Figure 1)          | t <sub>TLH</sub> , t <sub>THL</sub>    | C <sub>L</sub> = 50pF | 4.5                   | -    | -   | 15  | -             | 19  | -              | 22  | ns    |
| Input Capacitance                             | C <sub>IN</sub>                        | C <sub>L</sub> = 50pF | -                     | -    | -   | 10  | -             | 10  | -              | 10  | pF    |

**Switching Specifications** Input  $t_r, t_f = 6\text{ns}$  (Continued)

| PARAMETER                                  | SYMBOL           | TEST CONDITIONS       | V <sub>CC</sub> (V) | 25°C |     |     | -40°C TO 85°C |     | -55°C TO 125°C |     | UNITS |
|--------------------------------------------|------------------|-----------------------|---------------------|------|-----|-----|---------------|-----|----------------|-----|-------|
|                                            |                  |                       |                     | MIN  | TYP | MAX | MIN           | MAX | MIN            | MAX |       |
| Maximum Clock Frequency                    | f <sub>MAX</sub> | C <sub>L</sub> = 15pF | 5                   | -    | 50  | -   | -             | -   | -              | -   | MHz   |
| Power Dissipation Capacitance (Notes 3, 4) | C <sub>PD</sub>  | C <sub>L</sub> = 15pF | 5                   | -    | 35  | -   | -             | -   | -              | -   | pF    |

NOTES:

3. C<sub>PD</sub> is used to determine the dynamic power consumption, per flip-flop.
4. P<sub>D</sub> = V<sub>CC</sub><sup>2</sup> f<sub>i</sub> (C<sub>PD</sub> + C<sub>L</sub>) where f<sub>i</sub> = Input Frequency, C<sub>L</sub> = Output Load Capacitance, V<sub>CC</sub> = Supply Voltage.

**Test Circuits and Waveforms**



**FIGURE 1. HC SETUP TIMES, HOLD TIMES, REMOVAL TIME, AND PROPAGATION DELAY TIMES FOR EDGE TRIGGERED SEQUENTIAL LOGIC CIRCUITS**



**FIGURE 2. HCT SETUP TIMES, HOLD TIMES, REMOVAL TIME, AND PROPAGATION DELAY TIMES FOR EDGE TRIGGERED SEQUENTIAL LOGIC CIRCUITS**

**PACKAGING INFORMATION**

| Orderable part number | Status<br>(1) | Material type<br>(2) | Package   Pins  | Package qty   Carrier | RoHS<br>(3) | Lead finish/<br>Ball material<br>(4) | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking<br>(6)             |
|-----------------------|---------------|----------------------|-----------------|-----------------------|-------------|--------------------------------------|-----------------------------------|--------------|---------------------------------|
| 5962-8976901RA        | Active        | Production           | CDIP (J)   20   | 20   TUBE             | No          | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | 5962-8976901RA<br>CD54HCT377F3A |
| CD54HC377F3A          | Active        | Production           | CDIP (J)   20   | 20   TUBE             | No          | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | 5962-8780701RA<br>CD54HC377F3A  |
| CD54HC377F3A.A        | Active        | Production           | CDIP (J)   20   | 20   TUBE             | No          | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | 5962-8780701RA<br>CD54HC377F3A  |
| CD54HCT377F3A         | Active        | Production           | CDIP (J)   20   | 20   TUBE             | No          | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | 5962-8976901RA<br>CD54HCT377F3A |
| CD54HCT377F3A.A       | Active        | Production           | CDIP (J)   20   | 20   TUBE             | No          | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | 5962-8976901RA<br>CD54HCT377F3A |
| CD74HC377E            | Active        | Production           | PDIP (N)   20   | 20   TUBE             | Yes         | NIPDAU                               | N/A for Pkg Type                  | -55 to 125   | CD74HC377E                      |
| CD74HC377E.A          | Active        | Production           | PDIP (N)   20   | 20   TUBE             | Yes         | NIPDAU                               | N/A for Pkg Type                  | -55 to 125   | CD74HC377E                      |
| CD74HC377M            | Obsolete      | Production           | SOIC (DW)   20  | -                     | -           | Call TI                              | Call TI                           | -55 to 125   | HC377M                          |
| CD74HC377M96          | Active        | Production           | SOIC (DW)   20  | 2000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -55 to 125   | HC377M                          |
| CD74HC377M96.A        | Active        | Production           | SOIC (DW)   20  | 2000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -55 to 125   | HC377M                          |
| CD74HC377PW           | Obsolete      | Production           | TSSOP (PW)   20 | -                     | -           | Call TI                              | Call TI                           | -55 to 125   | HJ377                           |
| CD74HC377PWR          | Active        | Production           | TSSOP (PW)   20 | 2000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -55 to 125   | HJ377                           |
| CD74HC377PWR.A        | Active        | Production           | TSSOP (PW)   20 | 2000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -55 to 125   | HJ377                           |
| CD74HCT377E           | Active        | Production           | PDIP (N)   20   | 20   TUBE             | Yes         | NIPDAU                               | N/A for Pkg Type                  | -55 to 125   | CD74HCT377E                     |
| CD74HCT377E.A         | Active        | Production           | PDIP (N)   20   | 20   TUBE             | Yes         | NIPDAU                               | N/A for Pkg Type                  | -55 to 125   | CD74HCT377E                     |
| CD74HCT377M           | Obsolete      | Production           | SOIC (DW)   20  | -                     | -           | Call TI                              | Call TI                           | -55 to 125   | HCT377M                         |
| CD74HCT377M96         | Active        | Production           | SOIC (DW)   20  | 2000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -55 to 125   | HCT377M                         |
| CD74HCT377M96.A       | Active        | Production           | SOIC (DW)   20  | 2000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -55 to 125   | HCT377M                         |

<sup>(1)</sup> **Status:** For more details on status, see our [product life cycle](#).

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> **RoHS values:** Yes, No, RoHS Exempt. See the [TI RoHS Statement](#) for additional information and value definition.

<sup>(4)</sup> **Lead finish/Ball material:** Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> **MSL rating/Peak reflow:** The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> **Part marking:** There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**OTHER QUALIFIED VERSIONS OF CD54HC377, CD54HCT377, CD74HC377, CD74HCT377 :**

- Catalog : [CD74HC377](#), [CD74HCT377](#)
- Military : [CD54HC377](#), [CD54HCT377](#)

NOTE: Qualified Version Definitions:

- Catalog - TI's standard catalog product
- Military - QML certified for Military and Defense Applications

**TAPE AND REEL INFORMATION**


|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**


\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|---------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| CD74HC377M96  | SOIC         | DW              | 20   | 2000 | 330.0              | 24.4               | 10.8    | 13.3    | 2.7     | 12.0    | 24.0   | Q1            |
| CD74HC377PWR  | TSSOP        | PW              | 20   | 2000 | 330.0              | 16.4               | 6.95    | 7.0     | 1.4     | 8.0     | 16.0   | Q1            |
| CD74HCT377M96 | SOIC         | DW              | 20   | 2000 | 330.0              | 24.4               | 10.8    | 13.3    | 2.7     | 12.0    | 24.0   | Q1            |

**TAPE AND REEL BOX DIMENSIONS**


\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CD74HC377M96  | SOIC         | DW              | 20   | 2000 | 356.0       | 356.0      | 45.0        |
| CD74HC377PWR  | TSSOP        | PW              | 20   | 2000 | 353.0       | 353.0      | 32.0        |
| CD74HCT377M96 | SOIC         | DW              | 20   | 2000 | 356.0       | 356.0      | 45.0        |

**TUBE**


\*All dimensions are nominal

| Device        | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (μm) | B (mm) |
|---------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| CD74HC377E    | N            | PDIP         | 20   | 20  | 506    | 13.97  | 11230  | 4.32   |
| CD74HC377E.A  | N            | PDIP         | 20   | 20  | 506    | 13.97  | 11230  | 4.32   |
| CD74HCT377E   | N            | PDIP         | 20   | 20  | 506    | 13.97  | 11230  | 4.32   |
| CD74HCT377E.A | N            | PDIP         | 20   | 20  | 506    | 13.97  | 11230  | 4.32   |

## PACKAGE OUTLINE

**PW0020A**



## **TSSOP - 1.2 mm max height**

## SMALL OUTLINE PACKAGE



## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MO-153.

## EXAMPLE BOARD LAYOUT

**PW0020A**

## **TSSOP - 1.2 mm max height**

## SMALL OUTLINE PACKAGE



LAND PATTERN EXAMPLE  
EXPOSED METAL SHOWN  
SCALE: 10X



4220206/A 02/2017

#### NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

PW0020A

TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



SOLDER PASTE EXAMPLE  
BASED ON 0.125 mm THICK STENCIL  
SCALE: 10X

4220206/A 02/2017

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

J (R-GDIP-T\*\*)

14 LEADS SHOWN

CERAMIC DUAL IN-LINE PACKAGE



| PINS **<br>DIM | 14                     | 16                     | 18                     | 20                     |
|----------------|------------------------|------------------------|------------------------|------------------------|
| A              | 0.300<br>(7,62)<br>BSC | 0.300<br>(7,62)<br>BSC | 0.300<br>(7,62)<br>BSC | 0.300<br>(7,62)<br>BSC |
| B MAX          | 0.785<br>(19,94)       | .840<br>(21,34)        | 0.960<br>(24,38)       | 1.060<br>(26,92)       |
| B MIN          | —                      | —                      | —                      | —                      |
| C MAX          | 0.300<br>(7,62)        | 0.300<br>(7,62)        | 0.310<br>(7,87)        | 0.300<br>(7,62)        |
| C MIN          | 0.245<br>(6,22)        | 0.245<br>(6,22)        | 0.220<br>(5,59)        | 0.245<br>(6,22)        |



4040083/F 03/03

NOTES: A. All linear dimensions are in inches (millimeters).  
B. This drawing is subject to change without notice.  
C. This package is hermetically sealed with a ceramic lid using glass frit.  
D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.  
E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

## N (R-PDIP-T\*\*)

16 PINS SHOWN

## PLASTIC DUAL-IN-LINE PACKAGE





## PACKAGE OUTLINE

**DW0020A**

## **SOIC - 2.65 mm max height**

SOIC



## NOTES:

1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
5. Reference JEDEC registration MS-013.

# EXAMPLE BOARD LAYOUT

DW0020A

SOIC - 2.65 mm max height

SOIC



LAND PATTERN EXAMPLE  
SCALE:6X



SOLDER MASK DETAILS

4220724/A 05/2016

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

DW0020A

SOIC - 2.65 mm max height

SOIC



SOLDER PASTE EXAMPLE  
BASED ON 0.125 mm THICK STENCIL  
SCALE:6X

4220724/A 05/2016

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](#), [TI's General Quality Guidelines](#), or other applicable terms available either on [ti.com](#) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2026, Texas Instruments Incorporated

Last updated 10/2025