







<span id="page-0-0"></span>

**[LMK01801](https://www.tij.co.jp/product/jp/lmk01801?qgpn=lmk01801)**

[JAJSGV2D](https://www.tij.co.jp/jp/lit/pdf/JAJSGV2) – JANUARY 2012 – REVISED SEPTEMBER 2021

# **LMK01801** デュアル・クロック分周器バッファ

# **1** 特長

- ピン制御モードまたは MICROWIRE (SPI)
- 入力および出力周波数範囲:1kHz~3.1GHz
- クロック出力バンク A および B にそれぞれ独立した入 力
- 2 つのバンク (A および B) に計 14 の差動クロック出 力
	- 出力バンク A
		- 8 つのプログラム可能な差動出力 (LVCMOS と して最大 8 つ)
		- 1~8 の分周値、偶数および奇数
	- 出力バンク B
		- 6 つの差動出力 (または LVCMOS として最大 12)
		- 1~1045 または 1~8 の分周値、偶数および 奇数
		- アナログおよびデジタル遅延
- すべての分周器のすべての出力で 50% のデューテ ィ・サイクル
- バンク A とバンク B がそれぞれ独立して同期
- RMS 付加ジッタ:50fs (800MHz) – RMS 付加ジッタ:50fs (12 kHz~20MHz)
- 産業用温度範囲:-40℃~85℃
- 3.15V~3.45V で動作

# **2** アプリケーション

- 高性能のクロック分配および分周
- ワイヤレス・インフラ
- データコムおよびテレコムのクロック分配
- 医療用画像処理
- 試験 / 測定機器
- 軍事 / 航空宇宙

# **3** 概要

LMK01801 は、高精度クロックの分配と分周が必要なクロ ック供給システム用の超低ノイズ・ソリューションです。

LMK01801 は、極めて低い残留ノイズ、分周機能、デジタ ルおよびアナログの遅延調整機能、次に示す 14 のプロ グラム可能な差動出力を特長としています。LVPECL、 LVDS、LVCMOS (差動出力ごとに 2 つの出力)

LMK01801 には 2 つの独立した入力があり、差動 (LVDS、LVPECL) またはシングルエンド・モード (LVCMOS、RF 正弦波) で駆動できます。第 1 の入力 は、8 つの出力で構成される出力バンク A を駆動します。 第 2 の入力は、6 つの出力で構成される出力バンク B を 駆動します。

製品情報(1)



(1) 利用可能なすべてのパッケージについては、このデータシートの 末尾にある注文情報を参照してください。



機能ブロック図



英語版の TI 製品についての情報を翻訳したこの資料は、製品の概要を確認する目的で便宜的に提供しているものです。該当する正式な英語版の最新情報は、 www.ti.com で閲覧でき、その内容が常に優先されます。TI では翻訳の正確性および妥当性につきましては一切保証いたしません。実際の設計などの前には、必ず 最新版の英語版をご参照くださいますようお願いいたします。



# **Table of Contents**





# **4 Revision History**

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。









#### **[LMK01801](https://www.tij.co.jp/product/jp/lmk01801?qgpn=lmk01801)** [JAJSGV2D](https://www.tij.co.jp/jp/lit/pdf/JAJSGV2) – JANUARY 2012 – REVISED SEPTEMBER 2021







# <span id="page-3-0"></span>**5 Device Comparison**

# **5.1 Functional Configurations**



### 表 **5-1. Clock Output Configurations**

(1) Digital Delay will not work if CLKout12\_13\_DIV = 1.

(2) Fixed Digital Delay occurs when CLKoutX\_Y\_OFFSET\_PD = 0. See [セクション](#page-16-0) 9.4.5.

(3) See [セクション](#page-7-0) 7.4



#### 表 **5-2. Pin Control Mode for EN\_PIN\_CTRL = Low**(1)

(1) Floating is SPI. See [セクション](#page-16-0) 9.4.2.

# 表 5-3. Pin Control Mode for EN\_PIN\_CTRL = High<sup>(1)(2)</sup>



(1) Digital Delay will not work if CLKout12\_13\_DIV = 1.

(2) See [セクション](#page-7-0) 7.4

<span id="page-4-0"></span>

# **6 Pin Configuration and Functions**



#### 図 **6-1. 48-Pin Package**







<span id="page-5-0"></span>

#### (1) See  $\pm \text{ln} \times 12.1.1$  for recommended connections.

<span id="page-6-0"></span>

# **7 Specifications**

## **7.1 Absolute Maximum Ratings**

see (1) (2) (3) (5)



(1) Operation outside the *Absolute Maximum Ratings* may cause permanent device damage. *Absolute Maximum Ratings* do not imply functional operation of the device at these or any other conditions beyond those listed under *Recommended Operating Conditions*. If used outside the *Recommended Operating Conditions* but within the *Absolute Maximum Ratings*, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

(2) This device is a high performance RF integrated circuit with an ESD rating up to 2.5 kV Human Body Model, up to 250 V Machine Model and up to 1,250 V Charged Device Model and is ESD sensitive. Handling and assembly of this device should only be done at ESD-free workstations.

(3) Stresses in excess of the absolute maximum ratings can cause permanent or latent damage to the device. These are absolute stress ratings only. Functional operation of the device is only implied at these or any other conditions in excess of those given in the operation sections of the data sheet. Exposure to absolute maximum ratings for extended periods can adversely affect device reliability.

Never to exceed 3.6 V.

(5) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.

# **7.2 Recommended Operating Conditions**



# **7.3 Thermal Information**

48-Lead WQFN



(1) Specification assumes 9 thermal vias connect the die attach pad to the embedded copper plane on the 4-layer JEDEC board. These vias play a key role in improving the thermal performance of the WQFN. It is recommended that the maximum number of vias be used in the board layout.



# <span id="page-7-0"></span>**7.4 Electrical Characteristics**

3.15 V ≤ V $_{\rm CC}$  ≤ 3.45 V, –40°C ≤ T<sub>A</sub> ≤ 85°C. Typical values represent most likely parametric norms at V $_{\rm CC}$  = 3.3 V, T<sub>A</sub> = 25°C, at the Recommended Operating Conditions at the time of product characterization and are not ensured.





3.15 V ≤ V $_{\rm CC}$  ≤ 3.45 V, –40°C ≤ T $_{\sf A}$  ≤ 85°C. Typical values represent most likely parametric norms at V $_{\rm CC}$  = 3.3 V, T $_{\sf A}$  = 25°C, at the Recommended Operating Conditions at the time of product characterization and are not ensured.





3.15 V ≤ V $_{\rm CC}$  ≤ 3.45 V, –40°C ≤ T $_{\sf A}$  ≤ 85°C. Typical values represent most likely parametric norms at V $_{\rm CC}$  = 3.3 V, T $_{\sf A}$  = 25°C, at the Recommended Operating Conditions at the time of product characterization and are not ensured.



<span id="page-10-0"></span>

3.15 V ≤ V<sub>CC</sub> ≤ 3.45 V, –40°C ≤ T<sub>A</sub> ≤ 85°C. Typical values represent most likely parametric norms at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C, at the Recommended Operating Conditions at the time of product characterization and are not ensured.



(1) See applications section  $\pm \frac{1}{2}$  8.1 for definition of V<sub>ID</sub> and V<sub>OD</sub> voltages.

(2) For Icc for specific part configuration, see applications section [セクション](#page-45-0) 11.1 for calculating Icc.<br>(3) The minimum recommended slew rate for all input clocks is 0.5 V/ns. This is especially true for s

The minimum recommended slew rate for all input clocks is 0.5 V/ns. This is especially true for single-ended clocks. Phase noise performance will begin to degrade as the clock input slew rate is reduced. However, the device will function at slew rates down to the minimum listed. When compared to single-ended clocks, differential clocks (LVDS, LVPECL) will be less susceptible to degradation in phase noise performance at lower slew rates due to their common mode noise rejection. However, it is also recommended to use the highest possible slew rate for differential clocks to achieve optimal phase noise performance at the device outputs.

- (4) Equal loading and identical clock output configuration on each clock output is required for specification to be valid. Specification not valid for delay mode.
- (5) Ensured by characterization.
- (6) Refer to typical performance charts for output operation performance at higher frequencies than the minimum maximum output frequency.
- (7) For LCPECL, the common mode voltage is regulated (VOH=1.6V, VOL=VOH-Vsw, Vcm=(VOH+VOL)/2 ) and is more stable against with PVT (process, supply, temperature) variations than conventional LVPECL implementations..
- (8) With proper selection of external emitter resistors, LCPECL can also be used for DC-coupling with devices with low common voltage such as 0.5V or 0.8V etc.
- (9) Refer to application note *[AN-912 Common Data Transmission Parameters and their Definitions](https://www.ti.com/lit/pdf/SNLA036)* (SNLA036) for more information.

#### **7.5 Serial MICROWIRE Timing Diagram**





Register programming information on the DATAuWire pin is clocked into a shift register on each rising edge of the CLKuWire signal. On the rising edge of the LEuWire signal, the register is sent from the shift register to the register addressed. A slew rate of at least 30 V/µs is recommended for these signals. After programming is complete the CLKuWire, DATAuWire, and LEuWire signals should be returned to a low state.



# <span id="page-11-0"></span>**7.6 Typical Characteristics**

Unless otherwise specified:  $V_{dd}$ =3.3V, T<sub>A</sub>=25 °C



<span id="page-12-0"></span>![](_page_12_Picture_0.jpeg)

# **8 Parameter Measurement Information**

### **8.1 Differential Voltage Measurement Terminology**

The differential voltage of a differential signal can be described by two different definitions causing confusion when reading data sheets or communicating with other engineers. This section will address the measurement and description of a differential signal so that the reader will be able to understand and discern between the two different definitions when used.

The first definition used to describe a differential signal is the absolute value of the voltage potential between the inverting and non-inverting signal. The symbol for this first measurement is typically  $V_{ID}$  or  $V_{OD}$  depending on if an input or output voltage is being described.

The second definition used to describe a differential signal is to measure the potential of the non-inverting signal with respect to the inverting signal. The symbol for this second measurement is  $V_{SS}$  and is a calculated parameter. Nowhere in the IC does this signal exist with respect to ground, it only exists in reference to its differential pair.  $V_{SS}$  can be measured directly by oscilloscopes with floating references, otherwise this value can be calculated as twice the value of  $V_{OD}$  as described in the first section

図 8-1 illustrates the two different definitions side-by-side for inputs and 図 8-2 illustrates the two different definitions side-by-side for outputs. The V<sub>ID</sub> and V<sub>OD</sub> definitions show V<sub>A</sub> and V<sub>B</sub> DC levels that the noninverting and inverting signals toggle between with respect to ground.  $V_{SS}$  input and output definitions show that if the inverting signal is considered the voltage potential reference, the noninverting signal voltage potential is now increasing and decreasing above and below the noninverting reference. Thus the peak-to-peak voltage of the differential signal can be measured.

 $V_{\text{ID}}$  and  $V_{\text{OD}}$  are often defined in volts (V) and  $V_{\text{SS}}$  is often defined as volts peak-to-peak (V<sub>PP</sub>).

![](_page_12_Figure_9.jpeg)

![](_page_12_Figure_10.jpeg)

![](_page_12_Figure_11.jpeg)

![](_page_12_Figure_12.jpeg)

![](_page_13_Picture_1.jpeg)

# <span id="page-13-0"></span>**9 Detailed Description**

# **9.1 Overview**

The LMK01801 is a dual clock buffer which allows separate clock domains on the same IC with options to divide and delay signals.

The LMK01801 consists of two separate buffer banks, each with its own input divider, output dividers and programmable control of clock output channels.

- Bank A has two clock output groups, see the  $\overline{t}/\overline{t}$  = 5.1 for more details.
- Bank B has two clock output groups, one of which has analog and digital delay. See the [セクション](#page-3-0) 5.1 for more details.

Each bank has it own common input divider and is then divided into output groups which share an output divider.

The LMK01801 comes in a 48-pin WQFN package.

### **9.2 Functional Block Diagram**

![](_page_13_Figure_11.jpeg)

#### **9.3 Feature Description**

#### **9.3.1 High-Speed Clock Inputs (CLKin0/CLKin0\* and CLKin1/CLKin1\*)**

The LMK01801 has two clock inputs, CLKin0 and CLKin1 which can be driven differentially or single-ended. See [セクション](#page-39-0) 10.1.1.1 for more information. Each input has a 2 to 8 divider that may be enabled or bypassed.

#### **9.3.2 Clock Distribution**

The LMK01801 features a total of 14 differential outputs. CLKout0 through CLKout7 are driven from CLKin0 and CLKout8 through CLKout13 are driven from CLKin1.

<span id="page-14-0"></span>![](_page_14_Picture_0.jpeg)

#### **9.3.3 Small Divider (1 to 8)**

There are three small dividers which drive CLKout0 to CLKout3, CLKout4 to CLKout7, and CLKout8 to CLKout11. These dividers support a divide range of 1 to 8 (even and odd).

#### **9.3.4 Large Divider (1 to 1045)**

The divider for CLKout12 and CLKout13 supports a divide range of 1 to 1045 (even and odd). When divides of 26 or greater are used, the divider/delay block uses extended mode.

#### **9.3.5 CLKout Analog Delay**

Clock outputs 12 and 13 include a fine (analog) delay for phase adjustment of the clock outputs.

The fine (analog) delay allows a nominal 25 ps step size and range from 0 to 475 ps of total delay. Enabling the analog delay adds a nominal 500 ps of delay in addition to the programmed value.

When adjusting analog delay, glitches may occur on the clock outputs being adjusted.

#### **9.3.6 CLKout0 to CLKout11 Digital Delay**

CLKout0 to CLKout11 include a fixed digital delay for phase adjustment of the clock outputs.

The fixed delay allows a group of outputs to be delayed by 5 clock distribution path cycles. The 5-cycle offset takes effect on the clock outputs after a SYNC event. The delay is enabled through the CLKoutX\_Y\_OFFSET\_PD register bit.

See [セクション](#page-16-0) 9.4.5 for more information.

![](_page_15_Picture_1.jpeg)

#### <span id="page-15-0"></span>**9.3.7 CLKout12 and CLKout13 Digital Delay**

CLKout12 and CLKout13 includes a coarse (digital) delay for phase adjustment of the clock outputs.

The coarse (digital) delay allows a group of outputs to be delayed by 4.5 to 12 clock distribution path cycles in normal mode, or from 12.5 to 522 clock cycles in extended mode. The delay step can be as small as half the period of the clock distribution path by using the CLKout12\_13\_HS bit. For example, a 2-GHz clock frequency without using CLKin1 input clock divider results in 250-ps coarse tuning steps.

The coarse (digital) delay value takes effect on the clock outputs after a SYNC event.

There are 2 different ways to use the digital (coarse) delay.

- 1. Fixed Digital Delay
- 2. Relative Dynamic Digital Delay

See *[Device Functional Modes](#page-16-0)* for more information.

#### **9.3.8 Programmable Outputs**

The outputs of the LMK01801 are programmable in a combination of output types based on  $\frac{1}{100}$  [5-1.](#page-3-0) Programming the outputs is by MICROWIRE or by pin control mode based on the state of EN\_PIN\_CTRL pin.

Any LVPECL output type can be programmed to LCPECL, 1600, or 2000 mVpp amplitude levels. The 2000 mVpp LVPECL output type is a Texas Instruments proprietary configuration that produces a 2000 mVpp differential swing for compatibility with many data converters and is also known as 2VPECL.

#### **9.3.9 Clock Output Synchronization**

Using the SYNC input causes all active clock outputs to share a rising edge. See [セクション](#page-18-0) 9.4.6 for more information.

The SYNC event also causes the digital delay value to take effect.

#### **9.3.10 Default Clock Outputs**

The power on reset sets the device to operate with all outputs active in bypass mode (no divide) with LVDS output type. In this way the device can be used without programming for fan-out purposes.

<span id="page-16-0"></span>![](_page_16_Picture_0.jpeg)

#### **9.4 Device Functional Modes**

#### **9.4.1 Programmable Mode**

When the EN\_PIN\_CTRL pin is floating (default by internal pull-up/pull-down) then programming is via MICROWIRE.

See 表 [5-1](#page-3-0) for a description of available programming options for the LMK01801 in programmable mode.

#### **9.4.2 Pin Control Mode**

The LMK01801 provides for an alternate function of the MICROWIRE (uWire) pins. This pin control mode is set by the logic of the EN\_PIN\_CTRL pin to provide limited control of the outputs and dividers.

When the EN\_PIN\_CTRL pin is set high or low (not open) then the output states can be programmed by pins, eliminating the need for an external FPGA or CPU.

If EN\_PIN\_CTRL is LOW then  $\frac{1}{20}$  [5-2](#page-3-0) in [セクション](#page-3-0) 5.1 defines how the outputs and dividers are configured.

If EN\_PIN\_CTRL is HIGH then  $\frac{1}{25}$  [5-3](#page-3-0) in  $\pm \frac{1}{2}$   $\frac{1}{25}$  defines how the outputs and dividers are configured.

#### **9.4.3 Inputs / Outputs**

#### *9.4.3.1 CLKin0 and CLKin1*

There are two clock inputs CLKin0 and CLKin1. CLKin0 provides the input for output Bank A and CLKin1 provides the input for the output Bank B. Each input has it's own divider (2 to 8) that may be bypassed.

#### **9.4.4 Input and Output Dividers**

This section discusses the recommended usage of input and output dividers.

Clock inputs 0 and 1 each have an associated divider (2 to 8) that may be enabled or bypassed.

Clock groups 1, 2 and 3 have small output dividers (1 to 8). Clock group 4 (CLKout12 and CLKout13) has a large output divider (1 to 1045).

While the input and output clock dividers may be used in any combination the recommended operating frequency ranges are shown in the table below to minimize the phase noise floor:

![](_page_16_Picture_249.jpeg)

#### 表 **9-1. Input and Output Divider Input Frequency Ranges**

#### **9.4.5 Fixed Digital Delay**

This section discusses Fixed Digital Delay and associated registers.

Clock outputs 0 to 11 may be delayed after synchronization by a fixed offset of 5 clock distribution path cycles. The CLKoutX<sub>Y</sub> OFFSET PD register bit inserts the delay for each respective clock group. By default, the fixed offset is enabled for CLKout8\_11 and disabled for CLKout0\_3 and CLKout4\_7. CLKoutX\_Y\_OFFSET\_PD aligns the specified clock group with CLKout12\_13 after a SYNC event upon meeting the following conditions:

- 1. The input clock frequency of the specified clock group(s) is the same as CLKout12\_13 (CLKin1).
- 2. CLKout12 13 does not have any digital or analog delays enabled.

See [SYNC Timing](#page-19-0) for further synchronization details on CLKoutX Y\_OFFSET\_PD.

Clock outputs 12 and 13 may be delayed relative to CLKout8 to CLKout11 by up to 517.5 clock distribution path periods if divide is 1 and 518.5 clock distribution path periods if divide is greater than 1. By programming a digital delay value from 4.5 to 522 clock distribution path periods, a relative clock output delay from 0 to 517.5 periods is achieved. The CLKout12 13 DDLY register sets the digital delay as shown in the table  $\frac{1}{2}$  [9-2](#page-17-0).

![](_page_17_Picture_1.jpeg)

#### 表 **9-2. Possible Digital Delay Values**

<span id="page-17-0"></span>![](_page_17_Picture_314.jpeg)

The CLKout12\_13\_DDLY value only takes effect during a SYNC event and if the NO\_SYNC\_CLKout12\_13 bit is cleared for this clock group. See  $E/2 \rightarrow 9.4.6$  for more information.

The resolution of digital delay is related to the frequency at the input to the Clock Group 4 (CG4) clock distribution path.

Digital Delay Resolution = 1 / (2 \* Clock Frequency)

The digital delay between clock outputs can be dynamically adjusted with minimum or no disruption of the output clocks. See [セクション](#page-21-0) 9.4.6.1 for more information.

#### *9.4.5.1 Fixed Digital Delay - Example*

Given a CLKin1 clock frequency of 983.04 MHz as input to CG4, by using digital delay the outputs can be adjusted in  $1/(2 * 983.04 \text{ MHz}) = -509 \text{ ps steps}$  (Assumes CLKin1, MUX = bypass).

To achieve a quadrature (90 degree) phase shift on 122.88 MHz outputs between CLKout12 and CLKout11 from a clock frequency of 983.04 MHz program:

- Clock output divider to 8. CLKout8  $11 = 8$  and CLKout12 13 DIV = 8
- Set clock digital delay value. CLKout12\_13\_DDLY = 5, CLKout12\_13\_HS = 0.

The frequency of 122.88 MHz has a period of ~8.14 ns. To delay 90 degrees of a 122.88 MHz clock period requires a ~2.03 ns delay. Given a digital delay step of ~509 ps, this requires a digital delay value of 4 steps (2.03 ns / 509 ps = 4). Since the 4 steps are half period steps, CLKout12\_13\_DDLY is programmed 2 full periods beyond 5 for a total of 7.

 $\bar{\mathcal{R}}$  9-3 shows some of the possible phase delays in degrees achievable in the above example.

![](_page_17_Picture_315.jpeg)

# 表 **9-3. Relative Phase Shift From**

<span id="page-18-0"></span>![](_page_18_Picture_199.jpeg)

# 表 **9-3. Relative Phase Shift From CLKout12 and CLKout13 to CLKout8 to CLKout11**

 $\overline{\boxtimes}$  [9-2](#page-21-0) illustrates clock outputs programmed with different digital delay values during a SYNC event.

Refer to  $\pm\gamma\gamma\rightarrow 9.4.6.1$  for more information on dynamically adjusting digital delay.

#### **9.4.6 Clock Output Synchronization (SYNC)**

The purpose of the SYNC function is to synchronize the clock outputs with a fixed and known phase relationship between each clock output selected for SYNC. SYNC can also be used to hold the outputs in a low or 0 state. The NO\_SYNC\_CLKoutX\_Y bits can be set to disable synchronization for a clock group.

The digital delay value set by CLKout12\_13\_DDLY takes effect only upon a SYNC event. The digital delay due to CLKout12\_13\_HS takes effect immediately upon programming. See [セクション](#page-21-0) 9.4.6.1 for more information on dynamically changing digital delay.

It is necessary to ensure that the CLKin1 signal is stable before a sync event occurs when CLKout12\_13\_DIV is greater than 1.

![](_page_19_Picture_1.jpeg)

### <span id="page-19-0"></span>**Effect of SYNC**

When SYNC is asserted, the outputs to be synchronized are held in a logic low state. When SYNC is unasserted, the clock outputs to be synchronized are activated and will transition to a high state simultaneously with one another except where digital delay values have been programmed.

Refer to  $\pm\gamma\gamma\rightarrow 9.4.6.1$  for SYNC functionality when SYNC\_QUAL = 1.

#### 表 **9-4. Steady-State Clock Output Condition Given Specified Inputs**

![](_page_19_Picture_207.jpeg)

#### **Methods of Generating SYNC**

There are three methods to generate a SYNC event:

- Manual:
	- Asserting the SYNC pin according to the polarity set by SYNC\_POL\_INV.
	- Toggling the SYNC\_POL\_INV bit though MICROWIRE will cause a SYNC to be asserted.
- Automatic:
	- Programming Register R4 when SYNC\_EN\_AUTO = 1 will generate a SYNC event for Bank B.
	- Programming Register R5 when SYNC\_EN\_AUTO = 1 will generate a SYNC event for both Bank A and Bank B.

Due to the high speed of the clock distribution path (as fast as ~322 ps period) and the slow slew rate of the SYNC, the exact clock cycle at which the SYNC is asserted or unasserted by the SYNC is undefined. The timing diagrams show a sharp transition of the SYNC to clarify functionality.

#### **Avoiding clock output interruption due to SYNC**

#### **Note**

When Automatic SYNC is enabled, after a write to registers 4 of 5, there is an 170-ns delay after LE falling edge before the SYNC event is registered.

If a clock output has the NO\_SYNC\_CLKoutX\_Y bits set they will be unaffected by the SYNC event. It is possible to perform a SYNC operation with the NO\_SYNC\_CLKoutX\_Y bit cleared, set the NO\_SYNC\_CLKoutX\_Y bits so that the selected clocks will not be affected by a future SYNC. Future SYNC events will not effect these clocks but will still cause the newly synchronized clocks to be resynchronized using the currently programmed digital delay values. When this happens, the phase relationship between the first group of synchronized clocks and the second group of synchronized clocks will be undefined. Except for CLKout12 and CLKout13 when synced using qualification mode. See [セクション](#page-21-0) 9.4.6.1.

#### **SYNC Timing**

When discussing the timing of the SYNC function, one cycle refers to one period of the clock distribution path.

<span id="page-20-0"></span>![](_page_20_Picture_0.jpeg)

![](_page_20_Figure_2.jpeg)

Case 2: CLKout0\_3\_OFFSET\_PD, CLKout4\_7\_OFFSET\_PD, & CLKout8\_11\_OFFSET\_PD = 1

# 図 **9-1. Clock Output Synchronization Using the SYNC1 Pin (SYNC1 is Active High, SYNC1\_POL\_INV = 0)**

Refer to  $\boxtimes$  9-1 during this discussion on the timing of SYNC. SYNC must be asserted for greater than one clock cycle of the clock distribution path to register the SYNC event. After SYNC is asserted the SYNC event will begin on the following rising edge of the distribution path clock, at time A. After this event has been registered, the outputs will not reflect the low state for 4.5 cycles for CLKout0 to CLKout11 at time B or 5.5 cycles for CLKout12 and CLKout13 if divide  $= 1$  or 6.5 cycles for CLKout12 and CLKout13 if divide  $> 1$ , at time C. Due to the asynchronous nature of SYNC with respect to the output clocks, it is possible that a runt pulse could be created when the clock output goes low from the SYNC event. This is shown by CLKout12 and CLKout13. See [セクション](#page-23-0) [9.4.6.1.2](#page-23-0) for more information on synchronizing relative to an output clock to eliminate or minimize this runt pulse for CLKout12 or CLKout13.

After SYNC becomes unasserted the event will be registered on the following rising edge of the distribution path clock, time D. CLKout0 to CLKout11 will rise at time E, if Case 2, coincident with a rising distribution clock edge that occurs after 5 cycles for CLKout0 to CLKout11 and for CLKout12 to CLKout13, if CLKout12\_13\_DIV = 1. If CLKoutX Y OFFSET PD = 0, CLKout0 to CLKout11 will rise at time G after an additional 5 cycles. If CLKout12\_13\_DIV > 1 then the rising edge of CLKout12 and CLKout13 will occur after 6 cycles of the distribution path at time F plus as many more cycles as programmed by the digital delay for that clock output path. CLKout12 and CLKout13 will rise at time G, which is the Digital Delay value plus 5 cycles when CLKout12\_13\_DIV = 1 or 6 cycles when CLKout12\_13\_DIV > 1.

See  $\boxtimes$  [9-2](#page-21-0) for further SYNC timing detail using different digital delays.

![](_page_21_Picture_1.jpeg)

<span id="page-21-0"></span>![](_page_21_Figure_2.jpeg)

Case 3: CLKout12\_13\_DIV = 2, CLKout12\_13\_DDLY = 8, CLKout12\_13\_HS = 0

SYNC1\_QUAL = 0 (No qualification), CLKout12\_ADLY\_SEL & CLKout13\_ADLY\_SEL = 0

# 図 **9-2. Clock Output Synchronization Using the SYNC Pin (SYNC is Active Low, SYNC\_POL\_INV = 1)**

 $\boxtimes$  9-2 illustrates the timing with various digital delays programmed.

- Time A) SYNC assertion event is registered.
- Time B) SYNC unassertion registered.
- Time C) CLKout12 outputs toggle and remain low. A runt pulse can occur at this time as shown.
- Time D) After 5 cycles, in Case A, CLKout0 rises.
- Time E) After  $6 + 4.5 = 10.5$  cycles, in Case 1, CLKout12 rises.
- Time F) After  $5 + 5 = 10$  cycles, in Case B, CLKout0 rises.
- Time G) After  $6 + 7 = 13$  cycles, in Case 2, CLKout12 rises.
- Time H) After  $6 + 8 = 14$  cycles, in Case 3, CLKout12 rises.
- Note: CLKout 12 and CLKout 13 are driven by the same divider and delay circuit, therefore, their timing is always the same except when analog delay is used.

#### *9.4.6.1 Dynamically Programming Digital Delay*

To use dynamic digital delay **synchronization qualification** set SYNC1\_QUAL = 3. This causes the SYNC pulse to be qualified by a clock output so that the SYNC event occurs after a specified time from a clock output transition. This allows the relative adjustment of clock output phase in real-time with no or minimum interruption of clock outputs. Hence the term dynamic digital delay.

Note that changing the phase of a clock output requires momentarily altering in the rate of change of the clock output phase and therefore by definition results in a frequency distortion of the signal.

Without qualifying the SYNC with an output clock, the newly synchronized clocks would have a random and unknown digital delay (or phase) with respect to clock outputs not currently being synchronized. Only CLKout12 can be used as a qualifying clock.

<span id="page-22-0"></span>![](_page_22_Picture_0.jpeg)

#### **Relative Dynamic Digital Delay**

When the qualifying clock digital delay is being adjusted, because the qualifying clock and the adjusted clock are the same, then a **relative dynamic digital delay** adjust is performed. Clocks with NO\_SYNC\_CLKoutX\_Y = 1 are defined as clocks not being adjusted. These clocks operate without interruption.

#### **SYNC and Minimum Step Size**

The minimum step size adjustment for digital delay is half a clock distribution path cycle. This is achieved by using the CLKout12\_13\_HS bit. The CLKout12\_13\_HS bit change effect is immediate without the need for SYNC. To shift digital delay using CLKout12\_13\_DDLY, a SYNC signal must be generated for the change to take effect.

#### **Programming Overview**

To dynamically adjust the digital delay with respect to an existing clock output the device should be programmed as follows:

- Set SYNC1  $QUAL = 3$  for clock output qualification.
- Set NO SYNC CLKout12 13 = 0 to enable synchronization on CLKout12 and CLKout13.
- Set CLKout12\_ADLY\_SEL =  $0$ .
- Set NO\_SYNC\_CLKoutX\_Y = 1 for the output clocks, except CLKout12 and CLKout13, that will continue to operate during the SYNC event. There is no interruption of output on these clocks.
- The SYNC EN AUTO bit may be set to cause a SYNC event to begin when register R4 is programmed. The auto SYNC feature is a convenience since it does not require the application to manually assert SYNC by toggling the SYNC\_POL\_INV bit or the SYNC pin when changing digital delay.

#### **Internal Dynamic Digital Delay Timing**

Once SYNC is qualified by an output clock, 1.5 cycles later an internal one shot pulse will occur. The width of the one shot pulse is 3 cycles. This internal one shot pulse will cause the outputs to turn off and then back on with a fixed delay with respect to the falling edge of the qualification clock. This allows for dynamic adjustments of digital delay with respect to an output clock.

The qualified SYNC timing is shown in  $\boxtimes$  [9-3](#page-25-0) for relative dynamic digital delay.

#### **Dynamic Digital Delay Conditions**

To perform a dynamic digital delay adjustment, the analog delay must be bypassed by setting CLKout12\_ADLY\_SEL to 0. If the analog delay is not bypassed the output synchronization may be inaccurate due to unknown analog delay settings.

When adjusting digital delay dynamically, the falling edge of the qualifying clock must coincide with the falling edge of the clock distribution path. For this requirement to be met, program the CLKout12\_13\_HS value of the qualifying clock group according to  $\frac{1}{28}$  9-5.

![](_page_22_Picture_204.jpeg)

#### 表 **9-5. Half-Step Programming Requirement of Qualifying Clock During SYNC Event**

![](_page_23_Picture_1.jpeg)

#### <span id="page-23-0"></span>**9.4.6.1.1 Relative Dynamic Digital Delay**

Relative dynamic digital delay can be used to program a clock output to a specific phase offset from another clock output.

Pros:

- Direct phase adjustment with respect to same clock output.
- Possible glitch pulses from clock output will always be the same during digital delay adjustment transient.

Cons:

- For some clock divide values there may be a glitch pulse due to SYNC assertion.
- Adjustments of digital delay requiring the half step bit (CLKout12 13 HS) for finer digital delay adjust is complicated due to the half step requirement in  $\frac{1}{100}$   $\frac{1}{100}$  above.

#### **9.4.6.1.2 Relative Dynamic Digital Delay - Example**

To illustrate the relative dynamic digital delay adjust procedure, consider the following example.

#### **System Requirements:**

- CLKin1 Frequency = 983.04 MHz
- CLKout8 = 983.04 MHz (CLKout8 11 DIV = 1)
- CLKout12 = 491.52 MHz (CLKout12\_13\_DIV = 2)
- During initial programming:
	- $-$  CLKout12 13 DDLY = 5
	- $-$  CLKout12\_13\_HS = 0
	- NO SYNC CLKoutX  $Y = 0$

The application requires the 491.52 MHz clock to be stepped in 90 degree steps (~508.6 ps), which is the minimum step resolution allowable by the clock distribution path. That is 1 / 983.04 MHz /  $2 = -169.5$  ps. During the stepping of the 491.52 MHz clocks the 983.04 MHz clock must not be interrupted.

**Step 1:** The device is programmed from register R0 to R5 with values that result in the device operating as desired, see the system requirements above. The phase of all the output clocks are aligned because all the digital delay and half step values were the same when the SYNC was generated by programming register R5. The timing of this is as shown in  $\overline{\boxtimes}$  [9-1](#page-20-0).

**Step 2:** Now the registers will be programmed to prepare for changing digital delay (or phase) dynamically.

![](_page_23_Picture_261.jpeg)

After the above registers have been programmed, the application may now dynamically adjust the digital delay of the 491.52 MHz clocks.

**Step 3:** Adjust digital delay of CLKout12 by one step.

Refer to 表 9-6 for the programming sequence to step one half clock distribution period forward or backwards.

### 表 **9-6. Programming Sequence for One-Step Adjust**

![](_page_23_Picture_262.jpeg)

![](_page_24_Picture_0.jpeg)

#### 表 **9-6. Programming Sequence for One-Step Adjust (continued)**

![](_page_24_Picture_194.jpeg)

To fulfill the qualifying clock output half step requirement in  $\frac{1}{100}$  when dynamically adjusting digital delay, the CLKout12\_13\_HS bit must be set if CLKout12 or CLKout13 has an odd divide. So before any dynamic digital delay adjustment, CLKout12\_13\_HS must be set because the clock divide value is odd. To achieve the final required digital delay adjustment, the CLKout12\_13\_HS bit may cleared after SYNC.

If a SYNC is to be generated this can be done by toggling the SYNC pin or by toggling the SYNC\_POL\_INV bit. Because of the internal one shot pulse, no strict timing of the SYNC pin or SYNC\_POL\_INV bit is required. After the SYNC event, the clock output will be at the specified phase. See  $\boxtimes$  [9-3](#page-25-0) for a detailed view of the timing diagram. The timing diagram critical points are:

- Time A) SYNC assertion event is registered.
- Time B) First qualifying falling clock output edge.
- Time C) Second qualifying falling clock output edge.
- Time D) Internal one shot pulse begins. 5.5 cycles later CLKout12 outputs will be forced low while 8.5 cycles later CLKout8 outputs will be forced low.
- Time E) Internal one shot pulse ends. 6 cycles + digital delay cycles later CLKout12 or CLKout13 outputs rise. 10 cycles later CLKout8 to CLKout11 outputs rise.
- Time F) CLKout12 to CLKout13 outputs are forced low.
- Time G) Beginning of digital delay cycles.
- Time H) CLKout8 to CLKout11 outputs are forced low.
- Time I) CLKout8 to CLKout11 outputs rise now.
- Time  $i$ ) For CLKout12 13 DDLY = 5; the CLKout12 and CLKout13 outputs rise now.

![](_page_25_Picture_1.jpeg)

<span id="page-25-0"></span>![](_page_25_Figure_2.jpeg)

(SYNC1\_QUAL = 1, Qualify with clock output) Starting condition is after half step is removed (CLKout12\_13\_HS = 0).

図 **9-3. Relative Dynamic Digital Delay Programming Example, 2nd Adjust**

# **9.5 Programming**

LMK01801 devices are programmed using 32-bit registers. Each register consists of a 4-bit address field and 23 bit data field. The address field is formed by bits 0 through 3 (LSBs) and the data field is formed by bits 4 through 31 (MSBs). The contents of each register is clocked in MSB first (bit 31), and the LSB (bit 0) last. During programming, the LE signal should be held LOW. The serial data is clocked in on the rising edge of the CLK signal. After the LSB (bit 0) is clocked in the LE signal should be toggled LOW-to-HIGH-to-LOW to latch the contents into the register selected in the address field. It is recommended to program registers in numeric order, for example R0 to R5 and R15 to achieve proper device operation.  $\boxtimes$  [7-1](#page-10-0) illustrates the serial data timing sequence.

#### **9.5.1 Recommended Programming Sequence**

Registers are programmed in numeric order with R0 being the first and R15 being the last register programmed. The recommended programming sequence involves programming R0 with the reset bit (b4) set to 1 to ensure the device is in a default state. Then R0 is programmed again, the reset bit is be cleared to 0 during the reprogramming of R0.

#### *9.5.1.1 Overview*

- R0 (Init):
	- Program R0 with RESET = 1. This ensures that the device is configured with default settings. When RESET =1, all other R0 bits are ignored.
- R0: Powerdown Controls and CLKin Dividers
- $-$  Program R0 with RESET = 0
- R1 and R2: Clock output types
- R3: SYNC Features and Analog Delay for CLKout12 and CLKout13
- R4: Dynamic Digital Delay for CLKout12 and CLKout13
- R5: CLKout Dividers and Analog Delay Select

![](_page_26_Picture_0.jpeg)

• R15: uWireLock

![](_page_27_Picture_1.jpeg)

### <span id="page-27-0"></span>**9.6 Register Map**

 $\frac{1}{20}$  9-7 provides the register map for device programming:

![](_page_27_Picture_501.jpeg)

<span id="page-28-0"></span>![](_page_28_Picture_0.jpeg)

#### **9.6.1 Default Device Register Settings After Power On/Reset**

The Default Device Register Settings after Power On/Reset Table below illustrates the default register settings programmed in silicon for the LMK018xx after power on or asserting the reset bit. Capital X and Y represent numeric values.

![](_page_28_Picture_547.jpeg)

#### 表 **9-8. Default Device Register Settings After Power On/Reset**

Copyright © 2021 Texas Instruments Incorporated *[Submit Document Feedback](https://www.ti.com/feedbackform/techdocfeedback?litnum=JAJSGV2D&partnum=LMK01801)* 29

![](_page_29_Picture_1.jpeg)

![](_page_29_Picture_366.jpeg)

### 表 **9-8. Default Device Register Settings After Power On/Reset (continued)**

#### **9.6.2 Register R0**

The R0 register controls reset, global power down, the power down functions for the channel dividers and their corresponding outputs, CLKinX divider value and CLKinX divide select. The X, Y in CLKoutX Y PD denote the actually clock output which may be from 0 to 13 where X is the first CLKout and Y is the last CLKout.

#### *9.6.2.1 RESET*

Setting this bit will cause the silicon default values to be set upon loading of R0 by a high LEuWire pin. When programming register R0 with the RESET bit set, all other programmed values are ignored.

The RESET bit is automatically cleared upon writing any other register. For instance, when R0 is written to again with default values.

If the user reprograms the R0, after the initial programming then set RESET =  $0$ .

![](_page_29_Picture_367.jpeg)

表 **9-9. RESET**

### *9.6.2.2 POWERDOWN*

Setting this bit causes the device to enter powerdown mode. Normal operation is resumed by clearing this bit with MICROWIRE. All other MICROWIRE settings are preserved during POWERDOWN.

![](_page_29_Picture_368.jpeg)

## 表 **9-10. POWERDOWN**

<span id="page-30-0"></span>![](_page_30_Picture_0.jpeg)

# *9.6.2.3 CLKoutX\_Y\_PD*

This bit powers down the clock outputs as specified by CLKoutX to CLKoutY. This includes the divider and output buffers.

![](_page_30_Picture_225.jpeg)

#### 表 **9-11. CLKoutX\_Y\_PD Programming Addresses**

#### 表 **9-12. CLKoutX\_Y\_PD**

![](_page_30_Picture_226.jpeg)

#### **9.6.2.3.1 CLKinX\_BUF\_TYPE**

There are two input buffer types for CLKin0 and CLKin1: bipolar or CMOS. Bipolar is recommended for differential inputs such as LVDS and LVPECL. CMOS is recommended for DC coupled single ended inputs.

When using bipolar, CLKinX and CLKinX<sup>\*</sup> input pins must be AC coupled when using differential or single ended input.

When using CMOS, CLKinX and CLKinX<sup>\*</sup> input pins may be AC or DC coupled with a differential input.

When using CMOS in a single ended mode, the used clock input pin (CLKinX or CLKinX\*) may be AC or DC coupled to the signal source. The unused CLKin shouLd be AC coupled to ground.

The programming address table shows at what register the specified CLKinX\_BUF\_TYPE is located.

The CLKinX\_BUF\_TYPE table shows the programming definition for these registers.

#### 表 **9-13. CLKinX\_BUF\_TYPE Programming Addresses**

![](_page_30_Picture_227.jpeg)

#### 表 **9-14. CLKinX\_BUF\_TYPE**

![](_page_30_Picture_228.jpeg)

#### **9.6.2.3.2 CLKinX\_DIV**

These set the CLKin divide value, from 2-8.

#### 表 **9-15. CLKinX\_DIV Programming Address**

![](_page_30_Picture_229.jpeg)

#### 表 **9-16. CLKinX\_DIV**

![](_page_30_Picture_230.jpeg)

Copyright © 2021 Texas Instruments Incorporated *[Submit Document Feedback](https://www.ti.com/feedbackform/techdocfeedback?litnum=JAJSGV2D&partnum=LMK01801)* 31

#### 表 **9-16. CLKinX\_DIV (continued)**

![](_page_31_Picture_155.jpeg)

#### **9.6.2.3.3 CLKinX\_MUX**

These bits select whether or not the CLKin divider is bypassed or enabled.

#### 表 **9-17. CLKinX\_MUX Programming Address**

![](_page_31_Picture_156.jpeg)

#### 表 **9-18. CLKinX\_MUX**

![](_page_31_Picture_157.jpeg)

#### **9.6.3 Register R1 and R2**

Registers R1 and R2 set the clock output types.

#### *9.6.3.1 CLKoutX\_TYPE*

The clock output types of the LMK01801 are individually programmable. The CLKoutX\_TYPE registers set the output type of an individual clock output to LVDS, LVPECL, LVCMOS, or powers down the output buffer. Note that LVPECL supports three different amplitude levels and LVCMOS supports single LVCMOS outputs, inverted, and normal polarity of each output pin for maximum flexibility.

The programming addresses table shows at what register and address the specified clock output CLKoutX\_TYPE register is located.

The CLKoutX\_TYPE table shows the programming definition for these registers.

![](_page_32_Picture_0.jpeg)

# 表 **9-19. CLKoutX\_TYPE Programming Addresses**

![](_page_32_Picture_198.jpeg)

## 表 **9-20. CLKoutX\_TYPE, 4 Bits**

![](_page_32_Picture_199.jpeg)

![](_page_33_Picture_1.jpeg)

### **9.6.4 Register R3**

Register R3 sets the analog delay, digital delay half-shift and SYNC controls.

### *9.6.4.1 CLKout12\_13\_ADLY*

This registers controls the analog delay of the clock outputs 12 and 13. Adding analog delay to the output will increase the noise floor of the output. For this analog delay to be active for a clock output, it must be selected with ADLY12 SEL or ADLY13 SEL. If neither clock output selects the analog delay, then the analog delay block is powered down.

In addition to the programmed delay, a fixed 500 ps of delay will be added by engaging the delay block.

The CLKout12\_13\_ADLY table shows the programming definition for these registers.

![](_page_33_Picture_228.jpeg)

#### 表 **9-21. CLKout12\_13\_ADLY, 6 Bits**

#### *9.6.4.2 CLKout12\_13\_HS, Digital Delay Half Shift*

This bit subtracts a half clock cycle of the clock distribution path period to the digital delay of CLKout12 and CLKout13. CLKout12\_13\_HS is used together with CLKout12\_13\_DDLY to set the digital delay value.

The state of this bit does not affect the power mode of the clock output group.

When changing CLKout12\_13\_HS, the digital delay immediately takes effect without a SYNC event.

#### 表 **9-22. CLKout12\_13\_HS**

![](_page_33_Picture_229.jpeg)

![](_page_34_Picture_0.jpeg)

#### 表 **9-22. CLKout12\_13\_HS (continued)**

![](_page_34_Picture_224.jpeg)

#### *9.6.4.3 SYNC1\_QUAL*

When SYNC1 QUAL is set clock outputs on Bank B will be synchronized.

CLKout12 will be used as the SYNC qualification clock.

Only CLKout12 and CLKout13 support dynamic digital delay. However, this permits the relative phase relationship between CLKout12 and CLKout13 to be dynamically adjusted with respect to all other clock outputs. When NO SYNC CLKoutX  $Y = 1$ , the corresponding clock outputs will not be interrupted during the SYNC event.

Qualifying the SYNC means that the pulse which turns the clock outputs off and on will have a fixed time relationship with the phase of the other clock outputs.

See [セクション](#page-15-0) 9.3.9 for more information.

![](_page_34_Picture_225.jpeg)

### 表 **9-23. SYNC1\_QUAL**

#### *9.6.4.4 SYNCX\_POL\_INV*

Sets the polarity of a SYNCX input pin. When SYNC is asserted the clock outputs will transition to a low state.

A pull-up on the SYNCX pin results in normal operation when the SYNCX\_POL\_INV = 1 and the SYNCX input is a no connect.

See [セクション](#page-18-0) 9.4.6 for more information on SYNC. A SYNC event can be generated by toggling this bit through the MICROWIRE interface.

![](_page_34_Picture_226.jpeg)

#### 表 **9-24. SYNCX\_POL\_INV**

### *9.6.4.5 NO\_SYNC\_CLKoutX\_Y*

The NO\_SYNC\_CLKoutX\_Y bits prevent individual clock groups from becoming synchronized during a SYNC event. A reason to prevent individual clock groups from becoming synchronized is that during synchronization, the clock output is in a fixed low state or can have a glitch pulse.

By disabling SYNC on a clock group, it will continue to operate normally during a SYNC event.

Digital delay requires a SYNC operation to take effect. If NO\_SYNC\_CLKout12\_13 is set before a SYNC event, the digital delay value will be unused.

Setting the NO\_SYNC\_CLKoutX\_Y bit has no effect on clocks already synchronized together.

![](_page_34_Picture_227.jpeg)

#### 表 **9-25. NO\_SYNC\_CLKoutX\_Y Programming Addresses**

Copyright © 2021 Texas Instruments Incorporated *[Submit Document Feedback](https://www.ti.com/feedbackform/techdocfeedback?litnum=JAJSGV2D&partnum=LMK01801)* 35

![](_page_35_Picture_1.jpeg)

#### 表 9-25. NO SYNC CLKoutX Y Programming Addresses (continued)

<span id="page-35-0"></span>![](_page_35_Picture_212.jpeg)

#### 表 **9-26. NO\_SYNC\_CLKoutX\_Y**

![](_page_35_Picture_213.jpeg)

#### *9.6.4.6 CLKoutX\_Y\_OFFSET\_PD*

CLKoutX\_Y\_OFFSET\_PD sets a fixed digital delay of 5 clock distribution path cycles for clock groups 0 to 11.

Setting the bit powers down the offset for the respective clock group, starting the outputs 5 cycles earlier. Clearing the bit enables the offset, inserting the 5-cycle delay. For example, CLKout4\_7\_OFFSET\_PD = 0 adds a 5-cycle delay to outputs 4 to 7 after synchronization.

CLKoutX\_Y\_OFFSET\_PD takes effect upon a SYNC event.

#### 表 **9-27. CLKoutX\_Y\_OFFSET\_PD Programming Addresses**

![](_page_35_Picture_214.jpeg)

### 表 **9-28. CLKoutX\_Y\_OFFSET\_PD**

![](_page_35_Picture_215.jpeg)

#### *9.6.4.7 SYNCX\_FAST*

SYNC1\_FAST must be set to 1 when using SYNC1\_QUAL

#### *9.6.4.8 SYNCX\_AUTO*

When set, causes a SYNC event to occur when programming R4 to adjust digital delay values (this will cause a SYNC event for Bank B only) or R5 when adjusting divide values (this will cause a SYNC event for both Bank A and B).

The SYNC event will coincide with the LE uWire pin falling edge.

#### 表 **9-29. SYNCX\_AUTO**

![](_page_35_Picture_216.jpeg)

#### **9.6.5 Register R4**

#### *9.6.5.1 CLKout12\_13\_DDLY, Clock Channel Digital Delay*

CLKout12\_13\_DDLY and CLKout12\_13\_HS sets the digital delay used for CLKout12 and CLKout13. CLKout12\_13\_DDLY only takes effect during a SYNC event and if the NO\_SYNC\_CLKout12\_13 bit is cleared for this clock group.

Programming CLKout12\_13\_DDLY can require special attention. See section [セクション](#page-21-0) 9.4.6.1 for more details.

![](_page_36_Picture_1.jpeg)

Using a CLKout12\_13\_DDLY value of 13 or greater will cause the clock outputs to operate in extended mode regardless of the clock group's divide value or the half step value.

One clock cycle is equal to the period of the clock distribution path. The period of the clock distribution path is equal to clock divider value divided by the CLKin1 frequency.

 $t_{clock$  distribution path = CLKout divide value /  $f_{CLKin}$ 

![](_page_37_Picture_1.jpeg)

<span id="page-37-0"></span>![](_page_37_Picture_288.jpeg)

### **9.6.6 Register R5**

Register 5 sets the clock output dividers and analog delay.

#### *9.6.6.1 CLKout12\_ADLY\_SEL[13], CLKout13\_ADLY\_SEL[14], Select Analog Delay*

These bits individually select the analog delay block for use with CLKout12 or CLKout13. It is not required for both outputs of a clock output group to use analog delay, but if both outputs do select the analog delay block, then the analog delay will be the same for each output. When neither clock output uses analog delay, the analog delay block is powered down.

#### 表 **9-31. CLKout12\_ADLY\_SEL[13], CLKout13\_ADLY\_SEL[14]**

![](_page_37_Picture_289.jpeg)

#### *9.6.6.2 CLKoutX\_Y\_DIV Clock Output Divide*

CLKoutX Y DIV sets the divide value for the clock outputs X through Y. The divide may be even or odd. Both even and odd divides output a 50% duty cycle clock.

Programming CLKoutX\_Y\_DIV is as follows:

#### 表 **9-32. CLKoutX\_Y\_DIV Programming Addresses**

![](_page_37_Picture_290.jpeg)

#### 表 **9-33. CLKoutX\_Y\_Div, 3 Bits**

![](_page_37_Picture_291.jpeg)

![](_page_38_Picture_227.jpeg)

#### 表 **9-34. CLKout12\_13\_DIV, 11 Bits**

![](_page_38_Picture_228.jpeg)

(1) After programming CLKout12\_13\_DIV a SYNC event must occur on the channels using this divide value (CLKout12 and CLKout13), A SYNC event may be generated by changing the SYNC1\_POL\_INV bit or through the SYNC1 pin. Ensure that CLKin1 is stable before this SYNC event occurs.

Using a divide value of 26 or greater will cause the clock group to operate in extended mode regardless of the clock group's digital delay value.

### **9.6.7 Register 15**

#### *9.6.7.1 uWireLock*

Setting uWireLock will prevent any changes to uWire registers R0 to R5. Only by clearing uWireLock bit in R15 can the MICROWIRE registers be unlocked and written to once more.

![](_page_38_Picture_229.jpeg)

![](_page_39_Picture_1.jpeg)

# <span id="page-39-0"></span>**10 Application and Implementation**

#### **Note**

以下のアプリケーション情報は、TI の製品仕様に含まれるものではなく、TI ではその正確性または完全性を 保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことに なります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。

## **10.1 Typical Application**

#### **10.1.1 Detailed Design Procedure**

#### *10.1.1.1 Driving CLKin Inputs*

#### **10.1.1.1.1 Driving CLKin Pins With a Differential Source**

Both CLKin ports can be driven by differential signals. It is recommended that the input mode be set to bipolar (CLKinX\_BUF\_TYPE = 0) when using differential reference clocks. The LMK01801 family internally biases the input pins so the differential interface should be AC coupled. The recommended circuits for driving the CLKin pins with either LVDS or LVPECL are shown in  $\overline{\boxtimes}$  10-1 and  $\overline{\boxtimes}$  10-2.

![](_page_39_Figure_10.jpeg)

### 図 **10-1. CLKinX/X\* Termination for an LVDS Reference Clock Source**

![](_page_39_Figure_12.jpeg)

図 **10-2. CLKinX/X\* Termination for an LVPECL Reference Clock Source**

Finally, a reference clock source that produces a differential sine wave output can drive the CLKin pins using the circuit shown in  $\boxtimes$  10-3. Note: the signal level must conform to the requirements for the CLKin pins listed in the [セクション](#page-7-0) 7.4.

![](_page_39_Figure_15.jpeg)

![](_page_39_Figure_16.jpeg)

<span id="page-40-0"></span>![](_page_40_Picture_0.jpeg)

#### **10.1.1.1.2 Driving CLKin Pins With a Single-Ended Source**

The CLKin pins of the LMK01801 family can be driven using a single-ended reference clock source, for example, either a sine wave source or an LVCMOS/LVTTL source. Either AC coupling or DC coupling may be used. In the case of the sine wave source that is expecting a 50  $\Omega$  load, it is recommended that AC coupling be used as shown in  $\overline{2}$  10-4 the circuit below with a 50  $\Omega$  termination.

#### **Note**

The signal level must conform to the requirements for the CLKin pins listed in the  $\pm \gamma \gamma \rightarrow 7.4$ . CLKinX\_BUF\_TYPE is recommended to be set to bipolar mode (CLKinX\_BUF\_TYPE = 0).

![](_page_40_Figure_6.jpeg)

図 **10-4. DC-Coupled LVCMOS/LVTTL Reference Clock**

If the CLKin pins are being driven with a single-ended LVCMOS/ LVTTL source, either DC coupling or AC coupling may be used. If DC coupling is used, see  $\boxtimes$  10-5, the CLKinX\_BUF\_TYPE should be set to MOS buffer mode (CLKinX BUF TYPE = 1) and the voltage swing of the source must meet the specifications for DC coupled, MOS-mode clock inputs given in the table of Electrical Characteristics. If AC coupling is used, the CLKinX\_BUF\_TYPE should be set to the bipolar buffer mode (CLKinX\_BUF\_TYPE = 0). The voltage swing at the input pins must meet the specifications for AC coupled, bipolar mode clock inputs given in the table of Electrical Characteristics. In this case, some attenuation of the clock input level may be required. A simple resistive divider circuit before the AC coupling capacitor is sufficient.

![](_page_40_Figure_9.jpeg)

図 **10-5. DC-Coupled LVCMOS/LVTTL Reference Clock**

![](_page_41_Picture_1.jpeg)

## *10.1.1.2 Termination and Use of Clock Output (Drivers)*

When terminating clock drivers keep in mind these guidelines for optimum phase noise and jitter performance:

- Transmission line theory should be followed for good impedance matching to prevent reflections.
- Clock drivers should be presented with the proper loads. For example:
	- LVDS drivers are current drivers and require a closed current loop.
	- LVPECL drivers are open emitters and require a DC path to ground.
- Receivers should be presented with a signal biased to their specified DC bias level (common mode voltage) for proper operation. Some receivers have self-biasing inputs that automatically bias to the proper voltage level. In this case, the signal should normally be AC coupled.

It is possible to drive a non-LVPECL or non-LVDS receiver with an LVDS or LVPECL driver as long as the above guidelines are followed. Check the datasheet of the receiver or input being driven to determine the best termination and coupling method to be sure that the receiver is biased at its optimum DC voltage (common mode voltage).

For example, when driving the OSCin/OSCin\* input of the LMK04800 family, OSCin/OSCin\* should be AC coupled because OSCin/ OSCin\* biases the signal to the proper DC level. This is only slightly different from the AC coupled cases described in  $\pm \sqrt{y} \rightarrow 10.1.1.1.2$  $\pm \sqrt{y} \rightarrow 10.1.1.1.2$  because the DC blocking capacitors are placed between the termination and the OSCin/OSCin\* pins, but the concept remains the same. The receiver (OSCin/OSCin\*) sets the input to the optimum DC bias voltage (common mode voltage), not the driver.

#### **10.1.1.2.1 Termination for DC-Coupled Differential Operation**

For DC coupled operation of an LVDS driver, terminate with 100  $\Omega$  as close as possible to the LVDS receiver as shown in  $\boxtimes$  10-6.

![](_page_41_Figure_13.jpeg)

図 **10-6. Differential LVDS Operation, DC Coupling, No Biasing of the Receiver**

For DC coupled operation of an LVPECL driver, terminate with 50  $\Omega$  to VCC - 2 V as shown in  $\boxtimes$  10-7. Alternatively terminate with a Thevenin equivalent circuit (120 Ω resistor connected to VCC and an 82 Ω resistor connected to ground with the driver connected to the junction of the 120 Ω and 82 Ω resistors) as shown in  $\overline{N}$ [10-8](#page-42-0) for  $VCC = 3.3$  V.

![](_page_41_Figure_16.jpeg)

図 **10-7. Differential LVPECL Operation, DC Coupling**

<span id="page-42-0"></span>![](_page_42_Picture_0.jpeg)

![](_page_42_Figure_2.jpeg)

![](_page_42_Figure_3.jpeg)

#### **10.1.1.2.2 Termination for AC-Coupled Differential Operation**

AC coupling allows for shifting the DC bias level (common-mode voltage) when driving different receiver standards. AC coupling prevents the driver from providing a DC bias voltage at the receiver, therefore it is important to ensure the receiver is biased to its ideal DC level.

When driving non-biased LVDS receivers with an LVDS driver, the signal may be AC coupled by adding DC blocking capacitors, however the proper DC bias point needs to be established at the receiver. One way to do this is with the termination circuitry in  $\boxtimes$  10-9.

![](_page_42_Figure_7.jpeg)

図 **10-9. Differential LVDS Operation, AC Coupling, External Biasing at the Receiver**

Some LVDS receivers may have internal biasing on the inputs. In this case, the circuit shown in is modified by replacing the 50-Ω terminations to Vbias with a single 100-Ω resistor across the input pins of the receiver, as shown in  $\boxtimes$  10-10. When using AC coupling with LVDS outputs, there may be a start-up delay observed in the clock output due to capacitor charging. The previous figures employ a 0.1-μF capacitor. This value may need to be adjusted to meet the start-up requirements for a particular application.

![](_page_42_Figure_10.jpeg)

図 **10-10. LVDS Termination for a Self-Biased Receiver**

LVPECL drivers require a DC path to ground. When AC coupling an LVPECL signal use 120-Ω to 240-Ω emitter resistors close to the LVPECL driver to provide a DC path to ground as shown in  $\boxtimes$  [10-11.](#page-43-0) For proper receiver operation, the signal should be biased to the DC bias level (common-mode voltage) specified by the receiver. The typical DC bias voltage for LVPECL receivers is 2 V.

A typical application is shown in  $\boxtimes$  [10-11,](#page-43-0) where R<sub>em</sub> = 120 Ω to 240 Ω. Refer to the receiver input recommendations to determine if the proper value of  $C_A$ 's, if needed.

![](_page_43_Picture_1.jpeg)

<span id="page-43-0"></span>![](_page_43_Figure_2.jpeg)

図 **10-11. Differential LVPECL Operation, AC Coupling, External Biasing at the Receiver, Rem = 120 Ω to 240 Ω**

#### **10.1.1.2.3 Termination for Single-Ended Operation**

A balun can be used with either LVDS or LVPECL drivers to convert the balanced, differential signal into an unbalanced, single-ended signal.

It is possible to use an LVPECL driver as one or two separate 800 mVpp signals. When using only one LVPECL driver of a CLKoutX/CLKoutX\* pair, be sure to properly terminated the unused driver. When DC coupling one of the LMK04800 family clock LVPECL drivers, the termination should be 50 Ω to VCC - 2 V as shown in  $\boxtimes$  10-12. The Thevenin equivalent circuit is also a valid termination as shown in  $\boxtimes$  10-13 for Vcc = 3.3 V.

![](_page_43_Figure_7.jpeg)

図 **10-12. Single-Ended LVPECL Operation, DC Coupling**

![](_page_43_Figure_9.jpeg)

#### 図 **10-13. Single-Ended LVPECL Operation, DC Coupling, Thevenin Equivalent**

When AC coupling an LVPECL driver use a 120  $\Omega$  to 240  $\Omega$  emitter resistor to provide a DC path to ground and ensure a 50  $\Omega$  termination with the proper DC bias level for the receiver. The typical DC bias voltage for LVPECL receivers is 2 V (See セクション [10.1.1.2.2](#page-42-0)). If the companion driver is not used it should be terminated with either a proper AC or DC termination. This latter example of AC coupling a single-ended LVPECL signal can be used to measure single-ended LVPECL performance using a spectrum analyzer or phase noise analyzer. When using most RF test equipment no DC bias point (0 VDC) is required for safe and proper operation. The internal 50  $\Omega$ termination of the test equipment correctly terminates the LVPECL driver being measured as shown in  $\boxtimes$  [10-14](#page-44-0).

<span id="page-44-0"></span>![](_page_44_Figure_2.jpeg)

図 **10-14. Single-Ended LVPECL Operation, AC Coupling Rem=120 Ω to 240 Ω**

![](_page_45_Picture_1.jpeg)

# <span id="page-45-0"></span>**11 Power Supply Recommendations**

# **11.1 Current Consumption**

#### **Note**

Assuming  $\theta_{JA} = 25.8^{\circ}$ C/W, the total power dissipated on chip must be less than (125°C - 85°C) / 25.8°C/W = 1.5 W to ensure a junction temperature less than 145°C.

Worst case power dissipation can be estimated by multiplying typical power dissipation with a factor of 1.20.

From  $\frac{1}{\sqrt{2}}$  [11-1](#page-46-0) the current consumption can be calculated for any configuration.

For example, the current for the entire device with 1 LVDS (CLKout0) and 1 LVPECL 1600 mVpp /w 240  $\Omega$ emitter resistors (CLKout1) output active with a clock output divide = 1, and no other features enabled can be calculated by adding the following blocks:

- **Core Current**
- Clock Buffer
- One LVDS Output Buffer Current
- Bank A
- Output Divider Buffer Current
- LVPECL 1600 mVpp buffer /w 240  $Ω$  emitter resistors

Since there will be one LVPECL output drawing emitter current, this means some of the power from the current draw of the device is dissipated in the external emitter resistors which doesn't add to the power dissipation budget for the device but is important for LDO  $I_{CC}$  calculations.

For total current consumption of the device add up the significant functional blocks. In this example 92 mA =

- 1 mA (core current)
- 22 mA (Bank A current)
- 15 mA (Output Buffer current)
- 21 mA (Output Divider current)
- 9 mA (LVDS output current)
- 24 mA (LVPECL 1600 mVpp buffer /w 240  $Ω$  emitter resistors)

Once the total current consumption has been calculated, power dissipated by the device can be calculated. The power dissipation of the device is equal to the total current entering the device multiplied by the voltage at the device minus the power dissipated in any emitter resistors connected to any of the LVPECL outputs. If no emitter resistors are connected to the LVPECL outputs, this power will be 0 watts. Continuing the output with 240  $\Omega$ emitter resistors. Total IC power =  $275.1$  mW =  $3.3$  V  $*$  95 mA -28.5 mW.

<span id="page-46-0"></span>![](_page_46_Picture_0.jpeg)

#### 表 **11-1. Typical Current Consumption for Selected Functional Blocks**  $(T_A = 25^{\circ}C, V_{CC} = 3.3 V)$

![](_page_46_Picture_506.jpeg)

(1) Power is dissipated externally in LVPECL emitter resistors. The externally dissipated power is calculated as twice the DC voltage level of one LVPECL clock output pin squared over the emitter resistance. That is to say power dissipated in emitter resistors = 2 \* V<sub>em</sub><br><sup>2</sup>/R<sub>em</sub>

![](_page_47_Picture_1.jpeg)

# <span id="page-47-0"></span>**12 Layout**

### **12.1 Layout Guidelines**

#### **12.1.1 Pin Connection Recommendations**

#### *12.1.1.1 Vcc Pins and Decoupling*

All Vcc pins must always be connected.

Integrated capacitance on the IC makes high frequency decoupling capacitors unnecessary. Ferrite beads should be used on CLKout Vcc pins to minimize crosstalk through power supply. When several clocks share the same frequency, a single ferrite bead can be shared with the common frequency CLKout  $V_{CC}$ 's for power supply isolation.

#### *12.1.1.2 Unused clock outputs*

Leave unused clock outputs floating and powered down.

#### *12.1.1.3 Unused clock inputs*

Unused clock inputs can be left floating.

#### *12.1.1.4 Unused GPIO (CLKoutTYPE\_X)*

Unused GPIO pins can be left floating. Alternatively, unused GPIO pins can individually be pulled to GND.

#### *12.1.1.5 Bias*

Proper bypassing of the Bias pin with a 1-µF capacitor connected to Vcc4\_Bias (Pin 25) is important for low noise performance.

#### *12.1.1.6 In MICROWIRE Mode*

SYNC0 and SYNC1 have an internal pullup and may be left as a no-connect if external SYNC is not required. MIRCROWIRE SYNC may still be used in this condition.

#### **12.2 Thermal Management**

Power consumption of the LMK01801 can be high enough to require attention to thermal management. For reliability and performance reasons the die temperature should be limited to a maximum of 125°C. That is, as an estimate, T<sub>A</sub> (ambient temperature) plus device power consumption times  $\theta_{JA}$  should not exceed 125°C.

The package of the device has an exposed pad that provides the primary heat removal path as well as excellent electrical grounding to a printed circuit board. To maximize the removal of heat from the package a thermal land pattern including multiple vias to a ground plane must be incorporated on the PCB within the footprint of the package. The exposed pad must be soldered down to ensure adequate heat conduction out of the package.

A recommended footprint including recommended solder mask and solder paste layers can be found at: [http://](http://www.ti.com/packaging) [www.ti.com/packaging](http://www.ti.com/packaging) for the RHS0048A package.

<span id="page-48-0"></span>![](_page_48_Picture_0.jpeg)

# **13 Device and Documentation Support**

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

#### **13.1 Documentation Support**

To receive notification of documentation updates, navigate to the device product folder on [ti.com](http://www.ti.com). In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

The current documentation that describes the DSP, related peripherals, and other technical collateral is listed below.

#### **Application Reports**

*[AN-912 Common Data Transmission Parameters and their Definitions](https://www.ti.com/lit/pdf/SNLA036)* (SNLA036)

#### **User's Guides**

*[LMK01801 User's Guide](https://www.ti.com/lit/pdf/SNAU118)* (SNAU118)

#### **Selection and Solution Guides**

*[Clock and Timing Solutions](https://www.ti.com/lit/pdf/SLYB210)* (SLYB210)

#### **13.2 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on [ti.com.](https://www.ti.com) Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### **13.3** サポート・リソース

TI E2E™ サポート [・フォーラム](https://e2e.ti.com)は、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接 得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得るこ とができます。

リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するも のではなく、必ずしも TI の見解を反映したものではありません。TI の[使用条件を](https://www.ti.com/corp/docs/legal/termsofuse.shtml)参照してください。

#### **13.4 Trademarks**

TI E2E™ is a trademark of Texas Instruments.

すべての商標は、それぞれの所有者に帰属します。

#### **13.5 Electrostatic Discharge Caution**

![](_page_48_Picture_22.jpeg)

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### **13.6 Glossary**

[TI Glossary](https://www.ti.com/lit/pdf/SLYZ022) This glossary lists and explains terms, acronyms, and definitions.

#### **14 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

#### Copyright © 2021 Texas Instruments Incorporated *[Submit Document Feedback](https://www.ti.com/feedbackform/techdocfeedback?litnum=JAJSGV2D&partnum=LMK01801)* 49

![](_page_49_Picture_0.jpeg)

# **PACKAGING INFORMATION**

![](_page_49_Picture_246.jpeg)

**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

![](_page_50_Picture_0.jpeg)

# **PACKAGE OPTION ADDENDUM**

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

![](_page_51_Picture_1.jpeg)

**TEXAS** 

### **TAPE AND REEL INFORMATION**

**ISTRUMENTS** 

![](_page_51_Figure_4.jpeg)

![](_page_51_Figure_5.jpeg)

#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**

![](_page_51_Figure_7.jpeg)

![](_page_51_Picture_285.jpeg)

![](_page_52_Picture_0.jpeg)

www.ti.com 9-Aug-2022

# **PACKAGE MATERIALS INFORMATION**

![](_page_52_Figure_4.jpeg)

\*All dimensions are nominal

![](_page_52_Picture_105.jpeg)

![](_page_53_Picture_1.jpeg)

# **PACKAGE OUTLINE**

# **RHS0048A WQFN - 0.8 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD

![](_page_53_Figure_5.jpeg)

NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.

![](_page_53_Picture_10.jpeg)

# **EXAMPLE BOARD LAYOUT**

# **RHS0048A WQFN - 0.8 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD

![](_page_54_Figure_4.jpeg)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.

![](_page_54_Picture_7.jpeg)

# **EXAMPLE STENCIL DESIGN**

# **RHS0048A WQFN - 0.8 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD

![](_page_55_Figure_4.jpeg)

NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

![](_page_55_Picture_7.jpeg)

#### 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや 設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供してお り、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的に かかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプ リケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載す ることは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを 自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TI の製品は、TI [の販売条件、](https://www.ti.com/ja-jp/legal/terms-conditions/terms-of-sale.html)または [ti.com](https://www.ti.com) やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供され ています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありま せん。

お客様がいかなる追加条項または代替条項を提案した場合でも、TI はそれらに異議を唱え、拒否します。

郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated