







OPA210, OPA2210 JAJSG49H - SEPTEMBER 2018 - REVISED AUGUST 2021

# OPAx210 2.2nV/√Hz、高精度、低消費電力 36V オペアンプ

## 1 特長

- 高精度のスーパーベータ入力性能:
  - 低オフセット電圧:5µV (標準値)
  - 非常に低いドリフト: 0.1µV/℃ (標準値)
  - 低入力バイアス電流:0.3nA (標準値)
- 超低ノイズ:
  - 0.1Hz~10Hz のノイズ:90μV<sub>PP</sub>
  - 低い電圧ノイズ:1kHz 時に 2.2nV/√Hz
- 高い CMRR: 132 dB (最小値)
- ゲイン帯域幅積:18MHz
- スルーレート: 6.4 V/µs
- 低い静止電流: 2.5mA/ チャネル (最大値)
- 短絡電流:±65mA
- 広い電源電圧範囲:±2.25V~±18V
- 位相反転なし
- レール・ツー・レール出力
- 業界標準パッケージ

## 2 アプリケーション

- 超音波スキャナ
- マルチパラメータ・メディカル・モニタ
- 商用ネットワークとサーバーの PSU (電源)
- 半導体テスト
- スペクトル・アナライザ
- 実験室およびフィールド計測
- データ・アクイジション (DAQ)
- 業務用マイク/ワイヤレス・システム



OPAx210 0.1Hz~10Hz のノイズ

## 3 概要

OPA210 および OPA2210 (OPAx210) は次世代の OPAx209 オペアンプです。OPAx210 高精度オペアンプ は、TIの高精度スーパーベータ相補型バイポーラ半導体 プロセスで製造され、非常に低いフリッカ・ノイズ、低いオ フセット電圧、低いオフセット電圧温度ドリフトを実現してい ます。

OPAx210 は非常に低い電圧ノイズ密度 (2.2nV/√Hz) を 実現し、消費電流はアンプごとにわずか 2.5 mA (最大値) です。また、レール・ツー・レールの出力スイングが可能な ため、ダイナミック・レンジを最大限に拡大できます。

高精度データ収集アプリケーションでは、OPAx210 は 10V の出力スイングでも、16 ビット精度へ高速にセトリン グできます。 優れた AC 性能と小さなオフセット (全温度範 囲で最大 35µV) と小さなドリフト (全温度範囲で最大 0.6µV/℃) を兼ね備える OPAx210 は、高速高精度アプリ ケーションに非常に適しています。

OPAx210 は ±2.25V~±18V のデュアル電源、または 4.5V~36V のシングル電源という広い電圧範囲と、-40℃ ~+125℃の温度範囲で動作が規定されています。

#### 制具情報

|         | SECHHIEL TR          |                 |  |  |  |  |  |  |  |
|---------|----------------------|-----------------|--|--|--|--|--|--|--|
| 部品番号    | パッケージ <sup>(1)</sup> | 本体サイズ (公称)      |  |  |  |  |  |  |  |
|         | SOIC (8)             | 2.90mm×1.60mm   |  |  |  |  |  |  |  |
| OPA210  | SOT-23 (5)           | 2.90mm × 1.60mm |  |  |  |  |  |  |  |
|         | VSSOP (8)            | 3.00mm × 3.00mm |  |  |  |  |  |  |  |
|         | SOIC (8)             | 4.90mm × 3.91mm |  |  |  |  |  |  |  |
| OPA2210 | VSSOP (8)            | 3.00mm × 3.00mm |  |  |  |  |  |  |  |
|         | WSON (8)             | 3.00mm × 3.00mm |  |  |  |  |  |  |  |

提供されているすべてのパッケージについては、データシートの 末尾にあるパッケージ・オプションについての付録を参照してくだ さい。



OPAx210 オフセット電圧ドリフトの分布



## **Table of Contents**

| 1 特長                                                            | 1              | 8 Application and Implementation            | 19                        |
|-----------------------------------------------------------------|----------------|---------------------------------------------|---------------------------|
| 2アプリケーション                                                       |                | 8.1 Application Information                 |                           |
| 3 概要                                                            |                | 8.2 Typical Application                     |                           |
| 4 Revision History                                              |                | 8.3 System Example                          |                           |
| 5 Pin Configuration and Functions                               |                | 9 Power Supply Recommendations              |                           |
| 6 Specifications                                                |                | 10 Layout                                   | <mark>23</mark>           |
| 6.1 Absolute Maximum Ratings                                    |                | 10.1 Layout Guidelines                      | <mark>23</mark>           |
| 6.2 ESD Ratings                                                 |                | 10.2 Layout Example                         | 23                        |
| 6.3 Recommended Operating Conditions                            |                | 11 Device and Documentation Support         |                           |
| 6.4 Thermal Information: OPA210                                 |                | 11.1 Device Support                         | 24                        |
| 6.5 Thermal Information: OPA2210                                |                | 11.2 Documentation Support                  | 25                        |
| 6.6 Electrical Characteristics                                  |                | 11.3 Receiving Notification of Documentatio | n Updates <mark>25</mark> |
| 6.7 Typical Characteristics                                     |                | <b>11.4</b> サポート・リソース                       | 25                        |
| 7 Detailed Description                                          |                | 11.5 Trademarks                             | 25                        |
| 7.1 Overview                                                    |                | 11.6 Electrostatic Discharge Caution        | 25                        |
| 7.2 Functional Block Diagram                                    |                | 11.7 Glossary                               | 25                        |
| 7.3 Feature Description                                         |                | 12 Mechanical, Packaging, and Orderable     |                           |
| 7.4 Device Functional Modes                                     |                | Information                                 | 25                        |
| 資料番号末尾の英字は改訂を表しています。<br>Changes from Revision G (April 2021) to |                |                                             | Page                      |
| • OPA 210 DRV (SOT-23-5) th 17% DGK (                           |                | ッケージを事前情報 (プレビュー) から量産デー                    |                           |
|                                                                 |                | // マとず的旧林 (/ V C エ ) // り重圧/                |                           |
| Changes from Revision F (January 2021                           |                |                                             | Page                      |
| • OPA210 D (SOIC-8) パッケージを事前情                                   | 報 (プレビュー       | -) から量産データ (アクティブ) に変更                      | 1                         |
| • OPA210 DBV (SOT-23-5) パッケージを写                                 | 事前情報 (プレ       | ビュー) として追加                                  | 1                         |
| Changes from Revision E (Novembver 2                            | 2020) to Revis | sion F (January 2021)                       | Page                      |
|                                                                 |                | 「報 (プレビュー) として追加                            |                           |
| Changes from Revision D (January 2020                           | )) to Revision | n E (November 2020)                         | Page                      |
| • OPA2210 DRG パッケージを事前情報 (フ                                     | プレビュー) から      | っ量産データ (アクティブ) に変更                          | 1                         |
| Changes from Revision C (September 2                            | •              | · · · · · · · · · · · · · · · · · · ·       | Page                      |
| • OPA2210 DRG パッケージを事前情報 (フ                                     | プレビュー) とし      | てデータシートに追加                                  | 1                         |
| Changes from Revision B (March 2019)                            | to Revision (  | C (September 2019)                          | Page                      |
| • 検索を容易にするために super-ß をスーノ                                      | ペーベータに変        | 至更                                          | 1                         |
| •                                                               |                |                                             |                           |
| Changes from Revision A (December 20                            |                | · · · · · · · · · · · · · · · · · · ·       | Page                      |
| <ul> <li>Changed "OPAx145" to "OPA2210"</li> </ul>              |                |                                             | 19                        |
|                                                                 |                |                                             |                           |
| Changes from Revision * (September 20                           | 18) to Revisi  | on A (December 2018)                        | Page                      |
|                                                                 |                |                                             | _                         |

# **5 Pin Configuration and Functions**





図 5-2. OPA210: DBV (5-Pin SOT-23) Package, Top View

図 5-1. OPA210: D (8-Pin SOIC) and DGK (8-Pin VSSOP) Packages, Top View

表 5-1. Pin Functions: OPA210

|      | PIN         |        | I/O | DESCRIPTION                     |  |  |
|------|-------------|--------|-----|---------------------------------|--|--|
| NAME | SOIC, VSSOP | SOT-23 | 1/0 | DESCRIPTION                     |  |  |
| -IN  | 2           | 4      | I   | Inverting input                 |  |  |
| +IN  | 3           | 3      | I   | Noninverting input              |  |  |
| NC   | 1, 5, 8     | _      | _   | No internal connection          |  |  |
| OUT  | 6           | 1      | 0   | Output                          |  |  |
| V-   | 4           | 2      | _   | Negative (lowest) power supply  |  |  |
| V+   | 7           | 5      | _   | Positive (highest) power supply |  |  |



図 5-3. OPA2210: D (SOIC-8), DGK (VSSOP-8), and DRG (WSON-8) Packages, Top View

表 5-2. Pin Functions: OPA2210

| PIN   |     | 1/0 | DESCRIPTION                     |  |  |
|-------|-----|-----|---------------------------------|--|--|
| NAME  | NO. | 1/0 | DESCRIPTION                     |  |  |
| −IN A | 2   | I   | Inverting input, channel A      |  |  |
| +IN A | 3   | I   | Noninverting input, channel A   |  |  |
| –IN B | 6   | I   | Inverting input, channel B      |  |  |
| +IN B | 5   | I   | Noninverting input, channel B   |  |  |
| OUT A | 1   | 0   | Output, channel A               |  |  |
| OUT B | 7   | 0   | Output, channel B               |  |  |
| V-    | 4   | _   | Negative (lowest) power supply  |  |  |
| V+    | 8   | _   | Positive (highest) power supply |  |  |



## **6 Specifications**

## **6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)(1)

|             |                                       |              | MIN        | MAX | UNIT |
|-------------|---------------------------------------|--------------|------------|-----|------|
|             | Supply voltage, $V_S = (V+) - (V-)$   |              | 40         |     |      |
| Voltage     | Signal input pins <sup>(2)</sup>      | (V-) - 0.5   | (V+) + 0.5 | V   |      |
|             | Signal input pins                     | Differential |            | 1   |      |
| Current     | Signal input pins <sup>(2)</sup>      | -10          | 10         | mA  |      |
| Current     | Output short circuit <sup>(3)</sup>   | Continuo     | us         |     |      |
| Temperature | Junction, T <sub>J</sub>              |              | 150        | °C  |      |
| Temperature | Storage temperature, T <sub>stg</sub> | -65          | 150        | C   |      |

- (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the de vice. Theseare stress ratings only, which do not imply functional operation of the device at these or anyother conditions beyond those indicated under Recommended OperatingConditions. Exposure to absolute-maximum-rated conditions for extended periods mayaffect device reliability.
- (2) For input voltages beyond the power-supply rails, voltage orcurrent must be limited.
- (3) Short circuit to ground, one amplifier per package.

## 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±4000 | V    |
| V <sub>(ESD)</sub> | Liectiostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1500 | , v  |

- (1) JEDEC document JEP155 states that 500-V HBM allows safemanufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safemanufacturing with a standard ESD control process.

## **6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                                       | MIN   | MAX | UNIT |
|---------------------------------------|-------|-----|------|
| Specified voltage, V <sub>S</sub>     | ±2.25 | ±18 | V    |
| Specified temperature                 | -40   | 125 | °C   |
| Operating temperature, T <sub>A</sub> | -55   | 150 | °C   |

Product Folder Links: OPA210 OPA2210

## 6.4 Thermal Information: OPA210

|                          |                                              |          | OPA210      |              |      |
|--------------------------|----------------------------------------------|----------|-------------|--------------|------|
|                          | THERMAL METRIC <sup>(1)</sup>                | D (SOIC) | DGK (VSSOP) | DBV (SOT-23) | UNIT |
|                          |                                              | 8 PINS   | 8 PINS      | 5 PINS       |      |
| R <sub>θJA</sub>         | Junction-to-ambient thermal resistance       | 131.2    | 171.3       | 180.4        | °C/W |
| R <sub>0JC(top)</sub>    | Junction-to-case (top) thermal resistance    | 71.6     | 64.7        | 67.9         | °C/W |
| R <sub>0JB</sub>         | Junction-to-board thermal resistance         | 74.6     | 92.4        | 102.1        | °C/W |
| ΨЈТ                      | Junction-to-top characterization parameter   | 22.4     | 10.4        | 10.4         | °C/W |
| ΨЈВ                      | Junction-to-board characterization parameter | 73.8     | 90.9        | 100.3        | °C/W |
| R <sub>θJC(bottom)</sub> | Junction-to-case (bottom) thermal resistance | N/A      | N/A         | N/A          | °C/W |

<sup>(1)</sup> For more information about traditional and new thermalmetrics, see the Semiconductor and ICPackage Thermal Metrics application report.

## 6.5 Thermal Information: OPA2210

|                       |                                              |          | OPA2210     |           |      |
|-----------------------|----------------------------------------------|----------|-------------|-----------|------|
|                       | THERMAL METRIC(1)                            | D (SOIC) | DGK (VSSOP) | DRG (SON) | UNIT |
|                       |                                              | 8 PINS   | 8 PINS      | 8 PINS    |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 126.1    | 132.7       | 52.1      | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 65.7     | 38.5        | 51.8      | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 69.5     | 52.1        | 24.8      | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 17.4     | 2.4         | 1.1       | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 68.9     | 52.8        | 24.8      | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | n/a      | n/a         | 9.0       | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



## **6.6 Electrical Characteristics**

at  $V_S = \pm 15$  V,  $T_A = 25$ °C,  $R_L = 10$  k $\Omega$  connected to midsupply, and  $V_{CM} = V_{OUT} =$  midsupply (unless otherwise noted)

|                      | PARAMETER                                 | TEST COND                                                                      |                                 | MIN        | TYP                    | MAX                | UNIT               |
|----------------------|-------------------------------------------|--------------------------------------------------------------------------------|---------------------------------|------------|------------------------|--------------------|--------------------|
| OFFSET               | VOLTAGE                                   |                                                                                |                                 |            |                        |                    |                    |
| V <sub>OS</sub>      | Input offset voltage                      | V <sub>S</sub> = ±15 V, V <sub>CM</sub> = 0 V                                  |                                 |            | ±5                     | ±35                | μV                 |
| dV <sub>OS</sub> /dT | Input offset voltage drift                | T <sub>A</sub> = -40°C to 125°C                                                |                                 |            | ±0.1                   | ±0.5               | μV/°C              |
| V <sub>OS</sub> -    | Input offset voltage matching             |                                                                                |                                 |            | ±5                     | ±35                | μV                 |
| DCDD                 |                                           | V = +0.05 V t= +40 V                                                           | T <sub>A</sub> = 25°C           |            | 0.05                   | 0.5                | \/\/               |
| PSRR                 | vs power supply                           | $V_S = \pm 2.25 \text{ V to } \pm 18 \text{ V}$                                | T <sub>A</sub> = -40°C to 125°C |            |                        | ±1                 | μV/V               |
|                      | Channel separation                        | DC                                                                             |                                 |            | ±0.1                   |                    | μV/V               |
| INPUT BI             | IAS OPERATION                             |                                                                                |                                 |            |                        | '                  |                    |
|                      |                                           |                                                                                | T <sub>A</sub> = 25°C           |            | ±0.3                   | ±2                 |                    |
| $I_{B}$              | Input bias current                        | V <sub>CM</sub> = 0 V                                                          | $T_A = -40$ °C to 85°C          |            |                        | ±4                 | nA                 |
|                      |                                           |                                                                                | T <sub>A</sub> = -40°C to 125°C |            |                        | ±7                 |                    |
|                      |                                           |                                                                                | T <sub>A</sub> = 25°C           |            | ±0.1                   | ±2                 |                    |
| Ios                  | Input offset current                      | V <sub>CM</sub> = 0 V                                                          | T <sub>A</sub> = -40°C to 85°C  |            |                        | ±4                 | nA                 |
|                      |                                           |                                                                                | T <sub>A</sub> = -40°C to 125°C |            |                        | ±7                 |                    |
| NOISE                |                                           |                                                                                |                                 |            |                        |                    |                    |
| e <sub>n p-p</sub>   | Input voltage noise                       | f = 0.1 Hz to 10 Hz                                                            |                                 |            | 0.09                   |                    | μV <sub>PP</sub>   |
|                      |                                           | f = 10 Hz                                                                      |                                 |            | 2.5                    |                    |                    |
| e <sub>n</sub>       | Noise density                             | f = 100 Hz                                                                     |                                 | 2.25       |                        | nV/√ <del>Hz</del> |                    |
|                      |                                           | f = 1 kHz                                                                      |                                 |            | 2.2                    |                    |                    |
| In                   | Input current noise density               | f = 1 kHz                                                                      |                                 |            | 400                    |                    | fA/√ <del>Hz</del> |
|                      | OLTAGE RANGE                              |                                                                                |                                 |            |                        |                    |                    |
| V <sub>CM</sub>      | Common-mode voltage range                 |                                                                                |                                 | (V-) + 1.5 |                        | (V+) - 1.5         | V                  |
|                      | 0 1 1 1                                   | (V-) + 1.5 V < V <sub>CM</sub> < (V+) - 1.5                                    | V                               | 132        | 140                    |                    |                    |
| CMRR                 | Common-mode rejection ratio               | (V–) + 1.5 V < V <sub>CM</sub> < (V+) – 1.5<br>T <sub>A</sub> = –40°C to 125°C | V,                              | 120        | 130                    |                    | dB                 |
| INPUT IM             | MPEDANCE                                  |                                                                                |                                 |            |                        | •                  |                    |
|                      | Differential                              |                                                                                |                                 |            | 400    9               |                    | kΩ    pF           |
|                      | Common-mode                               |                                                                                |                                 |            | 10 <sup>9</sup>    0.5 |                    | Ω    pF            |
| OPEN-LC              | OOP GAIN                                  |                                                                                |                                 |            |                        |                    |                    |
|                      |                                           | $(V-) + 0.2 V < V_O < (V+) - 0.2$                                              | T <sub>A</sub> = 25°C           | 126        | 132                    |                    |                    |
|                      |                                           | V, R <sub>L</sub> = 10 kΩ                                                      | T <sub>A</sub> = -40°C to 125°C | 120        |                        |                    | ID.                |
| A <sub>OL</sub>      | Open-loop voltage gain                    | $(V-) + 0.6 V < V_O < (V+) - 0.6$                                              | T <sub>A</sub> = 25°C           | 114        | 120                    |                    | dB                 |
|                      |                                           | $V, R_L = 600 \Omega^{(1)}$                                                    | $T_A = -40$ °C to 85°C          | 110        |                        |                    |                    |
| FREQUE               | NCY RESPONSE                              |                                                                                |                                 |            |                        |                    |                    |
| GBW                  | Gain bandwidth product                    |                                                                                |                                 |            | 18                     |                    | MHz                |
| SR                   | Slew rate                                 |                                                                                |                                 |            | 6.4                    |                    | V/µs               |
|                      | Phase margin (Φm)                         | $R_L = 10 \text{ k}\Omega, C_L = 25 \text{ pF}$                                |                                 |            | 80                     |                    | degrees            |
|                      | 0 111 11                                  | 0.1%, G = -1, 10-V step, C <sub>L</sub> = 1                                    | 00 pF                           |            | 2.1                    |                    | μs                 |
| t <sub>S</sub>       | Settling time                             | 0.0015% (16-bit), G = -1, 10-V s                                               | step, C <sub>L</sub> = 100 pF   |            | 2.6                    |                    |                    |
|                      | Overload recovery time                    | G = -10                                                                        |                                 |            | 0.5                    |                    | μs                 |
|                      | Total harmonic distortion + noise (THD+N) | G = +1, f = 1 kHz, V <sub>O</sub> = 20 V <sub>PP</sub> ,                       | 600 Ω                           |            | 0.000025               |                    | %                  |

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated

## **6.6 Electrical Characteristics (continued)**

| 4                 | _ 10 v, 1A _ 20 0, 14_ 10                |                                                                             | nasappiy, and volvi voor                                                                               | macappiy (am |           |            |      |
|-------------------|------------------------------------------|-----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|--------------|-----------|------------|------|
|                   | PARAMETER                                | TES                                                                         | T CONDITIONS                                                                                           | MIN          | TYP       | MAX        | UNIT |
| OUTPUT            | Ī                                        |                                                                             |                                                                                                        |              |           | •          |      |
|                   |                                          | $R_L = 10 \text{ k}\Omega, A_{OL} > 130 \text{ c}$                          | dB                                                                                                     | (V-) + 0.2   |           | (V+) - 0.2 |      |
|                   | Voltage output swing                     | R <sub>L</sub> = 600 Ω, A <sub>OL</sub> > 114 α                             | dB                                                                                                     | (V-) + 0.6   |           | (V+) - 0.6 | V    |
|                   |                                          | $R_L = 10 \text{ k}\Omega, A_{OL} > 120 \text{ c}$                          | $R_L = 10 \text{ k}\Omega, A_{OL} > 120 \text{ dB}, T_A = -40^{\circ}\text{C to } 125^{\circ}\text{C}$ |              |           | (V+) - 0.2 |      |
| I <sub>SC</sub>   | Short-circuit current                    | V <sub>S</sub> = ±18 V                                                      |                                                                                                        |              | ±65       |            | mA   |
| C <sub>LOAD</sub> | Capacitive load drive (stable operation) |                                                                             |                                                                                                        | See 1        | セクション 6.7 |            |      |
| Z <sub>O</sub>    | Open-loop output impedance               |                                                                             |                                                                                                        | See 1        | セクション 6.7 |            |      |
| POWER             | SUPPLY                                   | 1                                                                           |                                                                                                        | 1            |           | 11.        |      |
|                   | Quiescent current                        | I - 0 A                                                                     | T <sub>A</sub> = 25°C                                                                                  |              | 2.2       | 2.5        | A    |
| IQ                | (per amplifier)                          | $I_{O} = 0 \text{ A}$ $T_{A} = -40^{\circ}\text{C to } 125^{\circ}\text{C}$ |                                                                                                        |              |           | 3.25       | mA   |

<sup>(1)</sup> Temperature range limited by thermal performance of the package.



## **6.7 Typical Characteristics**













at  $T_A = 25$ °C,  $V_S = \pm 15$  V,  $R_L = 10$  k $\Omega$  connected to midsupply, and  $V_{CM} = V_{OUT} =$  midsupply (unless otherwise noted)



Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated









## 7 Detailed Description

### 7.1 Overview

The OPAx210 are the next generation of the OPAx209 operational amplifiers. The OPAx210 offer improved input offset voltage, offset voltage temperature drift, input bias current, and lower 1/f noise corner frequency. In addition, these devices offer excellent overall performance with high CMRR, PSRR, and  $A_{OL}$ . The OPAx210 precision operational amplifiers are unity-gain stable, and free from unexpected output and phase reversal. Applications with noisy or high-impedance power supplies require decoupling capacitors placed close to the device pins. In most cases, 0.1- $\mu$ F capacitors are adequate.  $\frac{1}{2}$   $\frac{1}{2}$   $\frac{1}{2}$   $\frac{1}{2}$  shows a simplified schematic of the OPAx210. The die uses a SiGe bipolar process and contains 180 transistors.

## 7.2 Functional Block Diagram





### 7.3 Feature Description

### 7.3.1 Operating Voltage

The OPAx210 op amps can be used with single or dual supplies within an operating range of  $V_S$  = 4.5 V (±2.25 V) up to 36 V (±18 V).

#### CAUTION

Supply voltages greater than 40 V total can permanently damage the device.

In addition, key parameters are specified over the temperature range of  $T_A = -40$ °C to +125°C. Parameters that vary significantly with operating voltage or temperature are shown in  $2/2 \times 2 \times 6.7$ .

### 7.3.2 Input Protection

The input pins of the OPAx210 are protected from excessive differential voltage with back-to-back diodes, as shown in  $\boxtimes$  7-1. In most circuit applications, the input protection circuitry has no consequence. However, in low-gain or G = 1 circuits, fast-ramping input signals can forward-bias these diodes because the output of the amplifier cannot respond rapidly enough to the input ramp. This effect is illustrated in  $\boxtimes$  6-35 and  $\boxtimes$  6-36 in  $\not\sim$  6.7. If the input signal is fast enough to create this forward-bias condition, the input signal current must be limited to 10 mA or less. If the input signal current is not inherently limited, an input series resistor can be used to limit the signal input current. This input series resistor degrades the low-noise performance of the OPAx210. See  $\not\sim$  7.3.3 for further information on noise performance.

☑ 7-1 shows an example configuration that implements a current-limiting feedback resistor.



図 7-1. Pulsed Operation

### 7.3.3 Noise Performance

 $\boxtimes$  7-2 shows the total circuit noise for varying source impedances with the op amp in a unity-gain configuration (no feedback resistor network, and therefore, no additional noise contributions). Two different op amps are shown with the total circuit noise calculated. The OPAx210 have very low voltage noise, making these devices a great choice for low source impedances (less than 2 kΩ). As a comparable, precision FET-input op amp (very low current noise), the OPA827 has somewhat higher voltage noise, but lower current noise. The device provides excellent noise performance at moderate to high source impedance (10 kΩ and up). For source impedance lower than 300 Ω, the OPA211 may provide lower noise.

The equation in 🗵 7-2 shows the calculation of the total circuit noise, with these parameters:

- e<sub>n</sub> = voltage noise,
- i<sub>n</sub> = current noise,
- R<sub>S</sub> = source impedance,
- $k = Boltzmann's constant = 1.38 \times 10^{-23} J/K$ , and
- T = temperature in kelvins

For more details on calculating noise, see セクション 8.1.1.



図 7-2. Noise Performance of the OPAx210 and OPA827 in Unity-Gain Buffer Configuration

#### 7.3.4 Phase-Reversal Protection

The OPAx210 have internal phase-reversal protection. Many FET- and bipolar-input op amps exhibit a phase reversal when the input is driven beyond the linear common-mode range. This condition is most often encountered in noninverting circuits when the input is driven beyond the specified common-mode voltage range, causing the output to reverse into the opposite rail. The input circuitry of the OPAx210 prevents phase reversal with excessive common-mode voltage; instead, the output limits into the appropriate rail (see  $\boxtimes$  6-30).

#### 7.3.5 Electrical Overstress

Designers often ask questions about the capability of an operational amplifier to withstand electrical overstress. These questions tend to focus on the device inputs, but may involve the supply voltage pins or even the output pin. Each of these different pin functions have electrical stress limits determined by the voltage breakdown characteristics of the particular semiconductor fabrication process and specific circuits connected to the pin. Additionally, internal electrostatic discharge (ESD) protection is built into these circuits to protect them from accidental ESD events both before and during product assembly.

It is helpful to have a good understanding of this basic ESD circuitry and its relevance to an electrical overstress event. See  $\boxtimes$  7-3 for an illustration of the ESD circuits contained in the OPAx210 (indicated by the dashed line area). The ESD protection circuitry involves several current-steering diodes connected from the input and output pins and routed back to the internal power-supply lines, where they meet at an absorption device internal to the operational amplifier. This protection circuitry is intended to remain inactive during normal circuit operation.

An ESD event produces a short duration, high-voltage pulse that is transformed into a short duration, high-current pulse as it discharges through a semiconductor device. The ESD protection circuits are designed to provide a current path around the operational amplifier core to prevent it from being damaged. The energy absorbed by the protection circuitry is then dissipated as heat.

When an ESD voltage develops across two or more of the amplifier device pins, current flows through one or more of the steering diodes. Depending on the path that the current takes, the absorption device may activate. The absorption device has a trigger, or threshold voltage, that is greater than the normal operating voltage of the OPAx210 but less than the device breakdown voltage level. After this threshold is exceeded, the absorption device quickly activates and clamps the voltage across the supply rails to a safe level.

When the operational amplifier connects into a circuit such as the one  $\[mu]$  7-3 shows, the ESD protection components are intended to remain inactive and not become involved in the application circuit operation. However, circumstances may arise where an applied voltage exceeds the operating voltage range of a given pin. If this condition occur, there is a risk that some of the internal ESD protection circuits may be biased on, and conduct current. Any such current flow occurs through steering diode paths and rarely involves the absorption device.

 $\boxtimes$  7-3 depicts a specific example where the input voltage,  $V_{IN}$ , exceeds the positive supply voltage, +V<sub>S</sub>, by 500 mV or more. Much of what happens in the circuit depends on the supply characteristics. If +V<sub>S</sub> can sink the

current, one of the upper input steering diodes conducts and directs current to  $+V_S$ . Excessively high current levels can flow with increasingly higher  $V_{IN}$ . As a result, the data sheet specifications recommend that applications limit the input current to 10 mA.

If the supply is not capable of sinking the current,  $V_{IN}$  may begin sourcing current to the operational amplifier, and then take over as the source of positive supply voltage. The danger in this case is that the voltage can rise to levels that exceed the operational amplifier absolute maximum ratings.

Another common question involves what happens to the amplifier if an input signal is applied to the input while power supplies  $+V_S$ ,  $-V_S$ , or both are at 0 V.

Again, the answer depends on the supply characteristic while at 0 V, or at a level less than the input signal amplitude. If the supplies appear as high impedance, then the operational amplifier supply current may be supplied by the input source through the current steering diodes. This state is not a normal bias condition; the amplifier will not operate normally. If the supplies are low impedance, then the current through the steering diodes can become quite high. The current level depends on the ability of the input source to deliver current, and any resistance in the input path.

If there is an uncertainty about the ability of the supply to absorb this current, external transient voltage suppressor (TVS) diodes may be added to the supply pins as shown in  $\boxtimes$  7-3. The breakdown voltage must be selected so that the diode does not turn on during normal operation. However, the breakdown voltage must be low enough so that the TVS diode conducts if the supply pin begins to rise to greater than the safe operating supply voltage level.



- (1)  $V_{IN} = +V_S + 500 \text{ mV}$ .
- (2) TVS:  $+V_{S(max)} > V_{TVSBR (Min)} > +V_{S}$ .
- (3) Suggested value approximately 1 k $\Omega$ .

図 7-3. Equivalent Internal ESD Circuitry and Relation to a Typical Circuit Application

### 7.4 Device Functional Modes

The OPAx210 are operational when the power-supply voltage is greater than 4.5 V ( $\pm 2.25$  V). The maximum power-supply voltage for the OPAx210 is 36 V ( $\pm 18$  V).

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated

## 8 Application and Implementation

### Note

以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。

### 8.1 Application Information

The OPAx210 are unity-gain stable, precision operational amplifiers with very low noise. Applications with noisy or high-impedance power supplies require decoupling capacitors close to the device pins. In most cases, 0.1-µF capacitors are adequate.

### **8.1.1 Basic Noise Calculations**

Low-noise circuit design requires careful analysis of all noise sources. External noise sources can dominate in many cases; consider the effect of source resistance on overall op amp noise performance. Total noise of the circuit is the root-sum-square combination of all noise components.

The resistive portion of the source impedance produces thermal noise proportional to the square root of the resistance. This function is plotted in  $\boxtimes$  7-2. The source impedance is usually fixed; consequently, select the op amp and the feedback resistors to minimize the respective contributions to the total noise.

⊠ 8-1 illustrates both noninverting (A) and inverting (B) op amp circuit configurations with gain. In circuit configurations with gain, the feedback network resistors also contribute noise. In general, the current noise of the op amp reacts with the feedback resistors to create additional noise components. However, the extremely low current noise of the OPAx210 means that the device current noise contribution can be neglected.

Generally, the feedback resistor values are chosen to make these noise sources negligible. Low impedance feedback resistors load the output of the amplifier. The equations for total noise are shown for both configurations.



#### (A) Noise in Noninverting Gain Configuration

Noise at the output is given as Eo, where



(1) 
$$E_0 = \left(1 + \frac{R_2}{R_1}\right) \cdot \sqrt{(e_S)^2 + (e_N)^2 + \left(e_{R_1 \parallel R_2}\right)^2 + (i_N \cdot R_S)^2 + \left(i_N \cdot \left[\frac{R_1 \cdot R_2}{R_1 + R_2}\right]\right)^2} \quad [V_{RMS}]$$

(2) 
$$e_S = \sqrt{4 \cdot k_B \cdot T(K) \cdot R_S} \quad \left[ \frac{V}{\sqrt{Hz}} \right]$$

Thermal noise of R<sub>S</sub>

$$(3) \quad e_{R_1\parallel R_2} = \sqrt{4\cdot k_B\cdot T(K)\cdot \left[\frac{R_1\cdot R_2}{R_1+R_2}\right]} \quad \left[\frac{V}{\sqrt{Hz}}\right]$$

Thermal noise of  $R_1 \parallel R_2$ 

(4) 
$$k_B = 1.38065 \cdot 10^{-23} \left[ \frac{J}{K} \right]$$

Boltzmann Constant

(5) 
$$T(K) = 237.15 + T({}^{\circ}C)$$
 [K]

Temperature in kelvins

### (B) Noise in Inverting Gain Configuration

Noise at the output is given as Eo, where



(6) 
$$E_0 = \left(1 + \frac{R_2}{R_S + R_1}\right) \cdot \sqrt{(e_N)^2 + \left(e_{R_1 + R_S \parallel R_2}\right)^2 + \left(i_N \cdot \left[\frac{(R_S + R_1) \cdot R_2}{R_S + R_1 + R_2}\right]\right)^2} \quad [V_{RMS}]$$

(7) 
$$e_{R_1 + R_S \parallel R_2} = \sqrt{4 \cdot k_B \cdot T(K) \cdot \left[ \frac{(R_S + R_1) \cdot R_2}{R_S + R_1 + R_2} \right]} \quad \left[ \frac{V}{\sqrt{Hz}} \right]$$
 Thermal noise of (R<sub>1</sub> + R<sub>S</sub>) || R<sub>2</sub>

(8) 
$$k_B = 1.38065 \cdot 10^{-23} \left[ \frac{J}{K} \right]$$

Boltzmann Constant

(9) 
$$T(K) = 237.15 + T(^{\circ}C)$$
 [K]

Temperature in kelvins

Copyright © 2017, Texas Instruments Incorporated

Where  $e_N$  is the voltage noise of the amplifier. For the OPAx210 op amp,  $e_N$  = 2.2 nV/ $\sqrt{Hz}$  at 1 kHz.

Where  $i_N$  is the current noise of the amplifier. For the OPAx210 op amp,  $i_N$  = 400 fA/ $\sqrt{Hz}$  at 1 kHz.

NOTE: For additional resources on noise calculations visit the *TI Precision Labs Series*.

### 図 8-1. Noise Calculation in Gain Configurations

### 8.2 Typical Application



図 8-2. Low-Pass Filter

## 8.2.1 Design Requirements

Low-pass filters are commonly used in signal processing applications to reduce noise and prevent aliasing. The OPAx210 are designed to construct high-speed, high-precision active filters. 

8-2 shows a second-order, low-pass filter commonly encountered in signal-processing applications.

Use the following parameters for this design example:

- Gain = 5 V/V (inverting gain)
- Low-pass cutoff frequency = 25 kHz
- · Second-order Chebyshev filter response with 3-dB gain peaking in the pass band

### 8.2.2 Detailed Design Procedure

The infinite-gain, multiple-feedback circuit for a low-pass network function is shown in  $\boxtimes$  8-2. Use  $\precsim$  1 to calculate the voltage transfer function.

$$\frac{\text{Output}}{\text{Input}}(s) = \frac{-1/R_1 R_3 C_2 C_5}{s^2 + (s/C_2)(1/R_1 + 1/R_3 + 1/R_4) + 1/R_3 R_4 C_2 C_5} \tag{1}$$

This circuit produces a signal inversion. For this circuit, the gain at dc and the low-pass cutoff frequency are calculated by 式 2:

$$Gain = \frac{R_4}{R_1}$$
 
$$f_c = \frac{1}{2\pi} \sqrt{(1/R_3 R_4 C_2 C_5)}$$
 (2)

#### 8.2.3 Application Curve



図 8-3. OPAx210 Second-Order, 25-kHz, Chebyshev, Low-Pass Filter

### 8.3 System Example

### 8.3.1 Time Gain Control System for Ultrasound Applications

During an ultrasound send-receive cycle, the magnitude of reflected signal depends on the depth of penetration. The ultrasound signal incident on the receiver decreases in amplitude as a function of the time elapsed since transmission. The time gain control (TGC) system helps achieve the best possible signal-to-noise ratio (SNR), even with the decreasing signal amplitude. When the image is displayed, similar materials have similar brightness, regardless of depth. Linear-in-dB gain, which means the decibel gain is a linear function of the control voltage ( $V_{CNTL}$ ), is used to generate this image.

There are multiple approaches for a TGC control circuit that are based on the type of DAC.  $\boxtimes$  8-4 shows a high-level block diagram for the topology using a current-output multiplying DAC (MDAC) to generate the drive for V<sub>CNTL</sub>. The op amp used for current-to-voltage (I-to-V) conversion must have low-voltage noise, as well as low-current noise density. The current density helps reduce the overall noise performance because of the DAC output configuration. The DAC output can go up to  $\pm 10$  V; therefore, the op amp must have bipolar operation. The OPAx210 is used here because of the low-voltage noise density of  $2.2 \text{ nV}/\sqrt{\text{Hz}}$ , low-current noise density of  $500 \text{ fA}/\sqrt{\text{Hz}}$ , rail-to-rail output, and the ability to accept a wide supply range of  $\pm 2.25$  V to  $\pm 18$  V and provide rail-to-rail output. The low offset voltage and offset drift of the OPAx210 facilitate excellent dc accuracy for the circuit.

The OPAx210 is used to filter and buffer the 10-V reference voltage generated by the REF5010. The REF5010 serves as the reference voltage for the DAC8802, which generates a current output on I<sub>OUT</sub> corresponding to the digital input code. The I<sub>OUT</sub> pin of the DAC8802 is connected to the virtual ground (negative terminal) of the OPAx210; the feedback resistor (R<sub>FB</sub> is internal to the DAC8802) is connected to the output of the OPAx210, and results in a current-to-voltage conversion. The output of the OPAx210 has a range of −10 V to 0 V, which is fed to the THS4130 configured as a Sallen-Key filter. Finally, the 10-V range is attenuated down to a 1.5-V range, with a common-mode voltage of 0.75 V using a resistive attenuator. See the 2.3-nV/\Hz, Differential, Time Gain Control DAC Reference Design for Ultrasound for an in-depth analysis of ⊠ 8-4.



図 8-4. Block Diagram for Time Gain Control System for Ultrasound

## 9 Power Supply Recommendations

The OPAx210 are specified for operation from 4.5 V to 36 V (±2.25 V to ±18 V); many specifications apply from – 40°C to +125°C. Parameters that can exhibit significant variance with regard to operating voltage or temperature are presented in セクション 6.7.

## 10 Layout

## 10.1 Layout Guidelines

For best operational performance of the device, use good printed circuit board (PCB) layout practices, including the following guidelines:

- Noise from the amplifier can propagate into other analog circuits through the power pins of the amplifiers.
   Use bypass capacitors to reduce the coupled noise by providing low-impedance power sources local to the analog circuitry.
- Connect low-ESR, 0.1-µF ceramic bypass capacitors between each supply pin and ground, placed as close
  to the device as possible. A single bypass capacitor from V+ to ground is applicable for single-supply
  applications.
- Separate grounding for analog and digital portions of circuitry is one of the simplest and most-effective
  methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground planes.
  A ground plane helps distribute heat and reduces EMI noise pickup. Make sure to physically separate digital
  and analog grounds paying attention to the flow of the ground current.
- To reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If
  these traces cannot be kept separate, crossing the sensitive trace perpendicular is much better than running
  in parallel with the noisy trace.
- Place the external components as close to the device as possible.
- Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit.
- Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials.
- For best performance, clean the PCB following board assembly.
- Any precision integrated circuit may experience performance shifts due to moisture ingress into the plastic package. Following any aqueous PCB cleaning process, bake the PCB to remove moisture introduced into the device packaging during the cleaning process. A low-temperature, post-cleaning bake at 85°C for 30 minutes is sufficient for most circumstances.

### 10.2 Layout Example



図 10-1. OPA2210 Layout Example



## 11 Device and Documentation Support

## 11.1 Device Support

### 11.1.1 Development Support

### 11.1.1.1 TINA-TI™ Simulation Software (Free Download)

TINA™ is a simple, powerful, and easy-to-use circuit simulation program based on a SPICE engine. TINA-TI™ simulation software is a free, fully-functional version of the TINA software, preloaded with a library of macro models in addition to a range of both passive and active models. TINA-TI simulation software provides all the conventional dc, transient, and frequency domain analysis of SPICE, as well as additional design capabilities.

Available as a free download from the Analog eLab Design Center, TINA-TI simulation software offers extensive post-processing capability that allows users to format results in a variety of ways. Virtual instruments offer the ability to select input waveforms and probe circuit nodes, voltages, and waveforms, creating a dynamic quick-start tool.

#### **Note**

These files require that either the TINA software or TINA-TI software be installed. Download the free TINA-TI software from the TINA-TI software folder.

### 11.1.1.2 DIP Adapter EVM

The DIP Adapter EVM tool provides an easy, low-cost way to prototype small, surface-mount integrated circuits (ICs). The EVM includes footprint options for the following TI packages:

- D or U (SOIC-8)
- PW (TSSOP-8)
- DGK (VSSOP-8)
- DBV (SOT23-6, SOT23-5 and SOT23-3)
- DCK (SC70-6 and SC70-5)
- DRL (SOT563-6)

The DIP Adapter EVM may also be used with terminal strips or may be wired directly to existing circuits.

### 11.1.1.3 Universal Operational Amplifier EVM

The Universal Op Amp evalutaion module (EVM) is a series of general-purpose, blank circuit boards that simplify prototyping circuits for a variety of IC package types. The EVM board design allows many different circuits to be constructed easily and quickly. Five models are offered, with each model intended for a specific package type. The PDIP, SOIC, VSSOP, TSSOP, and SOT-23 packages are all supported.

#### Note

These boards are unpopulated, so users must provide their own ICs. TI recommends requesting several op amp device samples when ordering the Universal Op Amp EVM.

### 11.1.1.4 TI Precision Designs

TI Precision Designs are analog solutions created by TI's precision analog applications experts. These designs offer the theory of operation, component selection, simulation, complete PCB schematic and layout, bill of materials, and measured performance of many useful circuits.

### 11.1.1.5 WEBENCH® Filter Designer

The WEBENCH® Filter Designer is a simple, powerful, and easy-to-use active filter design program. The WEBENCH® Filter Designer lets you create optimized filter designs using a selection of TI operational amplifiers and passive components from TI's vendor partners.

Available as a web-based tool from the WEBENCH® Design Center, the WEBENCH® Filter Designer allows you to design, optimize, and simulate complete multistage active filter solutions within minutes.

## 11.2 Documentation Support

### 11.2.1 Related Documentation

The following documents are relevant to using the OPAx210 and recommended for reference. All are available for download at <a href="https://www.ti.com">www.ti.com</a> (unless otherwise noted):

- Texas Instruments, OPA827 Low-Noise, High-Precision, JFET-Input Operational Amplifier data sheet
- Texas Instruments, OPA2x11 1.1-nv√Hz Noise, Low-Power, Precision Operational Amplifier data sheet
- Texas Instruments, OPA210, OPA2210, OPA4210 EMI Immunity Performance technical brief
- Texas Instruments, OPAx209 2.2-nV√Hz, Low-Power, 36-V Operational Amplifier data sheet
- Texas Instruments, Microcontroller PWM to 12-Bit Analog Out design guide
- · Texas Instruments, Capacitive Load Drive Solution Using an Isolation Resistor design guide
- Texas Instruments, Noise Measurement Post Amp design guide

### 11.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 11.4 サポート・リソース

TI E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。

リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。 TI の使用条件を参照してください。

### 11.5 Trademarks

TINA™ is a trademark of DesignSoft, Inc.

TINA-TI™ and TI E2E™ are trademarks of Texas Instruments.

WEBENCH® is a registered trademark of Texas Instruments.

すべての商標は、それぞれの所有者に帰属します。

## 11.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 11.7 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com

22-Dec-2025

## **PACKAGING INFORMATION**

| Orderable part number | Status (1) | Material type | Package   Pins   | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|------------|---------------|------------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
| OPA210IDBVR           | Active     | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 26T2             |
| OPA210IDBVR.B         | Active     | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 26T2             |
| OPA210IDBVT           | Active     | Production    | SOT-23 (DBV)   5 | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 26T2             |
| OPA210IDBVT.B         | Active     | Production    | SOT-23 (DBV)   5 | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 26T2             |
| OPA210IDBVTG4         | Active     | Production    | SOT-23 (DBV)   5 | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 26T2             |
| OPA210IDBVTG4.B       | Active     | Production    | SOT-23 (DBV)   5 | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 26T2             |
| OPA210IDGKR           | Active     | Production    | VSSOP (DGK)   8  | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 2D5J             |
| OPA210IDGKR.B         | Active     | Production    | VSSOP (DGK)   8  | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 2D5J             |
| OPA210IDGKRG4         | Active     | Production    | VSSOP (DGK)   8  | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 2D5J             |
| OPA210IDGKRG4.B       | Active     | Production    | VSSOP (DGK)   8  | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 2D5J             |
| OPA210IDGKT           | Active     | Production    | VSSOP (DGK)   8  | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 2D5J             |
| OPA210IDGKT.B         | Active     | Production    | VSSOP (DGK)   8  | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 2D5J             |
| OPA210IDR             | Active     | Production    | SOIC (D)   8     | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | OPA210           |
| OPA210IDR.B           | Active     | Production    | SOIC (D)   8     | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | OPA210           |
| OPA210IDT             | Active     | Production    | SOIC (D)   8     | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | OPA210           |
| OPA210IDT.B           | Active     | Production    | SOIC (D)   8     | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | OPA210           |
| OPA2210ID             | Active     | Production    | SOIC (D)   8     | 75   TUBE             | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | OP2210           |
| OPA2210ID.B           | Active     | Production    | SOIC (D)   8     | 75   TUBE             | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | OP2210           |
| OPA2210IDG4           | Active     | Production    | SOIC (D)   8     | 75   TUBE             | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | OP2210           |
| OPA2210IDG4.B         | Active     | Production    | SOIC (D)   8     | 75   TUBE             | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | OP2210           |
| OPA2210IDGKR          | Active     | Production    | VSSOP (DGK)   8  | 2500   LARGE T&R      | Yes             | NIPDAU   SN<br>  NIPDAUAG     | Level-2-260C-1 YEAR        | -40 to 125   | 1OHQ             |
| OPA2210IDGKR.B        | Active     | Production    | VSSOP (DGK)   8  | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 10HQ             |
| OPA2210IDGKT          | Active     | Production    | VSSOP (DGK)   8  | 250   SMALL T&R       | Yes             | NIPDAU   SN<br>  NIPDAUAG     | Level-2-260C-1 YEAR        | -40 to 125   | 1OHQ             |
| OPA2210IDGKT.B        | Active     | Production    | VSSOP (DGK)   8  | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 10HQ             |
| OPA2210IDR            | Active     | Production    | SOIC (D)   8     | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | OP2210           |
| OPA2210IDR.B          | Active     | Production    | SOIC (D)   8     | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | OP2210           |
| OPA2210IDRGR          | Active     | Production    | SON (DRG)   8    | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | O2210            |
| OPA2210IDRGR.B        | Active     | Production    | SON (DRG)   8    | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | O2210            |



## PACKAGE OPTION ADDENDUM



www.ti.com 22-Dec-2025

| Orderable part number | Status | Material type | Package   Pins | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
| OPA2210IDRGT          | Active | Production    | SON (DRG)   8  | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | O2210            |
| OPA2210IDRGT.B        | Active | Production    | SON (DRG)   8  | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | O2210            |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

- (3) RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.
- (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.
- (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.
- (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.



www.ti.com 24-Jul-2025

## TAPE AND REEL INFORMATION





| Γ | A0 | Dimension designed to accommodate the component width     |
|---|----|-----------------------------------------------------------|
|   | В0 | Dimension designed to accommodate the component length    |
|   | K0 | Dimension designed to accommodate the component thickness |
|   | W  | Overall width of the carrier tape                         |
|   | P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| OPA210IDBVR   | SOT-23          | DBV                | 5 | 3000 | 180.0                    | 8.4                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| OPA210IDBVT   | SOT-23          | DBV                | 5 | 250  | 180.0                    | 8.4                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| OPA210IDBVTG4 | SOT-23          | DBV                | 5 | 250  | 180.0                    | 8.4                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| OPA210IDGKR   | VSSOP           | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| OPA210IDGKRG4 | VSSOP           | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| OPA210IDGKT   | VSSOP           | DGK                | 8 | 250  | 180.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| OPA210IDR     | SOIC            | D                  | 8 | 3000 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| OPA2210IDGKR  | VSSOP           | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.25       | 3.35       | 1.25       | 8.0        | 12.0      | Q1               |
| OPA2210IDGKT  | VSSOP           | DGK                | 8 | 250  | 330.0                    | 12.4                     | 5.25       | 3.35       | 1.25       | 8.0        | 12.0      | Q1               |
| OPA2210IDR    | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| OPA2210IDRGR  | SON             | DRG                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| OPA2210IDRGT  | SON             | DRG                | 8 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |



www.ti.com 24-Jul-2025



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| OPA210IDBVR   | SOT-23       | DBV             | 5    | 3000 | 213.0       | 191.0      | 35.0        |
| OPA210IDBVT   | SOT-23       | DBV             | 5    | 250  | 213.0       | 191.0      | 35.0        |
| OPA210IDBVTG4 | SOT-23       | DBV             | 5    | 250  | 213.0       | 191.0      | 35.0        |
| OPA210IDGKR   | VSSOP        | DGK             | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| OPA210IDGKRG4 | VSSOP        | DGK             | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| OPA210IDGKT   | VSSOP        | DGK             | 8    | 250  | 213.0       | 191.0      | 35.0        |
| OPA210IDR     | SOIC         | D               | 8    | 3000 | 353.0       | 353.0      | 32.0        |
| OPA2210IDGKR  | VSSOP        | DGK             | 8    | 2500 | 366.0       | 364.0      | 50.0        |
| OPA2210IDGKT  | VSSOP        | DGK             | 8    | 250  | 366.0       | 364.0      | 50.0        |
| OPA2210IDR    | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| OPA2210IDRGR  | SON          | DRG             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| OPA2210IDRGT  | SON          | DRG             | 8    | 250  | 210.0       | 185.0      | 35.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025

## **TUBE**



\*All dimensions are nominal

| Device        | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|---------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| OPA2210ID     | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| OPA2210ID.B   | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| OPA2210IDG4   | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| OPA2210IDG4.B | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |



SMALL OUTLINE TRANSISTOR



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
  3. Reference JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
- 5. Support pin may differ or may not be present.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





SMALL OUTLINE PACKAGE



### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.



3 x 3, 0.5 mm pitch

PLASTIC SMALL OUTLINE - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





PLASTIC SMALL OUTLINE - NO LEAD



### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.





SMALL OUTLINE INTEGRATED CIRCUIT



### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TIの製品は、TIの販売条件、TIの総合的な品質ガイドライン、 ti.com または TI 製品などに関連して提供される他の適用条件に従い提供されます。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 TI がカスタム、またはカスタマー仕様として明示的に指定していない限り、TI の製品は標準的なカタログに掲載される汎用機器です。

お客様がいかなる追加条項または代替条項を提案する場合も、TIはそれらに異議を唱え、拒否します。

Copyright © 2025, Texas Instruments Incorporated

最終更新日:2025 年 10 月