# **VOLTAGE OUTPUT PROGRAMMABLE SENSOR CONDITIONER**

Check for Samples: PGA309-HT

#### **FEATURES**

- **Complete Bridge Sensor Conditioner**
- **Voltage Output: Ratiometric or Absolute**
- Digital Cal: No Potentiometers/Sensor Trims
- **Sensor Error Compensation** 
  - Span, Offset, and Temperature Drifts
- Low Error, Time-Stable
- **Sensor Linearization Circuitry**
- **Temperature Sense: Internal or External**
- **Calibration Lookup Table Logic** 
  - Uses External EEPROM (SOT23-5)
- Over/Under-Scale Limiting
- **Sensor Fault Detection**
- +2.7V TO +5.5V Operation
- **Small TSSOP-16 Package**

#### **APPLICATIONS**

- **Bridge Sensors**
- **Remote 4-20mA Transmitters**
- Strain, Load, and Weigh Scales
- **Automotive Sensors**

## SUPPORTS EXTREME TEMPERATURE **APPLICATIONS**

- **Controlled Baseline**
- One Assembly and Test Site
- **One Fabrication Site**
- Available in Extreme (-55°C to 150°C) Temperature Range (1)
- **Extended Product Life Cycle**
- **Extended Product-Change Notification**
- **Product Traceability**
- Texas Instruments high temperature products utilize highly optimized silicon (die) solutions with design and process enhancements to maximize performance over extended temperatures. All devices are characterized and qualified for 1000 hours continuous operating life at maximum rated temperature.

#### **EVALUATION TOOLS**

- Hardware Designer's Kit (PGA309EVM)
  - Temperature Eval of PGA309 + Sensor
  - Full Programming of PGA309
  - Sensor Compensation Analysis Tool
- (1) Custom temperature ranges available

#### DESCRIPTION

The PGA309 is a programmable analog signal conditioner designed for bridge sensors. The analog signal path amplifies the sensor signal and provides digital calibration for zero, span, zero drift, span drift, and sensor linearization errors with applied stress (pressure, strain, etc.). The calibration is done via a One-Wire digital serial interface or through a Two-Wire industry-standard connection. The calibration parameters are stored in external nonvolatile memory (typically SOT23-5) to eliminate manual trimming and achieve long-term stability.

The all-analog signal path contains a 2x2 input multiplexer (mux), auto-zero programmable-gain instrumentation amplifier, linearization circuit, voltage reference, internal oscillator, control logic, and an output amplifier. Programmable level shifting compensates for sensor dc offsets.

The core of the PGA309 is the precision, low-drift, no 1/f noise Front-End PGA (Programmable Gain Amplifier). The overall gain of the Front-End PGA + Output Amplifier can be adjusted from 2.7V/V to 1152V/V. The polarity of the inputs can be switched through the input mux to accommodate sensors with unknown polarity output. The Fault Monitor circuit detects and signals sensor burnout, overload, and system fault conditions.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.



For reference application information, see the commercial device PGA309 User's Guide (SBOU024) available for download at www.ti.com.



18

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# ORDERING INFORMATION(1)

| T <sub>J</sub> | PACKAGE       | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|---------------|-----------------------|------------------|
| –55°C to 150°C | TSSOP-16 (PW) | PGA309ASPWT           | PGA309AS         |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

# **ABSOLUTE MAXIMUM RATINGS**(1)

Over operating free-air temperature range, unless otherwise noted.

|                                    | PARAMETER                                        | PGA309                       | UNIT |
|------------------------------------|--------------------------------------------------|------------------------------|------|
| Supply Voltage,                    | V <sub>SD</sub> , V <sub>SD</sub>                | +7.0                         | V    |
| Input Voltage, V                   | <sub>IN1</sub> , V <sub>IN2</sub> <sup>(2)</sup> | −0.3 to V <sub>SA</sub> +0.3 | V    |
| Input Current, V                   | <sub>FB</sub> , V <sub>OUT</sub>                 | ±150                         | mA   |
| Input Current                      |                                                  | ±10                          | mA   |
| Output Current I                   | _imit                                            | 50                           | mA   |
| Storage Temper                     | ature Range                                      | -60 to +150                  | °C   |
| Operating Temp                     | erature Range                                    | -55 to +150                  | °C   |
| Junction Tempe                     | rature                                           | +170                         | °C   |
| ESD Ratings Human Body Model (HBM) |                                                  | 4                            | kV   |

<sup>(1)</sup> Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied.

#### THERMAL INFORMATION

|                  |                                                             | PGA309-HT |       |
|------------------|-------------------------------------------------------------|-----------|-------|
|                  | THERMAL METRIC <sup>(1)</sup>                               | PW        | UNITS |
|                  |                                                             | 16 PINS   |       |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance (2)                  | 95.3      |       |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance <sup>(3)</sup>    | 28.1      |       |
| $\theta_{JB}$    | Junction-to-board thermal resistance (4)                    | 41.4      | 90044 |
| ΨЈТ              | Junction-to-top characterization parameter <sup>(5)</sup>   | 1.4       | °C/W  |
| ΨЈВ              | Junction-to-board characterization parameter <sup>(6)</sup> | 40.6      |       |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance (7)            | N/A       |       |

- (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.
- (2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.
- (3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.
- (4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.
- (5) The junction-to-top characterization parameter, ψ<sub>JT</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).
- (6) The junction-to-board characterization parameter, ψ<sub>JB</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).
- (7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

Product Folder Links: PGA309-HT

<sup>(2)</sup> Input terminals are diode-clamped to the power-supply rails. Input signals that can swing more than 0.5V beyond the supply rails should be current limited to 10mA or less.



#### **ELECTRICAL CHARACTERISTICS**

**Boldface** limits apply over the specified temperature range,  $T_J = -55^{\circ}\text{C}$  to  $+150^{\circ}\text{C}$ .

At  $T_J$  = +25°C,  $V_{SA}$  =  $V_{SD}$  = +5V ( $V_{SA}$  =  $V_{SUPPLY\ ANALOG}$ ,  $V_{SD}$  =  $V_{SUPPLY\ DIGITAL}$ ;  $V_{SA}$  must equal  $V_{SD}$ ),  $GND_D$  =  $GND_A$  = 0, and  $V_{REF}$  =  $REF_{IN}/REF_{OUT}$  = +5V, unless otherwise noted.

|                                                                                 |                                                                     |     | PGA309                        |                       | _            |  |
|---------------------------------------------------------------------------------|---------------------------------------------------------------------|-----|-------------------------------|-----------------------|--------------|--|
| PARAMETER                                                                       | CONDITIONS                                                          | MIN | TYP                           | MAX                   | UNIT         |  |
| Front-End PGA + Output Amplifier                                                |                                                                     |     |                               |                       |              |  |
| V <sub>OUT</sub> /V <sub>IN</sub> Differential Signal Gain Range <sup>(1)</sup> | Fine gain adjust = 1                                                |     | 8 to 1152                     |                       | V/V          |  |
|                                                                                 | Front-End PGA Gains: 4, 8, 16, 23.27, 32, 42.67, 64, 128            |     |                               |                       |              |  |
|                                                                                 | Output Amplifier gains: 2, 2.4, 3, 3.6, 4.5, 6, 9                   |     |                               |                       |              |  |
| Input Voltage Noise Density                                                     | f = 1kHz                                                            |     | 210                           |                       | nV/√Hz       |  |
| V <sub>OUT</sub> Slew Rate                                                      |                                                                     |     | 0.5                           |                       | V/µs         |  |
| V <sub>OUT</sub> Settling Time (0.01%)                                          | $V_{OUT}/V_{IN}$ Differential gain = 8, $R_L = 5k\Omega$    200pF   |     | 6                             |                       | μs           |  |
| V <sub>OUT</sub> Settling Time (0.01%)                                          | $V_{OUT}/V_{IN}$ Differential gain = 191, $R_L = 5k\Omega$    200pF |     | 4.1                           |                       | μs           |  |
| V <sub>OUT</sub> Nonlinearity                                                   |                                                                     |     | 0.002                         |                       | %FSR         |  |
| External Sensor Output Sensitivity                                              | $V_{SA} = V_{SD} = V_{EXC} = +5V$                                   |     | 1 to 245                      |                       | mV/V         |  |
| Front-End PGA                                                                   |                                                                     |     |                               |                       |              |  |
| Auto-Zero Internal Frequency                                                    |                                                                     |     | 7                             |                       | kHz          |  |
| Offset Voltage (RTI)(2)                                                         | Coarse offset adjust disabled                                       |     | ±3                            | ±70                   | μV           |  |
| vs Supply Voltage, V <sub>SA</sub>                                              |                                                                     |     | ±2                            |                       | μV/V         |  |
| vs Common-Mode Voltage                                                          | G <sub>F</sub> = Front-End PGA gain                                 |     | 1500/G <sub>F</sub>           | 6500/G <sub>F</sub>   | μV/V         |  |
| Linear Input Voltage Range <sup>(3)</sup>                                       |                                                                     | 0.2 |                               | V <sub>SA</sub> - 1.5 | v            |  |
| Input Bias Current                                                              |                                                                     |     | 0.1                           | 1.5                   | nA           |  |
| Input Impedance: Differential                                                   |                                                                     |     | 30    6                       |                       | GΩ    pF     |  |
| Input Impedance: Common-Mode                                                    |                                                                     |     | 50    20                      |                       | GΩ    pF     |  |
| Input Voltage Noise                                                             | 0.1Hz to 10Hz, G <sub>F</sub> = 128                                 |     | 4                             |                       | $\mu V_{PP}$ |  |
| PGA Gain                                                                        |                                                                     |     |                               |                       |              |  |
| Gain Range Steps                                                                | 4, 8, 16, 23.27, 32, 42.67, 64, 128                                 |     | 4 to 128                      |                       | V/V          |  |
| Initial Gain Error                                                              | G <sub>F</sub> = 4 to 42                                            |     | 0.2                           | ±1.3                  | %            |  |
|                                                                                 | G <sub>F</sub> = 64                                                 |     | 0.25                          | ±1.3                  | %            |  |
|                                                                                 | G <sub>F</sub> = 128                                                |     | 0.3                           | ±1.6                  | %            |  |
| vs Temperature                                                                  | ·                                                                   |     | 10                            |                       | ppm/°C       |  |
| Output Voltage Range                                                            |                                                                     |     | 0.05 to V <sub>SA</sub> - 0.1 |                       | v            |  |
| Bandwidth                                                                       | Gain = 4                                                            |     | 400                           |                       | kHz          |  |
|                                                                                 | Gain = 128                                                          |     | 60                            |                       | kHz          |  |
| Coarse Offset Adjust<br>(RTI of Front-End PGA)                                  |                                                                     |     |                               |                       |              |  |
| Range                                                                           | ±(14)(V <sub>REF</sub> )(0.00085)                                   | ±55 | ±59.5                         | ±65                   | mV           |  |
| vs Temperature                                                                  | _(` /(` REF/(======)                                                |     | 0.004                         |                       | %/°C         |  |
| Drift                                                                           | ±14 steps, 4-bit + sign                                             |     | 4                             |                       | mV           |  |
| Fine Offset Adjust (Zero DAC) (RTO of the Front-End PGA) <sup>(2)</sup>         |                                                                     |     |                               |                       |              |  |
| Programming Range                                                               |                                                                     | 0   |                               | $V_{REF}$             | V            |  |
| Output Voltage Range                                                            |                                                                     | 0.1 |                               | V <sub>SA</sub> – 0.1 | V            |  |
| Resolution                                                                      | 65,536 steps, 16-bit DAC                                            | ٠   | 73                            | - OM 011              | μ∨           |  |
| Integral Nonlinearity                                                           | 23,222 23,60                                                        |     | 20                            |                       | LSB          |  |
| Differential Nonlinearity                                                       |                                                                     |     | 0.5                           |                       | LSB          |  |
| Gain Error                                                                      |                                                                     |     | 0.1                           |                       | %            |  |
| Gain Error Drift                                                                |                                                                     |     | 10                            |                       | ppm/°C       |  |
|                                                                                 |                                                                     |     |                               |                       |              |  |
| Offset                                                                          |                                                                     |     | 5                             |                       | mV           |  |

<sup>(1)</sup> PGA309 total differential gain from input (V<sub>IN1</sub> – V<sub>IN2</sub>) to output (V<sub>OUT</sub>). V<sub>OUT</sub> / (V<sub>IN1</sub> – V<sub>IN2</sub>) = (Front-end PGA gain) × (Output Amplifier gain) × (Gain DAC).

Submit Documentation Feedback

Copyright © 2013, Texas Instruments Incorporated

<sup>(2)</sup> RTI = Referred-to-input. RTO = referred to output.

<sup>(3)</sup> Linear input range is the allowed min/max voltage on the V<sub>IN1</sub> and V<sub>IN2</sub> pins for the input PGA to continue to operate in a linear region. The allowed common-mode and differential voltage depends on gain and offset settings. Refer to the Gain Scaling section for more information.

# **ELECTRICAL CHARACTERISTICS (continued)**

**Boldface** limits apply over the specified temperature range,  $T_J = -55^{\circ}\text{C}$  to +150°C. At  $T_J = +25^{\circ}\text{C}$ ,  $V_{SA} = V_{SD} = +5\text{V}$  ( $V_{SA} = V_{SUPPLY~ANALOG}$ ,  $V_{SD} = V_{SUPPLY~DIGITAL}$ ;  $V_{SA}$  must equal  $V_{SD}$ ),  $V_{SD} = V_{SUPPLY~DIGITAL}$ , and  $V_{REF} = REF_{IN}/REF_{OUT} = +5\text{V}$ , unless otherwise noted.

|                                              |                                                                |     | PGA309    | T                    | _      |  |
|----------------------------------------------|----------------------------------------------------------------|-----|-----------|----------------------|--------|--|
| PARAMETER                                    | CONDITIONS                                                     | MIN | TYP       | MAX                  | UNIT   |  |
| Output Fine Gain Adjust (Gain DAC)           |                                                                |     |           |                      |        |  |
| Range                                        |                                                                |     | 0.33 to 1 |                      | V/V    |  |
| Resolution                                   | 65,536 steps, 16-bit DAC                                       |     | 10        |                      | μV/V   |  |
| Integral Nonlinearity                        |                                                                |     | 20        |                      | LSB    |  |
| Differential Nonlinearity                    |                                                                |     | 0.5       |                      | LSB    |  |
| Output Amplifier                             |                                                                |     |           |                      |        |  |
| Offset Voltage (RTI of Output Amplifier) (4) |                                                                |     | 3         |                      | mV     |  |
| vs Temperature                               |                                                                |     | 5         |                      | μV/°C  |  |
| vs Supply Voltage, V <sub>SA</sub>           |                                                                |     | 30        |                      | μV/V   |  |
| Common-Mode Input Range                      |                                                                | 0   |           | V <sub>S</sub> – 1.5 | V      |  |
| Input Bias Current                           |                                                                |     | 100       |                      | pA     |  |
| Amplifier Internal Gain                      |                                                                |     |           |                      |        |  |
| Gain Range Steps                             | 2, 2.4, 3, 3.6, 4.5, 6, 9                                      |     | 2 to 9    |                      | V/V    |  |
| Initial Gain Error                           | 2, 2.4, 3.6                                                    |     | 0.25      | ±1.1                 | %      |  |
|                                              | 4.5                                                            |     | 0.3       | ±1.3                 | %      |  |
|                                              | 6                                                              |     | 0.4       | ±1.6                 | %      |  |
|                                              | 9                                                              |     | 0.6       | ±2.0                 | %      |  |
| vs Temperature                               | 2, 2.4, 3.6                                                    |     | 5         |                      | ppm/°C |  |
|                                              | 4.5                                                            |     | 5         |                      | ppm/°C |  |
|                                              | 6                                                              |     | 15        |                      | ppm/°C |  |
|                                              | 9                                                              |     | 30        |                      | ppm/°C |  |
| Output Voltage Range <sup>(5)</sup>          | $R_L = 10k\Omega$                                              | 0.1 |           | 4.9                  | V      |  |
| Open-Loop Gain                               |                                                                |     | 115       |                      | dB     |  |
| Gain-Bandwidth Product                       |                                                                |     | 2         |                      | MHz    |  |
| Phase Margin                                 | Gain = 2, C <sub>L</sub> = 200pF                               |     | 45        |                      | deg    |  |
| Output Resistance                            | AC Small-signal, open-loop, f = 1MHz, I <sub>O</sub> = 0       |     | 675       |                      | Ω      |  |
| Over- and Under-Scale Limits                 | V <sub>REF</sub> = 4.096                                       |     |           |                      |        |  |
| Over-Scale Thresholds                        | Ratio of V <sub>REF</sub> , Register 5—bits D5, D4, D3 = '000' |     | 0.9708    |                      |        |  |
|                                              | Ratio of V <sub>REF</sub> , Register 5—bits D5, D4, D3 = '001' |     | 0.9610    |                      |        |  |
|                                              | Ratio of V <sub>REF</sub> , Register 5—bits D5, D4, D3 = '010' |     | 0.9394    |                      |        |  |
|                                              | Ratio of V <sub>REF</sub> , Register 5—bits D5, D4, D3 = '011' |     | 0.9160    |                      |        |  |
|                                              | Ratio of V <sub>REF</sub> , Register 5—bits D5, D4, D3 = '100' |     | 0.9102    |                      |        |  |
|                                              | Ratio of V <sub>REF</sub> , Register 5—bits D5, D4, D3 = '101' |     | 0.7324    |                      |        |  |
|                                              | Ratio of V <sub>REF</sub> , Register 5—bits D5, D4, D3 = '110' |     | 0.5528    |                      |        |  |
| Over-Scale Comparator Offset                 |                                                                | -22 | +60       | +114                 | mV     |  |
| Over-Scale Comparator Offset Drift           |                                                                |     | +0.37     |                      | mV/°C  |  |
| Under-Scale Thresholds                       | Ratio of V <sub>REF</sub> , Register 5—bits D2, D1, D0 = '111' |     | 0.0605    |                      |        |  |
|                                              | Ratio of V <sub>REF</sub> , Register 5—bits D2, D1, D0 = '110' |     | 0.0547    |                      |        |  |
|                                              | Ratio of V <sub>REF</sub> , Register 5—bits D2, D1, D0 = '101' |     | 0.0507    |                      |        |  |
|                                              | Ratio of V <sub>REF</sub> , Register 5—bits D2, D1, D0 = '100' |     | 0.0449    |                      |        |  |
|                                              | Ratio of V <sub>REF</sub> , Register 5—bits D2, D1, D0 = '011' |     | 0.0391    |                      |        |  |
|                                              | Ratio of V <sub>REF</sub> , Register 5—bits D2, D1, D0 = '010  |     | 0.0352    |                      |        |  |
|                                              | Ratio of V <sub>REF</sub> , Register 5—bits D2, D1, D0 = '001' |     | 0.0293    |                      |        |  |
|                                              | Ratio of V <sub>REF</sub> , Register 5—bits D2, D1, D0 = '000' |     | 0.0254    |                      |        |  |
| Under-Scale Comparator Offset                |                                                                | -93 | -50       | +7                   | mV     |  |
| Under-Scale Comparator Offset Drift          |                                                                |     | -0.15     |                      | mV/°C  |  |

RTI = Referred-to-input. RTO = referred to output. Unless limited by the over/under-scale setting.



# **ELECTRICAL CHARACTERISTICS (continued)**

Boldface limits apply over the specified temperature range,  $T_J = -55^{\circ}\text{C}$  to +150°C.

At  $T_J = +25^{\circ}C$ ,  $V_{SA} = V_{SD} = +5V$  ( $V_{SA} = V_{SUPPLY\ ANALOG}$ ,  $V_{SD} = V_{SUPPLY\ DIGITAL}$ ;  $V_{SA}$  must equal  $V_{SD}$ ),  $GND_D = GND_A = 0$ , and  $V_{REF} = REF_{IN}/REF_{OUT} = +5V$ , unless otherwise noted.

|                                                      |                                                     | <u> </u> | _                                              |                      |           |
|------------------------------------------------------|-----------------------------------------------------|----------|------------------------------------------------|----------------------|-----------|
| PARAMETER                                            | CONDITIONS                                          | MIN      | TYP                                            | MAX                  | UNIT      |
| Fault Monitor Circuit                                |                                                     |          |                                                |                      |           |
| INP_HI, INN_HI Comparator Threshold                  | See (6)                                             | \        | / <sub>SA</sub> - 1.2 or V <sub>EXC</sub> - 0. | 1                    | V         |
| INP_LO, INN_LO Comparator Threshold                  |                                                     | 40       | 100                                            |                      | mV        |
| A1SAT_HI, A2SAT_HI Comparator Threshold              |                                                     |          | V <sub>SA</sub> - 0.12                         |                      | V         |
| A1SAT_LO, A2SAT_LO Comparator Threshold              |                                                     |          | V <sub>SA</sub> - 0.12                         |                      | V         |
| A3_VCM Comparator Threshold                          |                                                     |          | V <sub>SA</sub> - 1.2                          |                      | V         |
| Comparator Hysteresis                                |                                                     |          | 20                                             |                      | mV        |
| Internal Voltage Reference                           |                                                     |          |                                                |                      |           |
| V <sub>REF1</sub>                                    | Register 3, bit D9 = 1                              | 2.43     | 2.5                                            | 2.53                 | V         |
|                                                      |                                                     | 2.18     |                                                | 2.7                  | v         |
| V <sub>REF1</sub> Drift vs Temperature               |                                                     |          | +10                                            |                      | ppm/°0    |
| $V_{REF2}$ $I_{PU}$                                  | Register 3, bit D9 = 0                              | 4.0      | 4.096                                          | 4.14                 | V         |
|                                                      |                                                     | 3.85     |                                                | 4.22                 | v         |
| V <sub>REF2</sub> Drift vs Temperature               |                                                     |          | +10                                            |                      | ppm/°0    |
| Input Current REF <sub>IN</sub> /REF <sub>OUT</sub>  | Internal V <sub>REF</sub> disabled                  |          | 100                                            |                      | μA        |
| Output Current REF <sub>IN</sub> /REF <sub>OUT</sub> | $V_{SA} > 2.7V$ for $V_{REF} = 2.5V$                |          | 1                                              |                      | mA        |
| 50.                                                  | $V_{SA} > 4.3V$ for $V_{REF} = 4.096V$              |          | 1                                              |                      | mA        |
| Temperature Sense Circuitry (ADC)                    | OA NE                                               |          |                                                |                      |           |
| Internal Temperature Measurement                     | Register 6, bit D9 = 1                              |          |                                                |                      |           |
| Accuracy                                             | 3,                                                  |          | ±2                                             |                      | °C        |
| Resolution                                           | 12-Bit + sign, twos complement data format          |          | ±0.0625                                        |                      | °C        |
| Temperature Measurement Range                        |                                                     | -55      |                                                | +150                 | °C        |
| Conversion Rate                                      | $R_1$ , $R_0 = '11'$ , 12-bit + sign resolution     |          | 24                                             |                      | ms        |
| Temperature ADC                                      | 171, 170 - 111, 12 bit 1 bigit 100010001            |          |                                                |                      |           |
| External Temperature Mode                            | Temp PGA + Temp ADC                                 |          | 1 to 8                                         |                      | V/V       |
| Gain Range Steps                                     | $G_{PGA} = 1, 2, 4, 8$                              | GND -0.2 |                                                | V <sub>SA</sub> +0.2 | V         |
| Analog Input Voltage Range                           | Орда — 1, 2, 1, 0                                   | 0.12 0.2 |                                                | V SA . U.Z           |           |
| Temperature ADC Internal REF (2.048V)                | Register 6, bit D8 = 1                              |          |                                                |                      |           |
| Full-Scale Input Voltage                             | (+Input) - (-Input)                                 |          | ±2.048/G <sub>PGA</sub>                        |                      | V         |
| Differential Input Impedance                         | (+input) ( input)                                   |          | 2.8/G <sub>PGA</sub>                           |                      | MΩ        |
|                                                      | G <sub>PGA</sub> = 1                                |          | 3.5                                            |                      | ΜΩ        |
| Common-Mode Input Impedance                          | $G_{PGA} = 1$ $G_{PGA} = 2$                         |          |                                                |                      | ΜΩ        |
|                                                      | 1 201                                               |          | 3.5                                            |                      |           |
|                                                      | $G_{PGA} = 4$                                       |          | 1.8                                            |                      | ΜΩ        |
| B 1.6                                                | $G_{PGA} = 8$                                       |          | 0.9                                            |                      | ΜΩ        |
| Resolution                                           | R1, R0 = '00', ADC2X = '0', conversion time = 8ms   |          | 11                                             |                      | Bits + Si |
|                                                      | R1, R0 = '01', ADC2X = '0', conversion time = 32ms  |          | 13                                             |                      | Bits + Si |
|                                                      | R1, R0 = '10', ADC2X = '0', conversion time = 64ms  |          | 14                                             |                      | Bits + Si |
|                                                      | R1, R0 = '11', ADC2X = '0', conversion time = 128ms |          | 15                                             |                      | Bits + Si |
| Integral Nonlinearity                                |                                                     |          | 0.004                                          |                      | %         |
| Offset Error                                         | $G_{PGA} = 1$                                       |          | 1.2                                            |                      | mV        |
|                                                      | $G_{PGA} = 2$                                       |          | 0.7                                            |                      | mV        |
|                                                      | $G_{PGA} = 4$                                       |          | 0.5                                            |                      | mV        |
|                                                      | $G_{PGA} = 8$                                       |          | 0.4                                            |                      | mV        |
| Offset Drift                                         | $G_{PGA} = 1$                                       |          | 1.2                                            |                      | μV/°C     |
|                                                      | $G_{PGA} = 2$                                       |          | 0.6                                            |                      | μV/°C     |
|                                                      | $G_{PGA} = 4$                                       |          | 0.3                                            |                      | μV/°C     |
|                                                      | $G_{PGA} = 8$                                       |          | 0.3                                            |                      | μV/°C     |

<sup>(6)</sup> When V<sub>EXC</sub> is enabled, a minimum reference selector circuit becomes the reference for the comparator threshold. This minimum reference selector circuit uses V<sub>EXC</sub> – 100mV and V<sub>SA</sub> – 1.2V and compares the V<sub>INX</sub> pin to the lower of the two references. This configuration ensures accurate fault monitoring in conditions where V<sub>EXC</sub> might be higher or lower than the input CMR of the PGA input amplifier relative to V<sub>SA</sub>.

# **ELECTRICAL CHARACTERISTICS (continued)**

**Boldface** limits apply over the specified temperature range,  $T_J = -55^{\circ}\text{C}$  to +150°C. At  $T_J = +25^{\circ}\text{C}$ ,  $V_{SA} = V_{SD} = +5\text{V}$  ( $V_{SA} = V_{SUPPLY~ANALOG}$ ,  $V_{SD} = V_{SUPPLY~DIGITAL}$ ;  $V_{SA}$  must equal  $V_{SD}$ ),  $V_{SD} = V_{SUPPLY~DIGITAL}$ , and  $V_{REF} = REF_{IN}/REF_{OUT} = +5\text{V}$ , unless otherwise noted.

|                                                                      |                                                     |     | PGA309                               |     |             |
|----------------------------------------------------------------------|-----------------------------------------------------|-----|--------------------------------------|-----|-------------|
| PARAMETER                                                            | CONDITIONS                                          | MIN | TYP                                  | MAX | UNIT        |
| Temperature ADC. continued                                           |                                                     |     |                                      |     |             |
| Offset vs V <sub>SA</sub>                                            | G <sub>PGA</sub> = 1                                |     | 800                                  |     | μV/V        |
|                                                                      | G <sub>PGA</sub> = 2                                |     | 400                                  |     | μV/V        |
|                                                                      | G <sub>PGA</sub> = 4                                |     | 200                                  |     | μV/V        |
|                                                                      | G <sub>PGA</sub> = 8                                |     | 150                                  |     | μV/V        |
| Gain Error                                                           |                                                     |     | 0.05                                 | 0.6 | %           |
| Gain Error Drift                                                     |                                                     |     | 5                                    |     | ppm/°C      |
| Noise                                                                | All gains                                           |     | < 1                                  |     | LSB         |
| Gain vs V <sub>SA</sub>                                              |                                                     |     | 80                                   |     | ppm/V       |
| Common-Mode Rejection                                                | At dc and G <sub>PGA</sub> = 8                      |     | 105                                  |     | dB          |
|                                                                      | At dc and G <sub>PGA</sub> = 1                      |     | 100                                  |     | dB          |
| Temp ADC Ext. REF ( $V_{REFT} = V_{REF}$ , $V_{EXC}$ , or $V_{SA}$ ) | Register 6, bit D8 = 0                              |     |                                      |     |             |
| Full-Scale Input Voltage                                             | (+Input) - (-Input)                                 |     | ±V <sub>REFT</sub> /G <sub>PGA</sub> |     | V           |
| Differential Input Impedance                                         |                                                     |     | 2.4/G <sub>PGA</sub>                 |     | ΜΩ          |
| Common-Mode Input Impedance                                          | G <sub>PGA</sub> = 1                                |     | 8                                    |     | ΜΩ          |
|                                                                      | G <sub>PGA</sub> = 2                                |     | 8                                    |     | ΜΩ          |
|                                                                      | G <sub>PGA</sub> = 4                                |     | 8                                    |     | ΜΩ          |
|                                                                      | G <sub>PGA</sub> = 8                                |     | 8                                    |     | ΜΩ          |
| Resolution                                                           | R1, R0 = '00', ADC2X = '0', conversion time = 6ms   |     | 11                                   |     | Bits + Sign |
|                                                                      | R1, R0 = '01', ADC2X = '0', conversion time = 24ms  |     | 13                                   |     | Bits + Sign |
|                                                                      | R1, R0 = '10', ADC2X = '0', conversion time = 50ms  |     | 14                                   |     | Bits + Sign |
|                                                                      | R1, R0 = '11', ADC2X = '0', conversion time = 100ms |     | 15                                   |     | Bits + Sign |
| Integral Nonlinearity                                                |                                                     |     | 0.01                                 |     | %           |
| Offset Error                                                         | G <sub>PGA</sub> = 1                                |     | 2.5                                  |     | mV          |
|                                                                      | G <sub>PGA</sub> = 2                                |     | 1.25                                 |     | mV          |
|                                                                      | G <sub>PGA</sub> = 4                                |     | 0.7                                  |     | mV          |
|                                                                      | G <sub>PGA</sub> = 8                                |     | 0.3                                  |     | mV          |
| Offset Drift                                                         | G <sub>PGA</sub> = 1                                |     | 1.5                                  |     | μV/°C       |
|                                                                      | G <sub>PGA</sub> = 2                                |     | 1.0                                  |     | μV/°C       |
|                                                                      | G <sub>PGA</sub> = 4                                |     | 0.7                                  |     | μV/°C       |
|                                                                      | G <sub>PGA</sub> = 8                                |     | 0.6                                  |     | μV/°C       |
| Gain Error                                                           |                                                     |     | -0.2                                 |     | %           |
| Gain Error Drift                                                     |                                                     |     | 2                                    |     | ppm/°C      |
| Gain vs V <sub>SA</sub>                                              |                                                     |     | 80                                   |     | ppm/V       |
| Common-Mode Rejection                                                | At dc and G <sub>PGA</sub> = 8                      |     | 100                                  |     | dB          |
|                                                                      | At dc and G <sub>PGA</sub> = 1                      |     | 85                                   |     | dB          |
| External Temperature Current Excitation I <sub>TEMP</sub>            | Register 6, bit D11 = 1                             |     |                                      |     |             |
| Current Excitation                                                   |                                                     | 5.8 | 7                                    | 8   | μΑ          |
|                                                                      |                                                     | 5.2 |                                      | 8.3 | μΑ          |
| Temperature Drift                                                    |                                                     |     | 5                                    |     | nA/°C       |
| Voltage Compliance                                                   |                                                     |     | V <sub>SA</sub> -1.2                 |     | V           |

Copyright © 2013, Texas Instruments Incorporated



# **ELECTRICAL CHARACTERISTICS (continued)**

**Boldface** limits apply over the specified temperature range,  $T_J = -55$ °C to +150°C.

At  $T_J = +25^{\circ}\text{C}$ ,  $V_{SA} = V_{SD} = +5\text{V}$  ( $V_{SA} = V_{SUPPLY \; ANALOG}$ ,  $V_{SD} = V_{SUPPLY \; DIGITAL}$ ;  $V_{SA}$  must equal  $V_{SD}$ ),  $GND_D = GND_A = 0$ , and  $V_{REF} = REF_{IN}/REF_{OUT} = +5\text{V}$ , unless otherwise noted.

|                                                               |                                                   |                       | PGA309                |                       |        |
|---------------------------------------------------------------|---------------------------------------------------|-----------------------|-----------------------|-----------------------|--------|
| PARAMETER                                                     | CONDITIONS                                        | MIN                   | TYP                   | MAX                   | UNIT   |
| Linearization Adjust and Excitation Voltage ( $V_{\text{EX}}$ | c)                                                |                       |                       |                       |        |
| Range 0                                                       | Register 3, bit D11 = 0                           |                       |                       |                       |        |
| Linearization DAC Range                                       | With respect to V <sub>FB</sub>                   |                       | -0.166 to +0.166      |                       | V/V    |
| Linearization DAC Resolution                                  | ±127 steps, 7-bit + sign                          |                       | 1.307                 |                       | mV/V   |
| V <sub>EXC</sub> Gain                                         | With respect to V <sub>REF</sub>                  |                       | 0.83                  |                       | V/V    |
| Gain Error Drift                                              | Register 3, bit D11 = 1  With respect to $V_{FB}$ |                       | 25                    |                       | ppm/°C |
| Range 1                                                       | Register 3, bit D11 = 1                           |                       |                       |                       |        |
| Linearization DAC Range                                       | With respect to V <sub>FB</sub>                   |                       | -0.124 to +0.124      |                       | V/V    |
| Linearization DAC Resolution                                  | ±127 steps, 7-bit + sign                          |                       | 0.9764                |                       | mV/V   |
| V <sub>EXC</sub> Gain                                         | With respect to V <sub>REF</sub>                  |                       | 0.52                  |                       | V/V    |
| Gain Error Drift                                              |                                                   |                       | 25                    |                       | ppm/°C |
| V <sub>EXC</sub> Range Upper Limit                            | I <sub>EXC</sub> = 5mA                            |                       | V <sub>SA</sub> -0.5  |                       | V      |
| I <sub>EXC SHORT</sub>                                        | Short-circuit V <sub>EXC</sub> output current     |                       | 50                    |                       | mA     |
| Digital Interface                                             |                                                   |                       |                       |                       |        |
| Two-Wire Compatible                                           | Bus speed                                         | 1                     |                       | 400                   | kHz    |
| One-Wire <sup>(7)</sup>                                       | Serial speed baud rate                            | 4.8K                  |                       | 38.4K                 | Bits/s |
| Maximum Lookup Table Size <sup>(8)</sup>                      |                                                   |                       | 17 x 3 x 16           |                       | Bits   |
| Two-Wire Data Rate                                            | PGA309 to EEPROM (SCL frequency)                  |                       | 65                    |                       | kHz    |
| Logic Levels                                                  |                                                   |                       |                       |                       |        |
| Input Levels (SDA, SCL, PRG, TEST)                            | Low                                               |                       |                       | 0.2 • V <sub>SD</sub> | V      |
| (SDA, SCL, PRG, TEST)                                         | High                                              | 0.7 • V <sub>SD</sub> |                       |                       | V      |
| (SDA, SCL)                                                    | Hysteresis                                        |                       | 0.1 • V <sub>SD</sub> |                       | V      |
| Pull-Up Current Source (SDA, SCL)                             |                                                   | 55                    | 85                    | 135                   | μΑ     |
| Pull-Down Current Source (TEST)                               |                                                   | 10.5                  | 25                    | 50                    | μΑ     |
| Output LOW Level (SDA, SCL, PRG)                              | Open drain, I <sub>SINK</sub> = 5mA               |                       |                       | 0.4                   | V      |
| Power Supply                                                  |                                                   |                       |                       |                       |        |
| $V_{SA}$ , $V_{SD}$                                           |                                                   | 2.8                   |                       | 5.5                   | V      |
| I <sub>SA</sub> + I <sub>SD</sub> , Quiescent Current         | $V_{SA} = V_{SD} = +5V$ , without bridge load     |                       | 1.2                   | 1.6                   | mA     |
| Power-On Reset (POR)                                          |                                                   |                       |                       |                       |        |
| Power-Up Threshold                                            | V <sub>s</sub> rising                             |                       | 2.2                   | 2.8                   | v      |
| Power-Down Threshold                                          | V <sub>s</sub> falling                            |                       | 1.7                   |                       | V      |
| Temperature Range                                             |                                                   |                       |                       |                       |        |
| Specified Performance Range                                   |                                                   | -55                   |                       | +150                  | °C     |

<sup>(7)</sup> Ensured by design, not production tested.

<sup>(8)</sup> Lookup table allows multislope compensation over temperature. Lookup table has access to 17 calibration points consisting of three adjustment values (Tx, Temperature, ZMx, Zero DAC, GMx, Gain DAC) that are stored in 16-bit data format (17x3x16 = Lookup table size).





- (1) See datasheet for absolute maximum and minimum recommended operating conditions.
- (2) Silicon operating life design goal is 10 years at 105°C junction temperature (does not include package interconnect life).
- (3) The predicted operating lifetime vs. junction temperature is based on reliability modeling using electromigration as the dominant failure mechanism affecting device wearout for the specific device process and design characteristics.
- (4) This device is qualified for 1000 hours of continuous operation at maximum rated temperature.

Figure 1. PGA309-HT Operating Life Derating Chart



#### **PIN CONFIGURATION**

# PW PACKAGE TSSOP-16 (TOP VIEW)



#### PIN DESCRIPTIONS

| PIN NO. | NAME                                  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|---------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | $V_{EXC}$                             | Bridge sensor excitation. Connect to bridge if linearization and/or internal reference for bridge excitation is to be used.                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 2       | GND <sub>A</sub>                      | Analog ground. Connect to analog ground return path for V <sub>SA</sub> . Should be same as GND <sub>D</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 3       | $V_{SA}$                              | Analog voltage supply. Connect to analog voltage supply. To be within 200mV of V <sub>SD</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 4       | V <sub>IN1</sub>                      | Signal input voltage 1. Connect to + or – output of sensor bridge. Internal multiplexer can change connection internally to Front-End PGA.                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 5       | V <sub>IN2</sub>                      | Signal input voltage 2. Connect to + or – output of sensor bridge. Internal multiplexer can change connection internally to Front-End PGA.                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 6       | V <sub>FB</sub>                       | V <sub>OUT</sub> feedback pin. Voltage feedback sense point for over/under-scale limit circuitry. When internal gain set resistors for the output amplifier are used, this is also the voltage feedback sense point for the output amplifier. V <sub>FB</sub> in combination with V <sub>SJ</sub> allows for ease of external filter and protection circuits without degrading the PGA309 V <sub>OUT</sub> accuracy. V <sub>FB</sub> must always be connected to either V <sub>OUT</sub> or the point of feedback for V <sub>OUT</sub> , if external protection is used.                               |
| 7       | V <sub>OUT</sub>                      | Analog output voltage of conditioned sensor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 8       | V <sub>SJ</sub>                       | Output amplifier summing junction. Use for output amplifier compensation when driving large capacitive loads (> 100pF) and/or for using external gain setting resistors for the output amplifier.                                                                                                                                                                                                                                                                                                                                                                                                      |
| 9       | TEST                                  | Test/External controller mode pin. Pull to GND <sub>D</sub> in normal mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 10      | V <sub>SD</sub>                       | Digital voltage supply. Connect to digital voltage supply. To be within 200mV of V <sub>SA</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 11      | $GND_D$                               | Digital ground. Connect to digital ground return path for V <sub>SD</sub> . Should be same as GND <sub>A</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 12      | PRG                                   | Single-wire interface program pin. UART-type interface for digital calibration of the PGA309 over a single wire. Can be connected to $V_{OUT}$ for a three-lead ( $V_{S}$ , GND, $V_{OUT}$ ) digitally-programmable sensor assembly.                                                                                                                                                                                                                                                                                                                                                                   |
| 13      | SCL                                   | Clock input/output for Two-Wire, industry-standard compatible interface for reading and writing digital calibration and configuration from external EEPROM. Can also communicate directly to the registers in the PGA309 through the Two-Wire, industry-standard compatible interface.                                                                                                                                                                                                                                                                                                                 |
| 14      | SDA                                   | Data input/output for Two-Wire, industry-standard compatible interface for reading and writing digital calibration and configuration from external EEPROM. Can also communicate directly to the registers in the PGA309 through the Two-Wire, industry-standard compatible interface.                                                                                                                                                                                                                                                                                                                  |
| 15      | TEMP <sub>IN</sub>                    | External temperature signal input. PGA309 can be configured to read a bridge current sense resistor as an indicator of bridge temperature, or an external temperature sensing device such as diode junction, RTD, or thermistor. This input can be internally gained by 1, 2, 4, or 8. In addition, this input can be read differentially with respect to $V_{GNDA}$ , $V_{EXC}$ , or the internal/external $V_{REF}$ . There is also an internal, register-selectable, $7\mu A$ current source ( $I_{TEMP}$ ) that can be connected to $TEMP_{IN}$ as an RTD, thermistor, or diode excitation source. |
| 16      | REF <sub>IN</sub> /REF <sub>OUT</sub> | Reference input/output pin. As an output, the internal reference (selectable as 2.5V or 4.096V) is available for system use on this pin. As an input, the internal reference may be disabled and an external reference can then be applied as the reference for the PGA309.                                                                                                                                                                                                                                                                                                                            |

Submit Documentation Feedback

Copyright © 2013, Texas Instruments Incorporated



#### TYPICAL CHARACTERISTICS

 $\text{At } T_{\text{A}} = +25 ^{\circ}\text{C}, \ V_{\text{SA}} = V_{\text{SD}} = +5 \text{V} \ (V_{\text{SA}} = V_{\text{SUPPLY ANALOG}}, \ V_{\text{SD}} = V_{\text{SUPPLY DIGITAL}}, \ V_{\text{SA}} \ \text{must equal } V_{\text{SD}}), \ \text{GND}_{\text{D}} = \text{GND}_{\text{A}} = 0, \ \text{and} \ V_{\text{REF}} = \text{REF}_{\text{IN}}/\text{REF}_{\text{OUT}} = +5 \text{V}, \ \text{unless otherwise noted}.$ 





Figure 3.



Figure 4.



Figure 5.





Figure 7.

Copyright © 2013, Texas Instruments Incorporated



# TYPICAL CHARACTERISTICS (continued)

At  $T_A = +25$ °C,  $V_{SA} = V_{SD} = +5V$  ( $V_{SA} = V_{SUPPLY\ ANALOG}$ ,  $V_{SD} = V_{SUPPLY\ DIGITAL}$ ,  $V_{SA}$  must equal  $V_{SD}$ ),  $GND_D = GND_A = 0$ , and  $V_{REF} = REF_{IN}/REF_{OUT} = +5V$ , unless otherwise noted.













100k



# **TYPICAL CHARACTERISTICS (continued)**

At  $T_A = +25$ °C,  $V_{SA} = V_{SD} = +5V$  ( $V_{SA} = V_{SUPPLY\ ANALOG}$ ,  $V_{SD} = V_{SUPPLY\ DIGITAL}$ ,  $V_{SA}$  must equal  $V_{SD}$ ),  $GND_D = GND_A = 0$ , and  $V_{REF} = REF_{IN}/REF_{OUT} = +5V$ , unless otherwise noted.



CLK CFG = 00 (default)  $e_{ND}$  ( $\mu V/\sqrt{Hz}$ ), RTI 0.1 0.01

100

INPUT VOLTAGE NOISE DENSITY

Coarse Offset Adjust = 0mV

10

Figure 14.

Frequency (Hz) Figure 15.

1k

10k





Figure 16.





Figure 19.



# TYPICAL CHARACTERISTICS (continued)

At  $T_A = +25^{\circ}C$ ,  $V_{SA} = V_{SD} = +5V$  ( $V_{SA} = V_{SUPPLY\ ANALOG}$ ,  $V_{SD} = V_{SUPPLY\ DIGITAL}$ ,  $V_{SA}$  must equal  $V_{SD}$ ),  $GND_D = GND_A = 0$ , and  $V_{REF} = REF_{IN}/REF_{OUT} = +5V$ , unless otherwise noted.





Figure 21.





20 15 10 5 -5 -10 -15 -20 0 10000 20000 30000 40000 50000 60000 70000

**GAIN DAC TYPICAL ERROR vs CODE** 

Code (LSB) Figure 24.

Product Folder Links: PGA309-HT



#### **FUNCTIONAL DESCRIPTION**

**OVERVIEW** 

The PGA309 is a programmable analog signal conditioner designed for resistive bridge sensor applications. It is a complete signal conditioner with bridge excitation, initial span and offset adjustment, temperature adjustment of span and offset, internal/external temperature measurement capability, output over-scale and under-scale limiting, fault detection, and digital calibration. The PGA309, in a calibrated sensor module, can reduce errors to the level approaching the bridge sensor repeatability. See Figure 25 for a block diagram of the PGA309. Following is a brief overview of each major function.

#### SENSOR ERROR ADJUSTMENT RANGE

The adjustment capability of the PGA309 is summarized in Table 1.

Table 1. PGA309 Adjustment Capability

| FSS (full-scale sensitivity) | 1mV/V to 245mV/V                  |
|------------------------------|-----------------------------------|
| Span TC                      | Over ±3300ppmFS/°C <sup>(1)</sup> |
| Span TC nonlinearity         | ≥ 10%                             |
| Zero offset                  | ±200%FS <sup>(2)</sup>            |
| Zero offset TC               | Over ±3000ppmFS/°C <sup>(2)</sup> |
| Zero offset TC nonlinearity  | ≥ 10%                             |
| Sensor impedance             | Down to $200\Omega^{(3)}$         |

- 1. Depends on the temperature sensing scheme.
- 2. Combined coarse and fine offset adjust.
- 3. Lower impedance possible by using a dropping resistor in series with the bridge.

#### **GAIN SCALING**

The core of the PGA309 is the precision low-drift and no 1/f noise Front-End PGA. The overall gain of the Front-End PGA + Output Amplifier can be adjusted from 2.7V/V to 1152V/V. The polarity of the inputs can be switched through the 2x2 input mux to accommodate sensors with unknown polarity output.

The Front-End PGA provides initial coarse signal gain using a no 1/f noise, auto-zero instrumentation amplifier. The fine gain adjust is accomplished by the 16-bit attenuating Gain Digital-to-Analog Converter (Gain DAC). This Gain DAC is controlled by the data in the Temperature Compensation Lookup Table driven by the Temperature Analog-to-Digital

Converter (Temp ADC). In order to compensate for second-order and higher drift nonlinearity, the span drift can be fitted to piecewise linear curves during calibration with the coefficients stored in an external nonvolatile EEPROM lookup table.

Following the fine gain adjust stage is the Output Amplifier that provides additional programmable gain. Two key output amplifier connections,  $V_{FB}$  and  $V_{SJ}$ , are brought out on the PGA309 for application flexibility. These connections allow for an accurate conditioned signal voltage while also providing a means for PGA309 output overvoltage and large capacitive loading for RFI/EMI filtering required in many end applications.

#### OFFSET ADJUSTMENT

The sensor offset adjustment is performed in two stages. The input-referred Coarse Offset Adjust DAC has approximately a  $\pm 60 \text{mV}$  offset adjustment range for a selected  $V_{REF}$  of 5V. The fine offset and the offset drift are canceled by the 16-bit Zero DAC that sums the signal with the output of the front-end instrumentation amplifier. Similar to the Gain DAC, the input digital values of the Zero DAC are controlled by the data in the Temperature Compensation Lookup Table, stored in external EEPROM, driven by the Temp ADC. The programming range of the Zero DAC is 0V to  $V_{REF}$  with an output range of 0.1V to  $V_{SA}-0.1V$ .

#### **VOLTAGE REFERENCE**

The PGA309 contains a precision low-drift voltage reference (selectable for 2.5V or 4.096V) that can be used for external circuitry through the  $\text{REF}_{\text{IN}}/\text{REF}_{\text{OUT}}$  pin. This same reference is used for the Coarse Offset Adjust DAC, Zero DAC, Over/Under-Scale Limits and sensor excitation/linearization through the  $V_{\text{EXC}}$  pin. When the internal reference is disabled, the  $\text{REF}_{\text{IN}}/\text{REF}_{\text{OUT}}$  pin should be connected to an external reference or to  $V_{\text{SA}}$  for ratiometric-scaled systems.

#### SENSOR EXCITATION AND LINEARIZATION

A dedicated circuit with a 7-bit + sign DAC for sensor voltage excitation and linearization is provided on the PGA309. This block scales the reference voltage and sums it with a portion of the PGA309 output to compensate the positive or negative bow-shaped nonlinearity exhibited by many sensors over their applied pressure range. Sensors not requiring linearization can be connected directly to the supply  $(V_{SA})$  or to the  $V_{EXC}$  pin with the Linearization DAC (Lin DAC) set to zero.

Product Folder Links: *PGA309-HT* 





Figure 25. Simplified Diagram of the PGA309 in a Typical Configuration

#### ADC FOR TEMPERATURE SENSING

The temperature sense circuitry drives the compensation for the sensor span and offset drift. Either internal or external temperature sensing is possible. The temperature can be sensed in one of the following ways:

- Bridge impedance change (excitation current sense, in the positive or negative part of the bridge), for sensors with large temperature coefficient of resistance (TCR > 0.1%/°C).
- On-chip PGA309 temperature, when the chip is located sufficiently close to the sensor.
- External diode, thermistor, or RTD placed on the sensor membrane. An internal 7µA current source may be enabled to excite these types of temperature sensors.

The temperature signal is digitized by the onboard Temp ADC. The output of the Temp ADC is used by the control digital circuit to read the data from the Lookup Table in an external EEPROM, and set the output of the Gain DAC and the Zero DAC to the calibrated values as temperature changes.

An additional function provided through the Temp ADC is the ability to read the  $V_{OUT}$  pin back through the Temp ADC input mux. This provides flexibility for a digital output through either One-Wire or Two-Wire interface, as well as the possibility for an external microcontroller to perform real-time custom calibration of the PGA309.

# EXTERNAL EEPROM AND TEMPERATURE COEFFICIENTS

The PGA309 uses an industry-standard Two-Wire external EEPROM (typically, a SOT23-5 package). A 1k-bit (minimum) EEPROM is needed when using all 17 temperature coefficients. Larger EEPROMs may be used to provide space for a serial number, lot code, or other data.

The first part of the external EEPROM contains the configuration data for the PGA309, with settings for:

- Register 3—Reference Control and Linearization
- Register 4—PGA Coarse Offset and Gain/Output Amplifier Gain
- Register 5—PGA Configuration and Over/Under-Scale Limit
- Register 6—Temp ADC Control

This section of the EEPROM contains its own individual checksum (Checksum1).

The second part of the external EEPROM contains up to 17 temperature index values and corresponding temperature coefficients for the Zero DAC and Gain DAC adjustments with measured temperature, and also contains its own checksum (Checksum2). The PGA309 lookup logic contains a linear interpolation

algorithm for accurate DAC adjustments between stored temperature indexes. This approach allows for a piecewise linear temperature compensation of up to 17 temperature indexes and associated temperature coefficients.

If either Checksum1, Checksum2, or both are incorrect, the output of the PGA309 is set to high-impedance.

#### **FAULT MONITOR**

To detect sensor burnout or a short, a set of four comparators are connected to the inputs of the Front-End PGA. If any of the inputs are taken to within 100mV of ground or V<sub>EXC</sub>, or violate the input CMR of the Front-End PGA, then the corresponding comparator sets a sensor fault flag that causes the PGA309 V<sub>OUT</sub> to be driven within 100mV of either V<sub>SA</sub> or ground, depending upon the alarm configuration (Register 5—PGA Configuration Over/Under-Scale Limit). This will be well above the set Over-Scale Limit level or well below the set Under-Scale Limit level. The state of the fault condition can be read in digital form in Register 8—Alarm Status Register. If the Over/Under-Scale Limit is disabled, the PGA309 output voltage will still be driven within 100mV of either  $V_{SA}$  or ground, depending upon the alarm configuration setting.

There are five other fault detect comparators that help detect subtle PGA309 front-end violations that could otherwise result in linear voltages at V<sub>OUT</sub> that would be interpreted as valid states. These are especially useful during factory calibration and setup, and are configured through Register 5—PGA Configuration and Over/Under-Scale Limit. The respective status of each can also be read back through Register 8—Alarm Status Register.

#### **OVER-SCALE AND UNDER-SCALE LIMITSE**

The over-scale and under-scale limit circuitry combined with the fault monitor circuitry provides a means for system diagnostics. A typical sensor-conditioned output may be scaled for 10% to 90% of the system ADC range for the sensor normal operating range. If the conditioned pressure sensor is below 4%, it is considered under-pressure; if over 96%, it is considered over-pressure.

The PGA309 over/under-scale limit circuit can be programmed individually for under-scale and over-scale values that clip or limit the PGA309 output. From a system diagnostic view, 10% to 90% of ADC range is normal operation, less than 4% is under-pressure, and greater than 96% is over-pressure. If the fault detect circuitry is used, a detected fault will cause the PGA309 output to be driven to positive or negative saturation.



If this fault flag is programmed for high, then greater than 97% ADC range will be a fault; if programmed for low. then less than 3% ADC range will be a fault. In this configuration, the system software can be used to distinguish between over- or under-pressure condition, which indicates an out-of-control process, or a sensor fault.

#### POWER-UP AND NORMAL OPERATION

The PGA309 has circuitry to detect when the power supply is applied to the PGA309, and reset the internal registers and circuitry to an initial state. This reset also occurs when the supply is detected to be invalid, so that the PGA309 is in a known state when the supply becomes valid again. The rising threshold for this circuit is typically 2.2V and the falling threshold is typically 1.7V. After the power supply becomes valid, the PGA309 waits for approximately 25ms and then attempts to read the configuration data from the external EEPROM device.

If the EEPROM has the proper flag set in address locations 0 and 1, then the PGA309 continues reading the first part of the EEPROM; otherwise, the PGA309 waits for one second before trying again. If the PGA309 detects no response from the EEPROM. the PGA309 waits for one second and tries again; otherwise, the PGA309 tries to free the bus and waits for 25ms before trying to read the EEPROM again. If a successful read of the first part of the EEPROM is accomplished, (including valid Checksum1 data), the PGA309 triggers the Temp ADC to measure temperature. For 16-bit resolution results, the converter takes approximately 125ms to complete a conversion. Once the conversion is complete, the PGA309 begins reading the Lookup Table information from the EEPROM (second part) to calculate the settings for the Gain DAC and Zero DAC.

The PGA309 reads the entire Lookup Table so that it can determine if the checksum for the Lookup Table (Checksum2) is correct. Each entry in the Lookup Table requires approximately 500µs to read from the EEPROM. Once the checksum is determined to be valid, the calculated values for the Gain and Zero DACs are updated into their respective registers, and the output amplifier is enabled. The PGA309 then begins looping through this entire procedure, starting with reading the EEPROM configuration registers from the first part of the EEPROM, then starting a new conversion on the Temp ADC, which then triggers reading the Lookup Table data from the second part of the EEPROM. This loop continues indefinitely.

#### DIGITAL INTERFACE

There are two digital interfaces on the PGA309. The PRG pin uses a One-Wire, UART-compatible interface with bit rates from 4.8Kbits/s to 38.4Kbits/s. The SDA and SCL pins together form an industry standard Two-Wire interface at clock rates from 1kHz to 400kHz. The external EEPROM uses the Two-Wire interface. Communication to the PGA309 internal registers, as well as to the external EEPROM, for programming and readback can be conducted through either digital interface.

It is also possible to connect the One-Wire communication pin, PRG, to the  $V_{\text{OUT}}$  pin in true three-wire sensor modules and still allow for programming. In this mode, the PGA309 output amplifier may be enabled for a set time period and then disabled again to allow sharing of the PRG pin with the  $V_{\text{OUT}}$  connection. This allows for both digital calibration and analog readback during sensor calibration in a three-wire sensor module.

The Two-Wire interface has timeout mechanisms to prevent bus lockup from occurring. The Two-Wire master controller in the PGA309 has a mode that attempts to free up a stuck-at-zero SDA line by issuing SCL pulses, even when the bus is not indicated as idle after a timeout period has expired. The timeout will only apply when the master portion of the PGA309 is attempting to initiate a Two-Wire communication.

#### **PGA309 TRANSFER FUNCTION**

Equation 1 shows the mathematical expression that is used to compute the output voltage,  $V_{OUT}$ . This equation can also be rearranged algebraically to solve for different terms. For example, during calibration, this equation is rearranged to solve for  $V_{IN}$ .

$$V_{\text{OUT}} = \left[ \left( \text{ mux\_sign} \cdot V_{\text{IN}} + V_{\text{Coarse\_Offset}} \right) \cdot \text{GI} + V_{\text{Zero\_DAC}} \right] \cdot \text{GD} \cdot \text{GO}$$
(1)

Where:

mux\_sign: This term changes the polarity of the input signal; value is ±1.

 $V_{IN}$ : The input signal for the PGA309;  $V_{IN}1 = V_{INP}$ ,  $V_{IN}2 = V_{INN}$ .

 $\textbf{V}_{\textbf{Coarse\_Offset}}\textbf{:}$  The coarse offset DAC output voltage.

GI: Input stage gain.

V<sub>Zero DAC</sub>: Zero DAC output voltage.

GD: Gain DAC.

GO: Output stage gain.





Figure 26. Detailed Block Diagram





# **REVISION HISTORY**

| Cr | hanges from Original (October 2013) to Revision A | Page |
|----|---------------------------------------------------|------|
| •  | Changed ELECTRICAL CHARACTERISTICS table          |      |

www.ti.com 11-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
|                       |        |               |                 |                       |      | (4)                           | (5)                        |              |                  |
| PGA309ASPWT           | Active | Production    | TSSOP (PW)   16 | 250   SMALL T&R       | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -55 to 150   | PGA<br>309AS     |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

- (3) RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.
- (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.
- (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.
- (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF PGA309-HT:

Catalog: PGA309

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 11-Nov-2025

NOTE: Qualified Version Definitions:

 $_{\bullet}$  Catalog - TI's standard catalog product

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-Jul-2025

## TAPE AND REEL INFORMATION



# TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 -

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | U     | Package<br>Drawing |    | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-------|--------------------|----|-----|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| PGA309ASPWT | TSSOP | PW                 | 16 | 250 | 180.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-Jul-2025



#### \*All dimensions are nominal

| Ì | Device      | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |  |
|---|-------------|--------------|-----------------|------|-----|-------------|------------|-------------|--|
| ı | PGA309ASPWT | TSSOP        | PW              | 16   | 250 | 213.0       | 191.0      | 35.0        |  |



SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025