# SN54BCT652, SN74BCT652 OCTAL BUS TRANSCEIVERS AND REGISTERS WITH 3-STATE OUTPUTS

SCBS038A - AUGUST 1989 - REVISED NOVEMBER 1993

- State-of-the-Art BiCMOS Design Significantly Reduces I<sub>CCZ</sub>
- ESD Protection Exceeds 2000 V Per MIL-STD-883C, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0)
- Independent Registers and Enables for A and B Buses
- Multiplexed Real-Time and Stored Data
- Power-Up High-Impedance Mode
- Package Options Include Plastic Small-Outline (DW) Packages, Ceramic Chip Carriers (FK) and Flatpacks (W), and Standard Plastic and Ceramic 300-mil DIPs (JT, NT)

### description

These devices consist of bus transceiver circuits, D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the data bus or from the internal storage registers.

Output-enable (OEAB and OEBA) inputs are provided to control the transceiver functions. Select-control (SAB and SBA) inputs are provided to select whether real-time or stored data is transferred. The circuitry used for select control eliminates the typical decoding glitch that occurs in a multiplexer during the transition between stored and real-time data. A low input selects real-time data, and a high input selects stored data. Figure 1 illustrates the four fundamental bus-management functions that can be performed with the 'BCT652.

SN54BCT652...JT OR W PACKAGE SN74BCT652...DW OR NT PACKAGE (TOP VIEW)



SN54BCT652...FK PACKAGE (TOP VIEW)



NC - No internal connection

Data on the A or B data bus, or both, can be stored in the internal D-type flip-flops by low-to-high transitions at the appropriate clock (CLKAB or CLKBA) inputs regardless of the select- or enable-control pins. When SAB and SBA are in the real-time transfer mode, it is possible to store data without using the internal D-type flip-flops by simultaneously enabling OEAB and OEBA. In this configuration each output reinforces its input. Therefore, when all other data sources to the two sets of bus lines are at high impedance, each set of bus lines remain at its last state.

The SN54BCT652 is characterized for operation over the full military temperature range of –55°C to 125°C. The SN74BCT652 is characterized for operation from 0°C to 70°C.

SCBS038A - AUGUST 1989 - REVISED NOVEMBER 1993



Figure 1. Bus-Management Functions

Pin numbers shown are for the DW, JT, NT, and W packages.



SCBS038A - AUGUST 1989 - REVISED NOVEMBER 1993

#### **FUNCTION TABLE**

| INPUTS |      | ГS         |            |                | DATA | A I/O†                   | ODERATION OR FUNCTION    |                                                   |
|--------|------|------------|------------|----------------|------|--------------------------|--------------------------|---------------------------------------------------|
| OEAB   | OEBA | CLKAB      | CLKBA      | SAB            | SBA  | A1 THRU A8               | B1 THRU B8               | OPERATION OR FUNCTION                             |
| L      | Н    | H or L     | H or L     | Х              | Х    | Input                    | Input                    | Isolation                                         |
| L      | Н    | $\uparrow$ | $\uparrow$ | Х              | X    | Input                    | Input                    | Store A and B data                                |
| Х      | Н    | $\uparrow$ | H or L     | Х              | X    | Input                    | Unspecified <sup>‡</sup> | Store A, hold B                                   |
| Н      | Н    | $\uparrow$ | $\uparrow$ | X <sup>‡</sup> | X    | Input                    | Output                   | Store A in both registers                         |
| L      | Χ    | H or L     | $\uparrow$ | Х              | X    | Unspecified <sup>‡</sup> | Input                    | Hold A, store B                                   |
| L      | L    | $\uparrow$ | $\uparrow$ | Х              | X‡   | Output                   | Input                    | Store B in both registers                         |
| L      | L    | Χ          | Χ          | Х              | L    | Output                   | Input                    | Real-time B data to A bus                         |
| L      | L    | Χ          | H or L     | Х              | Н    | Output                   | Input                    | Stored B data to A bus                            |
| Н      | Н    | Χ          | Χ          | L              | X    | Input                    | Output                   | Real-time A data to B bus                         |
| Н      | Н    | H or L     | Χ          | Н              | X    | Input                    | Output                   | Stored A data to B bus                            |
| н      | L    | H or L     | H or L     | Н              | Н    | Output                   | Output                   | Stored A data to B bus and stored B data to A bus |

<sup>†</sup> The data output functions may be enabled or disabled by a variety of level combinations at the OEAB or OEBA inputs. Data input functions are always enabled; i.e., data at the bus pins is stored on every low-to-high transition on the clock inputs.

## logic symbol§



 $<sup>\</sup>S$  This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the DW, JT, NT, and W packages.

<sup>&</sup>lt;sup>‡</sup> Select control = L; clocks can occur simultaneously. Select control = H; clocks must be staggered in order to load both registers.

### logic diagram (positive logic)



To Seven Other Channels

Pin numbers shown are for the DW, JT, NT, and W packages.

# absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub>    |                                                 | – 0.5 V to 7 V             |
|------------------------------------------|-------------------------------------------------|----------------------------|
| Input voltage range: Control inputs (se  | e Note 1)                                       | – 0.5 V to 7 V             |
| I/O ports (see Not                       | e 1)                                            | – 0.5 V to 5.5 V           |
| Voltage range applied to any output in   | the disabled or power-off state, V <sub>O</sub> | – 0.5 V to 7 V             |
| Voltage range applied to any output in   | the high state, $V_{O}$                         | – 0.5 V to V <sub>CC</sub> |
| Current into any output in the low state | : SN54BCT652                                    | 96 mA                      |
|                                          | SN74BCT652                                      | 128 mA                     |
| Operating free-air temperature range:    | SN54BCT652                                      | – 55°C to 125°C            |
|                                          | SN74BCT652                                      | 0°C to 70°C                |
| Storage temperature range                |                                                 | – 65°C to 150°C            |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: The input and output voltage ratings may be exceeded if the input and output current ratings are observed.



SCBS038A - AUGUST 1989 - REVISED NOVEMBER 1993

### recommended operating conditions

|                 |                                | SN54BCT652 |     |     | SN  | LINUT |     |      |
|-----------------|--------------------------------|------------|-----|-----|-----|-------|-----|------|
|                 |                                | MIN        | NOM | MAX | MIN | NOM   | MAX | UNIT |
| $V_{CC}$        | Supply voltage                 | 4.5        | 5   | 5.5 | 4.5 | 5     | 5.5 | V    |
| $V_{IH}$        | High-level input voltage       | 2          |     |     | 2   |       |     | V    |
| $V_{IL}$        | Low-level input voltage        |            |     | 8.0 |     |       | 0.8 | V    |
| I <sub>IK</sub> | Input clamp current            |            |     | -18 |     |       | -18 | mA   |
| I <sub>OH</sub> | High-level output current      |            |     | -12 |     |       | -15 | mA   |
| I <sub>OL</sub> | Low-level output current       |            |     | 48  |     |       | 64  | mA   |
| T <sub>A</sub>  | Operating free-air temperature | -55        |     | 125 | 0   |       | 70  | °C   |

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER         |                |                           | SN                              | 54BCT6 | 52               | SN   |      |                  |      |            |
|-------------------|----------------|---------------------------|---------------------------------|--------|------------------|------|------|------------------|------|------------|
|                   |                | TEST CONDITIONS           |                                 |        | TYP <sup>†</sup> | MAX  | MIN  | TYP <sup>†</sup> | MAX  | UNIT       |
| $V_{IK}$          |                | $V_{CC} = 4.5 \text{ V},$ | I <sub>I</sub> = -18 mA         |        |                  | -1.2 |      |                  | -1.2 | V          |
|                   |                |                           | $I_{OH} = -3 \text{ mA}$        | 2.4    | 3.3              |      | 2.4  | 3.3              |      |            |
| $V_{OH}$          |                | V <sub>CC</sub> = 4.5 V   | $I_{OH} = -12 \text{ mA}$       | 2      | 3.2              |      |      |                  |      | V          |
|                   |                |                           | $I_{OH} = -15 \text{ mA}$       |        |                  |      | 2    | 3.1              |      |            |
| V <sub>OL</sub>   |                | V 45V                     | I <sub>OL</sub> = 48 mA         |        | 0.38             | 0.55 |      |                  |      |            |
|                   |                | $V_{CC} = 4.5 \text{ V}$  | I <sub>OL</sub> = 64 mA         |        |                  |      |      | 0.42             | 0.55 | V          |
|                   | A or B port    |                           |                                 |        |                  | 1    |      |                  | 1    | 4          |
| I                 | Control inputs | $V_{CC} = 5.5 \text{ V},$ | $V_{I} = 5.5 \text{ V}$         |        |                  | 1    |      |                  | 1    | mA         |
| . +               | A or B port    | V 55V                     | V 07V                           |        |                  | 70   |      |                  | 70   | •          |
| l <sub>IH</sub> ‡ | Control inputs | $V_{CC} = 5.5 \text{ V},$ | $V_{I} = 2.7 \text{ V}$         |        |                  | 20   |      |                  | 20   | μ <b>A</b> |
| . +               | A or B port    | V 55V                     | V 05V                           |        |                  | -0.7 |      |                  | -0.7 | 4          |
| I <sub>IL</sub> ‡ | Control inputs | $V_{CC} = 5.5 \text{ V},$ | $V_{I} = 0.5 \text{ V}$         |        |                  |      |      |                  | -0.7 | mA         |
| los§              |                | $V_{CC} = 5.5 \text{ V},$ | V <sub>O</sub> = 0              | -100   |                  | -225 | -100 |                  | -225 | mA         |
| I <sub>CCL</sub>  | A or B port    | $V_{CC} = 5.5 \text{ V},$ | $V_I = 0$                       |        | 43               | 69   |      | 43               | 69   | mA         |
| I <sub>CCH</sub>  | A or B port    | $V_{CC} = 5.5 \text{ V},$ | V <sub>I</sub> = 4.5 V          |        | 6                | 10   |      | 6                | 10   | mA         |
| I <sub>CCZ</sub>  | A or B port    | $V_{CC} = 5.5 \text{ V},$ | V <sub>I</sub> = 0              |        | 10               | 17   |      | 10               | 17   | mA         |
| Ci                | Control inputs | $V_{CC} = 5 V$ ,          | V <sub>I</sub> = 2.5 V or 0.5 V |        | 6                |      |      | 6                |      | pF         |
| C <sub>io</sub>   | A or B port    | $V_{CC} = 5 V$ ,          | V <sub>O</sub> = 2.5 V or 0.5 V |        | 14               |      |      | 14               |      | pF         |

 $<sup>^{\</sup>dagger}$  All typical values are at  $V_{CC}$  = 5 V,  $T_A$  = 25°C.

# timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                    |                                            | V <sub>CC</sub> = | C = 5 V,<br>= 25°C SN5 |     | SN54BCT652 |     | SN7BCTT652 |     |  |
|--------------------|--------------------------------------------|-------------------|------------------------|-----|------------|-----|------------|-----|--|
|                    |                                            | MIN               | MAX                    | MIN | MAX        | MIN | MAX        |     |  |
| f <sub>clock</sub> | Clock frequency                            | 0                 | 77                     | 0   | 77         | 0   | 77         | MHz |  |
| t <sub>w</sub>     | Pulse duration, CLK high or low            | 6.5               |                        | 7   |            | 6.5 |            | ns  |  |
| t <sub>su</sub>    | Setup time, A or B before CLKAB↑ or CLKBA↑ | 5                 |                        | 6   |            | 5   |            | ns  |  |
| t <sub>h</sub>     | Hold time, A or B after CLKAB↑ or CLKBA↑   | 1                 |                        | 1   |            | 1   |            | ns  |  |

 $<sup>\</sup>ddagger$  For I/O ports, the parameters I<sub>IH</sub> and I<sub>IL</sub> include the off-state output current.

<sup>§</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed one second.

# SN54BCT652, SN74BCT652 OCTAL BUS TRANSCEIVERS AND REGISTERS WITH 3-STATE OUTPUTS

SCBS038A - AUGUST 1989 - REVISED NOVEMBER 1993

# switching characteristics over recommended ranges of supply voltage and operating free-air temperature, $C_L = 50$ pF (unless otherwise noted) (see Note 2)

| PARAMETER        | FROM                              | TO       |     | V <sub>CC</sub> = 5 V,<br>T <sub>A</sub> = 25°C |      |     | CT652 | SN74B | UNIT |      |
|------------------|-----------------------------------|----------|-----|-------------------------------------------------|------|-----|-------|-------|------|------|
|                  | (INPUT)                           | (OUTPUT) | MIN | TYP                                             | MIN  | MIN | MAX   | MIN   | MAX  |      |
| f <sub>max</sub> |                                   |          | 77  |                                                 |      | 77  |       | 77    |      | MHz  |
| t <sub>PLH</sub> | OL KDA                            |          | 2.6 | 6.9                                             | 8.9  | 2.6 | 11.6  | 2.6   | 10.5 |      |
| t <sub>PHL</sub> | CLKBA                             | А        | 2.8 | 6.8                                             | 8.8  | 2.8 | 10.7  | 2.8   | 9.9  | ns   |
| t <sub>PLH</sub> | CLKAB                             | В        | 2.6 | 6.9                                             | 8.9  | 2.6 | 11.6  | 2.6   | 10.5 | 2    |
| t <sub>PHL</sub> | CLKAB                             | В        | 2.8 | 6.8                                             | 8.8  | 2.8 | 10.7  | 2.8   | 9.9  | ns   |
| t <sub>PLH</sub> | <b>A</b>                          |          | 1.7 | 5.8                                             | 7.5  | 1.7 | 10.3  | 1.7   | 8.9  |      |
| t <sub>PHL</sub> | Α                                 | В        | 2.4 | 6.5                                             | 8.2  | 2.4 | 11    | 2.4   | 9.8  | ns   |
| t <sub>PLH</sub> | В                                 |          | 1.7 | 5.8                                             | 7.5  | 1.7 | 10.3  | 1.7   | 8.9  |      |
| t <sub>PHL</sub> |                                   | А        | 2.4 | 6.5                                             | 8.2  | 2.4 | 11    | 2.4   | 9.8  | ns   |
| t <sub>PLH</sub> | SBA <sup>†</sup><br>(with B high) | <b>A</b> | 3.5 | 8.8                                             | 10.8 | 3.5 | 14.2  | 3.5   | 13.1 | ns   |
| t <sub>PHL</sub> |                                   | Α        | 2.4 | 5.9                                             | 7.7  | 2.4 | 9.1   | 2.4   | 8.5  |      |
| t <sub>PLH</sub> | SBA <sup>†</sup>                  |          | 3   | 7.6                                             | 9.7  | 3   | 12.4  | 3     | 11.3 |      |
| t <sub>PHL</sub> | (with B low)                      | Α        | 3.8 | 8.3                                             | 10.4 | 3.8 | 12.9  | 3.8   | 12.5 | ns   |
| t <sub>PLH</sub> | SAB <sup>†</sup>                  | В        | 3.5 | 8.8                                             | 10.8 | 3.5 | 14.2  | 3.5   | 13.1 | 2    |
| t <sub>PHL</sub> | (with A high)                     | Б        | 2.4 | 5.9                                             | 7.7  | 2.4 | 9.1   | 2.4   | 8.5  | ns   |
| t <sub>PLH</sub> | SAB <sup>†</sup>                  | В        | 3   | 7.6                                             | 9.7  | 3   | 12.4  | 3     | 11.3 | 2    |
| t <sub>PHL</sub> | (with A low)                      | Б        | 3.8 | 8.3                                             | 10.4 | 3.8 | 12.9  | 3.8   | 12.5 | ns   |
| t <sub>PZH</sub> | OEBA                              | А        | 2.5 | 7.2                                             | 8.9  | 2.5 | 11.2  | 2.5   | 10.6 | 2    |
| t <sub>PZL</sub> | OEBA                              | A        | 3.2 | 8.1                                             | 10.1 | 3.2 | 12.6  | 3.2   | 12   | ns   |
| t <sub>PHZ</sub> | <del>OEBA</del>                   | ^        | 2.8 | 6.7                                             | 8.6  | 2.8 | 10.9  | 2.8   | 10   | 20   |
| t <sub>PLZ</sub> | UEDA                              | Α        | 2.4 | 6.3                                             | 8.4  | 2.4 | 10.5  | 2.4   | 9.5  | ns   |
| t <sub>PZH</sub> | OEAB                              | В        | 1.5 | 5.4                                             | 7.1  | 1.5 | 9     | 1.5   | 8.1  | nc   |
| t <sub>PZL</sub> | UEAD                              | D        | 2.3 | 6.2                                             | 8.1  | 2.3 | 10.3  | 2.3   | 9.3  | ns   |
| t <sub>PHZ</sub> | OEAB                              | В        | 3.5 | 8.2                                             | 10   | 3.5 | 12.2  | 3.5   | 11.6 | - ns |
| t <sub>PLZ</sub> | OLAD                              | D        | 2.8 | 7.2                                             | 9.5  | 2.8 | 12    | 2.8   | 11.3 |      |

<sup>†</sup> These parameters are measured with the internal output state of the storage register opposite to that of the bus input. NOTE 2: Load circuits and voltage waveforms are shown in Section 1.

www.ti.com 11-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status (1) | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|------------|---------------|----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
| SN74BCT652DW          | Active     | Production    | SOIC (DW)   24 | 25   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | BCT652           |
| SN74BCT652DW.A        | Active     | Production    | SOIC (DW)   24 | 25   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | BCT652           |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-May-2025

### **TUBE**



#### \*All dimensions are nominal

| Device         | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN74BCT652DW   | DW           | SOIC         | 24   | 25  | 506.98 | 12.7   | 4826   | 6.6    |
| SN74BCT652DW.A | DW           | SOIC         | 24   | 25  | 506.98 | 12.7   | 4826   | 6.6    |

DW (R-PDSO-G24)

# PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-013 variation AD.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025