

**TAS6424MS-Q1** 

JAJSKD3 – NOVEMBER 2020

# TAS6424MS-Q1 45W、2MHz デジタル入力、4 チャネル車載用 Class-D オーディオ・ アンプ、負荷ダンプ保護および I<sup>2</sup>C 診断機能搭載



# 1 特長

- 車載アプリケーション向けに AEC-Q100 認証済み
  - 温度グレード 1:-40°C~125°C、T<sub>A</sub>
- 高度な負荷診断機能
  - DC 診断を入力クロックなしで実行
  - ─ インピーダンスおよび位相応答を使った AC 診 断によるツイータ検出
- CISPR25-L5 EMC 仕様に容易に適合
- オーディオ入力
  - 4 チャネルの I<sup>2</sup>S または 4/8 チャネルの TDM 入力
  - 入力サンプル・レート:44.1kHz、48kHz、 96kHz
  - 入力フォーマット: 16 ビットから 32 ビットの I<sup>2</sup>S および TDM
- オーディオ出力
  - 4 チャネルのブリッジ結合負荷 (BTL)
  - 2 チャネルのパラレル BTL (PBTL)
  - 最高 2.1MHz の出力スイッチング周波数
  - 27W (10% THD、14.4V BTL、4Ω 負荷)
  - 45W (10% THD、14.4V BTL、2Ω 負荷)
  - 80W (10% THD、18V PBTL、2Ω 負荷)
- 14.4V BTL、4Ω 負荷でのオーディオ性能
  - THD+N < 0.02% (1W)
  - 出カノイズ:42µV<sub>RMS</sub>
  - クロストーク: –90dB
- 負荷診断
  - 出力負荷の開路と短絡
  - 出力からバッテリまたはグランドへの短絡
  - 最大 6kΩ のライン出力検出
  - ホストと独立の動作

#### 保護

- 出力電流制限および短絡保護
- 40V の負荷ダンプ
- グランド・オープン / 電源オープンへの耐性
- DC オフセット
- 過熱
- 低電圧および過電圧
- 一般的な動作
  - 4.5V~18Vの電源電圧
  - 4 つのアドレス・オプションを持つ I<sup>2</sup>C 制御
  - ラッチ付きおよびラッチなしクリップ検出

# 2 アプリケーション

- 車載ヘッド・ユニット
- 車載外部アンプ

# 3 概要

TAS6424MS-Q1 デバイスは 4 チャネルのデジタル入 力 Class-D オーディオ・アンプで、2.1MHz の PWM スイッチング周波数を実装しているため、非常に小さ なサイズの PCB でコスト最適化されたソリューショ ンを実現可能です。開始 / 停止イベントについて最低 4.5V で完全な動作を行い、最高 40kHz のオーディオ 帯域幅で非常に優れた音質を提供します。

出力スイッチング周波数は、AM ラジオ帯域より高く 設定することも、低く設定することもできます。AM 帯域よりも高く設定すると、AM 帯域への干渉をなく すと同時に、出力フィルタを小さくしてコストを低減 できます。AM 帯域よりも低く設定すると、効率を最 適化できます。

デバイスには負荷診断機能が組み込まれており、出力 の誤接続や、AC 結合されたツイータを検出して診断 できるため、製造プロセスにおいてテスト時間を短縮 するために役立ちます。

TAS6424MS-Q1 Class-D オーディオ・アンプは、車 載用ヘッド・ユニット、および外部アンプ・モジュー ルで使用するよう設計されています。1、2、4 チャネ ルのピン互換デバイスについては、「デバイスのオプ ション」の表を参照してください。

#### 製品情報

| 部品番号         | パッケージ <sup>(1)</sup> | 本体サイズ (公称)       |
|--------------|----------------------|------------------|
| TAS6424MS-Q1 | HSSOP (56)           | 18.41mm × 7.49mm |

利用可能なすべてのパッケージについては、このデータシー トの末尾にある注文情報を参照してください。



PCB 領域



# **Table of Contents**

| 1 特長                                 | 1  | 9.6 Register Maps                               | 34      |
|--------------------------------------|----|-------------------------------------------------|---------|
| 2 アプリケーション                           |    | 10 Application Information Disclaimer           |         |
| 3 概要                                 |    | 10.1 Application Information                    |         |
| 4 Revision History                   |    | 10.2 Typical Applications                       |         |
| 5 Device Options                     |    | 11 Power Supply Recommendations                 |         |
| 6 Pin Configuration and Functions    |    | 12 Layout                                       |         |
| 7 Specifications                     | 6  | 12.1 Layout Guidelines                          |         |
| 7.1 Absolute Maximum Ratings         |    | 12.2 Layout Example                             |         |
| 7.2 ESD 定格                           |    | 12.3 Thermal Considerations                     |         |
| 7.3 Recommended Operating Conditions | 6  | 13 Device and Documentation Support             | 60      |
| 7.4 Thermal Information              | 7  | 13.1 Documentation Support                      |         |
| 7.5 Electrical Characteristics       |    | 13.2 Related Documentation                      |         |
| 7.6 Typical Characteristics          | 12 | 13.3 Receiving Notification of Documentation Up | dates60 |
| 8 Parameter Measurement Information  | 17 | 13.4 サポート・リソース                                  | 60      |
| 9 Detailed Description               |    | 13.5 商標                                         | 60      |
| 9.1 Overview                         |    | 13.6 静電気放電に関する注意事項                              | 60      |
| 9.2 Functional Block Diagram         | 18 | 13.7 用語集                                        | 60      |
| 9.3 Feature Description              |    | 14 Mechanical, Packaging, and Orderable         |         |
| 9.4 Device Functional Modes          |    | Information                                     | 60      |
| 9.5 Programming                      | 31 |                                                 |         |
| -                                    |    |                                                 |         |

4 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

| DATE          | REVISION | NOTES            |
|---------------|----------|------------------|
| November 2020 | *        | Initial release. |



# **5 Device Options**

|              |                  |                 | Channel                | Non-                                               | Output Power per channel / 10% THD |                          |                     |                           |  |
|--------------|------------------|-----------------|------------------------|----------------------------------------------------|------------------------------------|--------------------------|---------------------|---------------------------|--|
| Part Number  | Channel<br>Count |                 | Current Limit<br>(Typ) | Latching<br>Clip Detect<br>WARN Pin <sup>(1)</sup> | 4 Ω / BTL<br>14.4 V                | 4 Ω / BTL<br>Max Voltage | 2 Ω / BTL<br>14.4 V | 2 Ω / PBTL<br>Max Voltage |  |
| TAS6424-Q1   | 4                | 4.5 V to 26.4 V | 6.5 A                  | N                                                  | 27 W                               | 75 W at 25 V             | 45 W                | 150 W at 25 V             |  |
| TAS6424M-Q1  | 4                | 4.5 V to 18 V   | 6.5 A                  | N                                                  | 27 W                               | 45 W at 18 V             | 45 W                | 80 W at 18 V              |  |
| TAS6424L-Q1  | 4                | 4.5 V to 18 V   | 4.8 A                  | N                                                  | 27 W                               | 45 W at 18 V             | 27 W                | 80 W at 18 V              |  |
| TAS6422-Q1   | 2                | 4.5 V to 26.4 V | 6.5 A                  | N                                                  | 27 W                               | 75 W at 25 V             | 45 W                | 150 W at 25 V             |  |
| TAS6421-Q1   | 1                | 4.5 V to 26.4 V | 6.5 A                  | Υ                                                  | 27 W                               | 75 W at 25 V             | 45 W                | N/A                       |  |
| TAS6424LS-Q1 | 4                | 4.5 V to 18 V   | 4.8 A                  | Y                                                  | 27 W                               | 75 W at 25 V             | 27 W                | 80 W at 18 V              |  |
| TAS6424MS-Q1 | 4                | 4.5 V to 18 V   | 6.5 A                  | Y                                                  | 27 W                               | 45 W at 18 V             | 45 W                | 80 W at 18 V              |  |
| TAS6422E-Q1  | 2                | 4.5 V to 26.4 V | 6.5 A                  | Y                                                  | 27 W                               | 75 W at 25 V             | 45 W                | 150 W at 25 V             |  |

<sup>(1)</sup> Register configurable function. N = Latched clip detect only. Y = Supports both latched and non-latched clip detect .



# **6 Pin Configuration and Functions**



図 6-1. DKQ Package, 56-Pin HSSOP With Exposed Thermal Pad, Top View

表 6-1. Pin Functions

| NAME NO.   |   | TVDE(1) | DESCRIPTION                                                        |
|------------|---|---------|--------------------------------------------------------------------|
|            |   | ITPE\/  | DESCRIPTION                                                        |
| AREF       | 4 | PWR     | VREG and VCOM bypass capacitor return                              |
| AVDD       | 8 | PWR     | Voltage regulator bypass. Connect 1 µF capacitor from AVDD to AVSS |
| AVSS 7 PWR |   | PWR     | AVDD bypass capacitor return                                       |

## 表 6-1. Pin Functions (continued)

| F           | PIN                                             | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                                  |
|-------------|-------------------------------------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------|
| NAME        | NO.                                             | ITPE                | DESCRIPTION                                                                                                                  |
| BST_1M      | 31                                              | PWR                 | Bootstrap capacitor connection pins for high-side gate driver                                                                |
| BST_1P      | 35                                              | PWR                 | Bootstrap capacitor connection pins for high-side gate driver                                                                |
| BST_2M      | 37                                              | PWR                 | Bootstrap capacitor connection pins for high-side gate driver                                                                |
| BST_2P      | 41                                              | PWR                 | Bootstrap capacitor connection pins for high-side gate driver                                                                |
| BST_3M      | 44                                              | PWR                 | Bootstrap capacitor connection pins for high-side gate driver                                                                |
| BST_3P      | 48                                              | PWR                 | Bootstrap capacitor connection pins for high-side gate driver                                                                |
| BST_4M      | 50                                              | PWR                 | Bootstrap capacitor connection pins for high-side gate driver                                                                |
| BST_4P      | 54                                              | PWR                 | Bootstrap capacitor connection pins for high-side gate driver                                                                |
| FAULT       | 26                                              | DO                  | Reports a fault (active low, open drain), 100-kΩ internal pull-up resistor                                                   |
| FSYNC       | 14                                              | DI                  | Audio frame clock input                                                                                                      |
| GND         | 1, 11, 17, 18,<br>28, 33, 36, 39,<br>46, 49, 52 | GND                 | Ground                                                                                                                       |
| CVDD        | 9                                               | DWD                 | Gate drive voltage regulator derived from VBAT input pin. Connect 2.2 µF capacitor to GND                                    |
| GVDD        | 10                                              | PWR                 | Gate drive voltage regulator derived from VBAT input pin. Connect 2.2 µF capacitor to GND                                    |
| I2C_ADDR0   | 22                                              | DI                  | I <sup>2</sup> C address pins. Refer to 表 9-8                                                                                |
| I2C_ADDR1   | 23                                              | וט                  | The address pills. Releft to \$2.9-6                                                                                         |
| MCLK        | 12                                              | DI                  | Audio master clock input                                                                                                     |
| MUTE        | 25                                              | DI                  | Mutes the device outputs (active low) while keeping output FETs switching at 50%, 100-k $\Omega$ internal pull-down resistor |
| OUT_1M      | 32                                              | NO                  | Negative output for the channel                                                                                              |
| OUT_1P      | 34                                              | PO                  | Positive output for the channel                                                                                              |
| OUT_2M      | 38                                              | NO                  | Negative output for the channel                                                                                              |
| OUT_2P      | 40                                              | PO                  | Positive output for the channel                                                                                              |
| OUT_3M      | 45                                              | NO                  | Negative output for the channel                                                                                              |
| OUT_3P      | 47                                              | PO                  | Positive output for the channel                                                                                              |
| OUT_4M      | 51                                              | NO                  | Negative output for the channel                                                                                              |
| OUT_4P      | 53                                              | PO                  | Positive output for the channel                                                                                              |
| PVDD        | 2, 29, 30, 42,<br>43, 55, 56                    | PWR                 | PVDD voltage input (can be connected to battery). Bulk capacitor and bypass capacitor required                               |
| SCL         | 20                                              | DI                  | I <sup>2</sup> C clock input                                                                                                 |
| SCLK        | 13                                              | DI                  | Audio bit and serial clock input                                                                                             |
| SDA         | 21                                              | DI/O                | I <sup>2</sup> C data input and output                                                                                       |
| SDIN1       | 15                                              | DI                  | TDM data input and audio I <sup>2</sup> S data input for channels 1 and 2                                                    |
| SDIN2       | 16                                              | DI                  | Audio I <sup>2</sup> S data input for channels 3 and 4                                                                       |
| STANDBY     | 24                                              | DI                  | Enables low power standby state (active Low), 100-kΩ internal pull-down resistor                                             |
| VBAT        | 3                                               | PWR                 | Battery voltage input                                                                                                        |
| VCOM        | 6                                               | PWR                 | Bias voltage                                                                                                                 |
| VDD         | 19                                              | PWR                 | 3.3 V external supply voltage                                                                                                |
| VREG        | 5                                               | PWR                 | Voltage regulator bypass                                                                                                     |
| WARN        | 27                                              | DO                  | Clip and overtemperature warning (active low, open drain), 100-kΩ internal pull-up resistor                                  |
| Thermal Pad | _                                               | GND                 | Provides both electrical and thermal connection for the device. Heatsink must be connected GND.                              |

<sup>(1)</sup> GND = ground, PWR = power, PO = positive output, NO = negative output, DI = digital input, DO = digital output, DI/O = digital input and output, NC = no connection

# 7 Specifications

# 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                         | ·                                                   |                                                                 | MIN  | MAX       | UNIT |
|-------------------------|-----------------------------------------------------|-----------------------------------------------------------------|------|-----------|------|
| PVDD, VBAT              | DC supply voltage relative to GND                   |                                                                 | -0.3 | 30        | V    |
| V <sub>MAX</sub>        | Transient supply voltage: PVDD, VBAT                | t ≤ 400 ms exposure                                             | -1   | 40        | V    |
| V <sub>RAMP</sub>       | Supply-voltage ramp                                 | Supply-voltage ramp rate: PVDD, VBAT                            |      | 75        | V/ms |
| VDD                     | DC supply voltage relative to GND                   |                                                                 | -0.3 | 3.5       | V    |
| I <sub>MAX</sub>        | Maximum current pe                                  | r pin (PVDD, VBAT, OUT_xP, OUT_xM, GND)                         |      | ±8        | Α    |
| I <sub>MAX_PULSED</sub> | Pulsed supply<br>current per PVDD<br>pin (one shot) | t < 100 ms                                                      |      | ±12       | А    |
| V <sub>LOGIC</sub>      |                                                     | c pins (SCL, SDA, SDIN1, SDIN2, MCLK,<br>E,/STANDBY, I2C_ADDRx) | -0.3 | VDD + 0.5 | V    |
| $V_{GND}$               | Maximum voltage between GND pins                    |                                                                 | -0.3 | 0.3       | V    |
| TJ                      | Maximum operating junction temperature              |                                                                 | -55  | 150       | °C   |
| T <sub>stg</sub>        | Storage temperature                                 |                                                                 | -55  | 150       | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 7.2 ESD 定格

|                    |                                                                                                            |                               |        | 値     | 単位 |
|--------------------|------------------------------------------------------------------------------------------------------------|-------------------------------|--------|-------|----|
|                    | 人体モデル (HBM)、AEC Q100-002(1)<br>HBM ESD 分類レベル 2 準拠静電気放電デバイス帯電モデル (CDM)、AEC Q100-011<br>CDM ESD 分類レベル C4B 準拠 |                               |        | ±3000 | V  |
| V <sub>(ESD)</sub> |                                                                                                            | ニバノフ 共電エニリ (CDM) AEC 0100 011 | すべてのピン | ±500  |    |
|                    |                                                                                                            | コーナー・ピン (1、28、<br>29、56)      | ±1000  | V     |    |

<sup>(1) (1)</sup> AEC Q100-002 は、HBM ストレス試験を ANSI/ESDA/JEDEC JS-001 仕様に従って実施することを示しています。

# 7.3 Recommended Operating Conditions

|                     | ·                                                      |                                        | MIN | TYP  | MAX | UNIT |
|---------------------|--------------------------------------------------------|----------------------------------------|-----|------|-----|------|
| PVDD                | Output FET Supply Voltage Range                        | Relative to GND                        | 4.5 |      | 18  |      |
| V <sub>BAT</sub>    | Battery Supply Voltage Input                           | Relative to GND                        | 4.5 | 14.4 | 18  | V    |
| VDD                 | DC Logic supply                                        | Relative to GND                        | 3.0 | 3.3  | 3.5 |      |
| T <sub>A</sub>      | Ambient temperature                                    |                                        | -40 |      | 125 |      |
| TJ                  | Junction temperature                                   | An adequate thermal design is required | -40 |      | 150 | °C   |
| Б                   | Minimum speaker load impedance                         | BTL Mode                               | 2   | 4    |     | Ω    |
| R <sub>L</sub>      |                                                        | PBTL Mode                              | 1   | 2    |     | 12   |
| R <sub>PU_I2C</sub> | I <sup>2</sup> C pullup resistance on SDA and SCL pins |                                        | 1   | 4.7  | 10  | kΩ   |
| C <sub>Bypass</sub> | External capacitance on bypass pins                    | Pin 2, 3, 5, 6, 8, 19                  |     | 1    |     | μF   |
| C <sub>GVDD</sub>   | External capacitance on GVDD pins                      | Pin 9, 10                              |     | 2.2  |     | μF   |
| C <sub>OUT</sub>    | External capacitance to GND on OUT pins                | Limit set by DC-diagnostic timing      |     | 1    | 3.3 | μF   |

Product Folder Links: TAS6424MS-Q1

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

7.3 Recommended Operating Conditions (continued)

|    |                          |                                                      | MIN | TYP | MAX | UNIT |
|----|--------------------------|------------------------------------------------------|-----|-----|-----|------|
| Lo | Output filter inductance | Minimum inductance at I <sub>SD</sub> current levels | 1   |     |     | μH   |

#### 7.4 Thermal Information

|                       |                                              | TAS6424MS-Q1 <sup>(2)</sup> | TAS6424MS-Q1 <sup>(3)</sup> |
|-----------------------|----------------------------------------------|-----------------------------|-----------------------------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DKQ (HSSOP)                 | DKQ(HSSOP)                  |
|                       |                                              | 56 PINS                     | 56 PINS                     |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 37.3                        | -                           |
| R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance    | 0.4                         | 1.1                         |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 15.2                        | -                           |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 0.2                         | -                           |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 14.7                        | 10                          |
| R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | n/a                         | -                           |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

#### 7.5 Electrical Characteristics

Test conditions (unless otherwise noted): TC = 25°C, PVDD = VBAT = 14.4 V, VDD = 3.3 V, RL = 4  $\Omega$ , Pout = 1 W/ch, f = 1kHz, f<sub>SW</sub> = 2.11 MHz, AES17 Filter, default I2C settings

|                        | PARAMETER                     | TEST CONDITIONS                               | MIN | TYP | MAX | UNIT |
|------------------------|-------------------------------|-----------------------------------------------|-----|-----|-----|------|
| OPERATING              | CURRENT                       |                                               |     |     |     |      |
| I <sub>PVDD_IDLE</sub> | PVDD idle current             | All channels playing, no audio input          |     | 75  | 90  | mA   |
| I <sub>VBAT_IDLE</sub> | VBAT idle current             | All channels playing, no audio input          |     | 90  | 100 | mA   |
| I <sub>PVDD_STBY</sub> | PVDD standby current          | STANDBY Active, VDD = 0 V                     |     | 0.5 | 1   | μΑ   |
| I <sub>VBAT_STBY</sub> | VBAT standby current          | STANDBY Active, VDD = 0 V                     |     | 4   | 6   | μΑ   |
| $I_{VDD}$              | VDD supply current            | All channels playing, -60-dB signal           | -   | 15  | 18  | mA   |
| OUTPUT POV             | VER                           |                                               |     |     |     |      |
|                        | Output power per channel, BTL | 4 Ω, PVDD = 14.4 V, THD+N = 1%,<br>TC = 75°C  | 20  | 22  |     |      |
|                        |                               | 4 Ω, PVDD = 14.4 V, THD+N = 10%,<br>TC = 75°C | 25  | 27  |     |      |
| D                      |                               | 2 Ω, PVDD = 14.4 V, THD+N = 1%,<br>TC = 75°C  | 38  | 40  |     | 10/  |
| P <sub>O_BTL</sub>     |                               | 2 Ω, PVDD = 14.4 V, THD+N = 10%,<br>TC = 75°C | 42  | 45  |     | W    |
|                        |                               | 4 Ω, PVDD = 18 V, THD+N = 1%,<br>TC = 75°C    | 30  | 33  |     |      |
|                        |                               | 4 Ω, PVDD = 18 V, THD+N = 10%,<br>TC = 75°C   | 40  | 45  |     |      |

<sup>(2)</sup> JEDEC Standard 4 Layer PCB.

<sup>(3)</sup> Measured using the TAS6424MS-Q1 EVM layout and heat sink. The device is not intended to be used without a heatsink.



Test conditions (unless otherwise noted): TC = 25°C, PVDD = VBAT = 14.4 V, VDD = 3.3 V, RL = 4  $\Omega$ , Pout = 1 W/ch, f = 1kHz, f<sub>SW</sub> = 2.11 MHz, AES17 Filter, default I2C settings

|                     | PARAMETER                                     | TEST CONDITIONS                                                              | MIN  | TYP  | MAX | UNIT  |  |  |
|---------------------|-----------------------------------------------|------------------------------------------------------------------------------|------|------|-----|-------|--|--|
|                     |                                               | 2 Ω, PVDD = 14.4 V, THD+N = 1%,<br>TC = 75°C                                 | 35   | 40   |     |       |  |  |
|                     |                                               | 2 Ω, PVDD = 14.4 V, THD+N = 10%,<br>TC = 75°C                                | 45   | 50   |     |       |  |  |
| Б                   | Output power per channel in parallel          | 1 Ω, PVDD = 14.4 V, THD+N = 1%,<br>TC = 75°C                                 | 72   | 80   |     | 10/   |  |  |
| P <sub>O_PBTL</sub> | mode, PBTL                                    | 1 Ω, PVDD = 14.4 V, THD+N = 10%,<br>TC = 75°C                                | 80   | 90   |     | W     |  |  |
|                     |                                               | 2 Ω, PVDD = 18 V, THD+N = 1%,<br>TC = 75°C                                   | 60   | 65   |     |       |  |  |
|                     |                                               | 2 Ω, PVDD = 18 V, THD+N = 10%,<br>TC = 75°C                                  | 75   | 80   |     |       |  |  |
| EFF <sub>P</sub>    | Power efficiency                              | 4 channels operating, 25-W output power/ch 4 Ω load,PVDD = 14.4 V, TC = 25°C |      | 86%  |     |       |  |  |
| AUDIO PERF          | FORMANCE                                      |                                                                              |      |      | ·   |       |  |  |
|                     |                                               | Zero input, A-weighting, gain level 1, PVDD = 14.4 V                         |      | 42   |     |       |  |  |
|                     | Output noise voltage                          | Zero input, A-weighting, gain level 2, PVDD = 14.4 V                         |      | 55   |     | μV    |  |  |
| V <sub>n</sub>      | Output Hoise voltage                          | Zero input, A-weighting, gain level 3, PVDD = 18 V                           |      | 67   |     | μν    |  |  |
|                     |                                               | Zero input, A-weighting, gain level 4, PVDD = 18 V                           |      | 85   |     |       |  |  |
|                     |                                               | gain level 1, Register 0x01, bit 1-0 = 00                                    |      | 7.5  |     |       |  |  |
| CAIN                | Peak Output Voltage/dBFS                      | gain level 2, Register 0x01, bit 1-0 = 01                                    |      | 15   |     | \//E0 |  |  |
| GAIN                |                                               | gain level 3, Register 0x01, bit 1-0 =                                       |      | 21   |     | V/FS  |  |  |
|                     |                                               | gain level 4, Register 0x01, bit 1-0 =                                       |      | 29   |     |       |  |  |
| GAIN <sub>VAR</sub> | Channel Gain Variation                        | Gain variation for all gain levels.                                          | -0.5 |      | 0.5 | dB    |  |  |
| Crosstalk           | Channel crosstalk                             | PVDD = 14.4 Vdc + 1 VRMS, f = 1 kHz                                          |      | -90  |     | dB    |  |  |
| PSRR                | Power-supply rejection ratio                  | PVDD = 14.4 Vdc + 1 VRMS, f = 1 kHz                                          |      | 75   |     | dB    |  |  |
| THD+N               | Total harmonic distortion + noise             |                                                                              |      | 0.02 |     |       |  |  |
| G <sub>CH</sub>     | Channel-to-channel gain variation             |                                                                              | -0.5 | 0    | 0.5 | dB    |  |  |
| LINE OUTPU          | T PERFROMANCE                                 |                                                                              |      |      |     |       |  |  |
| $V_{n\_LINEOUT}$    | LINE output noise voltage                     | Zero input, A-weighting, channel set to LINE MODE                            |      | 42   |     | μV    |  |  |
| $V_{O\_LINEOUT}$    | LINE output voltage                           | 0dB input, channel set to LINE MODE                                          |      | 5.5  |     | VRMS  |  |  |
| THD+N               | Line output total harmonic distortion + noise | VO = 2 VRMS , channel set to LINE MODE                                       |      | 0.01 |     |       |  |  |
| DIGITAL INP         | UT PINS                                       |                                                                              |      |      |     |       |  |  |
| V <sub>IH</sub>     | Input logic level high                        |                                                                              | 70   |      |     | %VDD  |  |  |
| V <sub>IL</sub>     | Input logic level low                         |                                                                              |      |      | 30  | %VDD  |  |  |
| I <sub>IH</sub>     | Input logic current, high                     | VI = VDD                                                                     |      |      | 15  | μA    |  |  |



Test conditions (unless otherwise noted): TC = 25°C, PVDD = VBAT = 14.4 V, VDD = 3.3 V, RL = 4  $\Omega$ , Pout = 1 W/ch, f = 1kHz,  $f_{SW}$  = 2.11 MHz, AES17 Filter, default I2C settings

|                           | 11 MHz, AES17 Filter, default I2C set<br>PARAMETER | TEST CONDITIONS                                              | MIN  | TYP  | MAX      | UNIT |
|---------------------------|----------------------------------------------------|--------------------------------------------------------------|------|------|----------|------|
| IL                        | Input logic current, low                           | VI = 0                                                       |      |      | -15      | μA   |
| PWM OUTPUT                | STAGE                                              |                                                              | 1    |      | '        |      |
| R <sub>DS(on)</sub>       | FET drain-to-source resistance                     | Not including bond wire and package resistance               |      | 90   |          | mΩ   |
| OVER VOLTAG               | E (OV) PROTECTIONI                                 |                                                              | 1    |      | '        |      |
| V <sub>PVDD_OV</sub>      | PVDD overvoltage shutdown                          |                                                              | 19.3 | 20   | 22       | V    |
| V <sub>PVDD_OV_HY</sub> s | PVDD overvoltage shutdown hysteresis               |                                                              |      | 0.8  |          | V    |
| V <sub>VBAT_OV</sub>      | VBAT overvoltage shutdown                          |                                                              | 20   | 21.5 | 23       | V    |
| V <sub>VBAT_OV_HY</sub> s | VBAT overvoltage shutdown hysteresis               |                                                              |      | 0.6  |          |      |
| JNDER VOLTA               | GE (UV) PROTECTIONI                                |                                                              |      |      |          |      |
| V <sub>BATUV</sub>        | VBAT undervoltage shutdown                         |                                                              |      | 4    | 4.5      | V    |
| V <sub>BATUV_HYS</sub>    | VBAT undervoltage shutdown hysteresis              |                                                              |      | 0.2  |          | V    |
| PVDD <sub>UV</sub>        | PVDD undervoltage shutdown                         |                                                              |      | 4    | 4.5      | V    |
| PVDD <sub>UV_HY S</sub>   | PVDD undervoltage shutdown hysteresis              |                                                              |      | 0.2  |          | V    |
| BYPASS VOLTA              | AGES                                               |                                                              |      |      | <b>'</b> |      |
| $V_{GVDD}$                | Gate drive bypass pin voltage                      |                                                              |      | 7    |          | V    |
| V <sub>AVDD</sub>         | Analog bypass pin voltage                          |                                                              |      | 6    |          | V    |
| V <sub>VCOM</sub>         | Common bypass pin voltage                          |                                                              |      | 2.5  |          | V    |
| $V_{ m VREG}$             | Regulator bypass pin voltage                       |                                                              |      | 5.5  |          | V    |
| POWER-ON RE               | SET(POR)                                           |                                                              |      |      |          |      |
| V <sub>POR</sub>          | VDD voltage for POR                                |                                                              |      | 2.1  | 2.7      | V    |
| V <sub>POR_HY</sub>       | VDD POR recovery hysteresis voltage                |                                                              |      | 0.5  |          | V    |
|                           | RATURE (OT) PROTECTION                             |                                                              |      |      |          |      |
| OTW(i)                    | Channel overtemperature warning                    |                                                              |      | 150  |          | °C   |
| OTSD(i)                   | Channel overtemperature shutdown                   |                                                              |      | 175  |          | °C   |
| OTW                       | Global junction overtemperature warning            |                                                              |      | 130  |          | °C   |
| OTSD                      | Global junction overtemperature shutdown           |                                                              |      | 160  |          | °C   |
| OT <sub>HYS</sub>         | Overtemperature hysteresis                         |                                                              |      | 15   |          | °C   |
| LOAD OVER C               | URRENT PROTECTION                                  | •                                                            |      |      | <u>'</u> |      |
| ı                         | Overgurrent evels by evels limit                   | OC Level 1                                                   | 4.0  | 4.8  |          | Α    |
| LIM                       | Overcurrent cycle-by-cycle limit                   | OC Level 2                                                   | 6.0  | 7    |          | Α    |
|                           | Overcurrent shutdown                               | OC Level 1, Any short to supply, ground, or other channels   |      | 7    |          | Α    |
| SD                        | Overcurrent strataown                              | OC Level 2, Any short to supply, ground, or other channels   |      | 9    |          | Α    |
| MUTE MODE                 |                                                    |                                                              |      |      |          |      |
| G <sub>MUTE</sub>         | Output attenuation                                 |                                                              |      | 100  |          | dB   |
| CLICK AND PO              | P                                                  |                                                              |      |      | <u>'</u> |      |
| V <sub>CP</sub>           | Output click and pop voltage                       | ITU-R 2k filter, High-Z/MUTE to<br>Play, Play to Mute/High-Z |      | 7    |          | mV   |



Test conditions (unless otherwise noted): TC = 25°C, PVDD = VBAT = 14.4 V, VDD = 3.3 V, RL = 4  $\Omega$ , Pout = 1 W/ch, f = 1kHz,  $f_{SW}$  = 2.11 MHz, AES17 Filter, default I2C settings

|                                       | PARAMETER                                                      | TEST CONDITIONS                                              | MIN  | TYP | MAX      | UNIT |
|---------------------------------------|----------------------------------------------------------------|--------------------------------------------------------------|------|-----|----------|------|
| DC OFFSET                             |                                                                |                                                              |      |     |          |      |
| V <sub>OFFSET</sub>                   | Output offset voltage                                          |                                                              |      | 2   | 5        | mV   |
| DC DETECT                             |                                                                |                                                              |      |     | 1        |      |
| DC <sub>FAULT</sub>                   | Output DC fault protection                                     |                                                              |      | 2   | 2.5      | V    |
| DIGITAL OUTP                          | PUT PINS                                                       |                                                              |      |     |          |      |
| V <sub>OH</sub>                       | Output voltage for logic level high                            | I = ±2 mA                                                    | 90   |     |          | %VDD |
| V <sub>OL</sub>                       | Output voltage for logic level low                             | I = ±2 mA                                                    |      |     | 10       | %VDD |
| t <sub>DELAY_CLIPDE</sub> T           | Signal delay when output clipping detected                     |                                                              |      |     | 20       | μs   |
| LOAD DIAGNO                           | STICS                                                          |                                                              |      |     | <u> </u> |      |
| S2P                                   | Maximum resistance to detect a short from OUT pin(s) to PVDD   |                                                              |      |     | 500      | Ω    |
| S2G                                   | Maximum resistance to detect a short from OUT pin(s) to ground |                                                              |      |     | 200      | Ω    |
| SL                                    | Shorted load detection tolerance                               | Other channels in Hi-Z                                       |      |     | ±0.5     | Ω    |
| OL                                    | Open load                                                      | Other channels in Hi-Z                                       | 40   | 70  |          | Ω    |
| T <sub>DC_DIAG</sub>                  | DC diagnostic time                                             | All 4 Channels                                               |      | 230 |          | ms   |
| LO                                    | Line output                                                    |                                                              |      |     | 6        | kΩ   |
| T <sub>LINE_DIAG</sub>                | Line output diagnostic time                                    |                                                              |      | 40  |          | ms   |
|                                       |                                                                | Offset                                                       |      |     | ±0.5     | Ω    |
| AC <sub>IMP</sub>                     | AC impedance accuracy                                          | Gain linearity, $f$ = 19 kHz, RL = 2 $\Omega$ to 16 $\Omega$ |      |     | 0.25     |      |
| T <sub>AC_DIAG</sub>                  | AC diagnostic time                                             | All 4 Channels                                               |      | 520 |          | ms   |
| I2C_ADDR PIN                          | S                                                              |                                                              |      |     |          |      |
| t <sub>I2C_ADDR</sub>                 | Time delay needed for I2C address set-up                       |                                                              |      | 300 |          | μs   |
| I2C CONTROL                           | PORT                                                           |                                                              |      |     |          |      |
| t <sub>BUS</sub>                      | Bus free time between start and stop conditions                |                                                              | 1.3  |     |          | μs   |
| t <sub>HOLD1</sub>                    | Hold time, SCL to SDA                                          |                                                              | 0    |     |          | ns   |
| t <sub>HOLD2</sub>                    | Hold time, start condition to SCL                              |                                                              | 0.6  |     |          | μs   |
| t <sub>START</sub>                    | I2C startup time after VDD power on reset                      |                                                              |      |     | 12       | ms   |
| t <sub>RISE</sub>                     | Rise time, SCL and SDA                                         |                                                              |      |     | 300      | ns   |
| t <sub>FALL</sub>                     | Fall time, SCL and SDA                                         |                                                              |      |     | 300      | ns   |
| t <sub>SU1</sub>                      | Setup, SDA to SCL                                              |                                                              | 100  |     |          | ns   |
| t <sub>SU2</sub>                      | Setup, SCL to start condition                                  |                                                              | 0.6  |     |          | μs   |
| t <sub>SU3</sub>                      | Setup, SCL to stop condition                                   |                                                              | 0.6  |     |          | μs   |
| t <sub>W(H)</sub>                     | Required pulse duration SCL high                               |                                                              | 0.6  |     |          | μs   |
| t <sub>W(L)</sub>                     | Required pulse duration SCL low                                |                                                              | 1.3  |     |          | μs   |
| SERIAL AUDIC                          | PORT                                                           | -                                                            |      |     | 1        |      |
| D <sub>MCLK</sub> , D <sub>SCLK</sub> | Allowable input clock duty cycle                               |                                                              | 0.45 | 0.5 | 0.55     |      |
| f <sub>MCLK</sub>                     | Supported MCLK frequencies                                     | 128, 256, or 512                                             | 128  |     | 512      | xFS  |
| f <sub>MCLK_Max</sub>                 | Maximum frequency                                              |                                                              |      |     | 25       | MHz  |
| t <sub>SCY</sub>                      | SCLK pulse cycle time                                          |                                                              | 40   |     |          | ns   |

Test conditions (unless otherwise noted): TC = 25°C, PVDD = VBAT = 14.4 V, VDD = 3.3 V, RL = 4  $\Omega$ , Pout = 1 W/ch, f = 1kHz, f<sub>SW</sub> = 2.11 MHz, AES17 Filter, default I2C settings

|                        | PARAMETER                                               | TEST CONDITIONS            | MIN | TYP | MAX | UNIT |
|------------------------|---------------------------------------------------------|----------------------------|-----|-----|-----|------|
| t <sub>SCL</sub>       | SCLK pulse-with LOW                                     |                            | 16  |     |     | ns   |
| t <sub>SCH</sub>       | SCLK pulse-with HIGH                                    |                            | 16  |     |     | ns   |
| t <sub>RISE/FALL</sub> | Rise and fall time                                      |                            |     | <5  |     | ns   |
| t <sub>SF</sub>        | Required FSYNC to SCLK rising edge                      |                            | 8   |     |     | ns   |
| t <sub>FS</sub>        | FSYNC rising edge to SCLK edge                          |                            | 8   |     |     | ns   |
| t <sub>DS</sub>        | DATA set-up time                                        |                            | 8   |     |     | ns   |
| t <sub>DH</sub>        | DATA hold time                                          |                            | 8   |     |     | ns   |
| t <sub>h</sub>         | Required SDIN hold time after SCLK rising edge          |                            |     | 15  |     | ns   |
| t <sub>su</sub>        | Required SDIN setup time before SCLK rising edge        |                            |     | 15  |     | ns   |
| C <sub>i</sub>         | Input capacitance, pins MCLK, SCLK, FSYNC, SDIN1, SDIN2 |                            |     |     | 10  | pf   |
| т.                     | Latency from input to output measured                   | FSYNC = 44.1 kHz or 48 kHz |     |     | 30  |      |
| $T_LA$                 | in FSYNC sample count                                   | FSYNC = 96 kHz             |     |     | 12  |      |

# 7.6 Typical Characteristics

 $T_A$  = 25 °C,  $V_{VDD}$  = 3.3 V, VBAT = PVDD = 14.4 V,  $R_L$  = 4  $\Omega$ ,  $f_{IN}$  = 1 kHz,  $f_s$  = 48 kHz,  $f_{SW}$  = 2.1 MHz, AES17 filter, default I<sup>2</sup>C settings, see  $2 \times 10^{-2}$  (unless otherwise noted)



Product Folder Links: TAS6424MS-Q1



 $T_A$  = 25 °C,  $V_{VDD}$  = 3.3 V, VBAT = PVDD = 14.4 V,  $R_L$  = 4  $\Omega$ ,  $f_{IN}$  = 1 kHz,  $f_s$  = 48 kHz,  $f_{SW}$  = 2.1 MHz, AES17 filter, default I<sup>2</sup>C settings, see  $2 \times 10^{-2}$  (unless otherwise noted)





 $T_A$  = 25 °C,  $V_{VDD}$  = 3.3 V, VBAT = PVDD = 14.4 V,  $R_L$  = 4  $\Omega$ ,  $f_{IN}$  = 1 kHz,  $f_s$  = 48 kHz,  $f_{SW}$  = 2.1 MHz, AES17 filter, default I<sup>2</sup>C settings, see 2 10-2 and 2 10-3 (unless otherwise noted)





 $T_A$  = 25 °C,  $V_{VDD}$  = 3.3 V, VBAT = PVDD = 14.4 V,  $R_L$  = 4  $\Omega$ ,  $f_{IN}$  = 1 kHz,  $f_s$  = 48 kHz,  $f_{SW}$  = 2.1 MHz, AES17 filter, default I<sup>2</sup>C settings, see  $\boxed{2}$  10-2 and  $\boxed{2}$  10-3 (unless otherwise noted)





 $T_A$  = 25 °C,  $V_{VDD}$  = 3.3 V, VBAT = PVDD = 14.4 V,  $R_L$  = 4  $\Omega$ ,  $f_{IN}$  = 1 kHz,  $f_s$  = 48 kHz,  $f_{SW}$  = 2.1 MHz, AES17 filter, default I<sup>2</sup>C settings, see 2 10-2 and 2 10-3 (unless otherwise noted)



Product Folder Links: TAS6424MS-Q1



# **8 Parameter Measurement Information**

The parameters for the TAS6424MS-Q1 device were measured using the circuit in ☑ 10-2.

For measurements with 2.1 MHz switching frequency the 3.3  $\mu H$  inductor from the TAS6424MS-Q1 EVM is used.

For measurements with 384 kHz switching frequency a 10 µH inductor was used.



# 9 Detailed Description

#### 9.1 Overview

The TAS6424MS-Q1 is a four-channel digital-input Class-D audio amplifier specifically tailored for use in the in the automotive industry. The device is designed for vehicle battery operation. This ultra-efficient Class-D technology allows for reduced power consumption, reduced PCB area and reduced heat. The device realizes an audio sound-system design with smaller size and lower weight than traditional Class-AB solutions.

The core design blocks are as follows:

- Serial audio port
- · Clock management
- · High-pass filter and volume control
- Pulse width modulator (PWM) with output stage feedback
- · Gate drive
- Power FETs
- Diagnostics
- Protection
- · Power supply
- I<sup>2</sup>C serial communication bus

#### 9.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated

#### 9.3 Feature Description

#### 9.3.1 Serial Audio Port

The serial audio port (SAP) receives audio in either I<sup>2</sup>S, left justified, right justified, or TDM formats.

Settings for the serial audio port are programmed in the SAP control register (address 0x03), see the  $\pm 29.6.4$  section.

☑ 9-1 shows the digital audio data connections for I<sup>2</sup>S and TDM8 mode for an eight channel system.



図 9-1. Digital-Audio Data Connection

#### 9.3.1.1 I<sup>2</sup>S Mode

 $I^2S$  timing uses the FSYNC pin to define when the data being transmitted is for the left channel and when the data is for the right channel. The FSYNC pin is low for the left channel and high for the right channel. The bit clock, SCLK, runs at  $32 \times f_S$  or  $64 \times f_S$  and is used to clock in the data. A delay of one bit clock occurs from the time the FSYNC signal changes state to the first bit of data on the data lines. The data is presented in 2s-complement form (MSB-first). The data is valid on the rising edge of the bit clock and is used to clock in the data.

#### 9.3.1.2 Left-Justified Timing

Left-justified (LJ) timing also uses the FSYNC pin to define when the data being transmitted is for the left channel and when the data is for the right channel. The FSYNC pin is high for the left channel and low for the right channel. A bit clock running at  $32 \times f_S$  or  $64 \times f_S$  is used to clock in the data. The first bit of data appears on the data lines at the same time FSYNC toggles. The data is written MSB-first and is valid on the rising edge of the bit clock. Digital words can be 16-bits or 24-bits wide and pad any unused trailing data-bit positions in the left-right (L/R) frame with zeros.

#### 9.3.1.3 Right-Justified Timing

Right-justified (RJ) timing also uses the FSYNC pin to define when the data being transmitted is for the left channel and when the data is for the right channel. The FSYNC pin is high for the left channel and low for the right channel. A bit clock running at  $32 \times f_S$  or  $64 \times f_S$  is used to clock in the data. The first bit of data appears on the data 8-bit clock periods (for 24-bit data) after the FSYNC pin toggles. In RJ mode the LSB of data is always



clocked by the last bit clock before the FSYNC pin transitions. The data is written MSB-first and is valid on the rising edge of bit clock. The device pads the unused leading data-bit positions in the L/R frame with zeros.

#### 9.3.1.4 TDM Mode

TDM mode supports 4 or 8 channels of audio data. The TDM mode is automatically selected when the TDM clocks are present. The device can be configured through I<sup>2</sup>C to use different stereo pairs in the TDM data stream. The TDM mode supports 16-bit, 24-bit, and 32-bit input data lengths

In TDM mode, SCLK must be 128 x  $f_s$  or 256 x  $f_s$ , depending on the TDM slot size. In TDM mode SCLK and MCLK can be connected together. If SCLK and MCLK are connected together or the frequency of SCLK and MCLK is equal, FSYNC should be minimum 2 MCLK pulses long.

In TDM mode, the SDIN1 pin (pin 15) is used for digital audio data. TI recommends to connect the unused SDIN2 pin (pin 16) to ground. 表 9-1 lists register settings for the TDM channel selection.

| 20 11 12 111 01101111101 0010011011 |               |     |                   |     |     |     |     |     |     |
|-------------------------------------|---------------|-----|-------------------|-----|-----|-----|-----|-----|-----|
| REGISTER                            | R SETTING     |     | TDM8 CHANNEL SLOT |     |     |     |     |     |     |
| 0x03<br>BIT 5                       | 0x03<br>BIT 3 | 1   | 2                 | 3   | 4   | 5   | 6   | 7   | 8   |
| 0                                   | 0             | CH1 | CH2               | CH3 | CH4 | _   | _   | _   | _   |
| 1                                   | 0             | _   | _                 | _   | _   | CH1 | CH2 | CH3 | CH4 |
| 0                                   | 1             | CH3 | CH4               | CH1 | CH2 | _   | _   | _   | _   |
| 1                                   | 1             | _   | _                 | _   | _   | CH3 | CH4 | CH1 | CH2 |

表 9-1. TDM Channel Selection

If PBTL mode is programmed for channel 1/2 or channel 3/4 the datasource can be set according to 表 9-2.

| RE            | GISTER SE     | TTING         |               |               |               | TDM8 CHAI     | NNEL SLOT     |               |               |               |
|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|
| 0x03<br>BIT 5 | 0x03<br>BIT 3 | 0x21<br>BIT 6 | 1             | 2             | 3             | 4             | 5             | 6             | 7             | 8             |
| 0             | 0             | 0             | PBTL<br>CH1/2 | _             | PBTL<br>CH3/4 | _             | _             | _             | _             | _             |
| 1             | 0             | 0             | _             | _             | _             | _             | PBTL<br>CH1/2 | _             | PBTL<br>CH3/4 | _             |
| 0             | 0             | 1             | _             | PBTL<br>CH1/2 | _             | PBTL<br>CH3/4 | _             | _             | _             | _             |
| 1             | 0             | 1             | _             | _             | _             | _             | _             | PBTL<br>CH1/2 | _             | PBTL<br>CH3/4 |
| 0             | 1             | 0             | PBTL<br>CH3/4 | _             | PBTL<br>CH1/2 | _             | _             | _             | _             | _             |
| 1             | 1             | 0             | _             | _             | _             | _             | PBTL<br>CH3/4 | _             | PBTL<br>CH1/2 | _             |
| 0             | 1             | 1             | _             | PBTL<br>CH3/4 | _             | PBTL<br>CH1/2 | _             | _             | _             | _             |
| 1             | 1             | 1             | _             | _             | _             | _             | _             | PBTL<br>CH3/4 | _             | PBTL<br>CH1/2 |

表 9-2. TDM Channel Selection in PBTL Mode

# 9.3.1.5 Supported Clock Rates

The device supports MCLK rates of 128 × f<sub>S</sub>, 256 × f<sub>S</sub>, or 512 × f<sub>S</sub>.

The device supports SCLK rates of  $32 \times f_S$  or  $64 \times f_S$  in  $I^2S$ , LJ or RJ modes or  $128 \times f_S$ , or  $256 \times f_S$  in TDM mode.

The device supports FSYNC rates of 44.1 kHz, 48 kHz, or 96 kHz.

The maximum clock frequency is 25 MHz. Therefore, for a 96 kHz FSYNC rate, the maximum MCLK rate is  $256 \times f_S$ .

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated



Duty cycle of 50% is required for 128x FSYNC, for 256x and 512x 50% duty cycle is not required.

#### 9.3.1.6 Audio-Clock Error Handling

When any kind of clock error, MCLK-FSYNC or SCLK-FSYNC ratio, or clock halt is detected, the device puts all channels into the Hi-Z state. When all audio clocks are within the expected range, the device automatically returns to the state it was in. See the *Electrical Characteristics* table for timing requirements.



図 9-2. Serial Audio Timing



図 9-3. Left-Justified Audio Data Format





図 9-4. I<sup>2</sup>S Audio Data Format



Audio Data Format: TDM8 mode

図 9-5. TDM8 Audio Data Format

#### 9.3.2 High-Pass Filter

Direct-current (DC) content in the audio signal can damage speakers. The data path has a high-pass filter to remove any DC from the input signal. The corner frequency is selectable from 4 Hz, 8 Hz, or 15 Hz to 30 Hz with bits 0 through 3 in register 0x26. The default value of -3 dB is approximately 4 Hz for 44.1 kHz or 48 kHz and approximately 8 Hz for 96 kHz sampling rates.

#### 9.3.3 Volume Control and Gain

Each channel has an independent digital-volume control with a range from -100 dB to +24 dB with 0.5-dB steps. The volume control is set through  $I^2C$ . The gain-ramp rate is programmable through  $I^2C$  to take one step every 1, 2, 4, or 8 FSYNC cycles.

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

The peak output-voltage swing is also configurable in the gain control register through I<sup>2</sup>C. The four gain settings are 7.5 V, 21 V, and 29 V. TI recommends selecting the lowest possible for the expected PVDD operation to optimize output noise and dynamic range performance.

#### 9.3.4 High-Frequency Pulse-Width Modulator (PWM)

The PWM converts the PCM input data into a switched signal of varying duty cycle. The PWM modulator is an advanced design with high bandwidth, low noise, low distortion, and excellent stability. The output switching rate is synchronous to the serial audio-clock input and is programmed through I<sup>2</sup>C to be between 8× and 48× the input-sample rate. The option to switch at high frequency allows the use of smaller and lower cost external filtering components. 表 9-3 lists the switch frequency options for bits 4 through 6 in the Miscellaneous Control 2 Register (address 0x02).

表 9-3. Output Switch Frequency Option

| INPUT SAMPLE RATE | BIT 6:4 SETTINGS |         |            |          |          |               |  |
|-------------------|------------------|---------|------------|----------|----------|---------------|--|
|                   | 000              | 001     | 010 to 100 | 101      | 110      | 111           |  |
| 44.1 kHz          | 352.8 kHz        | 441 kHz | RESERVED   | 1.68 MHz | 1.94 MHz | 2.12 MHz      |  |
| 48 kHz            | 384 kHz          | 480 kHz | RESERVED   | 1.82 MHz | 2.11 MHz | Not supported |  |
| 96 kHz            | 384 kHz          | 480 kHz | RESERVED   | 1.82 MHz | 2.11 MHz | Not supported |  |

#### 9.3.5 Channel-to-Channel Phase Control

The TAS6424MS-Q1 has configurable output PWM phase control to manage conducted and radiated emissions. This feature allows the channel output PWM phase offset, relative to other channels, to be changed..

When the connected output loads have an impedance of 4  $\Omega$  or larger, a channel phase offset of 180 degrees, 210 degrees, 225 degrees or 240 degrees can be selected. For loads with an impedance of less than 4  $\Omega$ , only the channel phase offsets of 210 degrees, 225 degrees or 240 degrees should be selected and the default value of 180 degree needs to be adjusted.

The phase options available can be found in Miscellaneous Control 2 Register (address = 0x02) [default = 0x62].

#### 9.3.6 Gate Drive

The gate driver accepts the low-voltage PWM signal and level shifts it to drive a high-current, full-bridge, power-FET stage. The device uses proprietary techniques to optimize EMI and audio performance.

The gate-driver power-supply voltage, GVDD, is internally generated and a decoupling capacitor is connected at pin 9 and pin 10.

The full H-bridge output stages use only NMOS transistors. Therefore, bootstrap capacitors are required for the proper operation of the high side NMOS transistors. A 1-μF ceramic capacitor of quality X7R or better, rated for at least 16 V, must be connected from each output to the corresponding bootstrap input (see the application circuit diagram in 2 10-2).

The bootstrap capacitors connected between the BST pins and corresponding output function as a floating power supply for the high-side N-channel power MOSFET gate drive circuitry. During each high-side switching cycle, the bootstrap capacitors hold the gate-to-source voltage high keeping the high-side MOSFETs turned on.

#### 9.3.7 Power FETs

The BTL output for each channel comprises four N-channel 90 m $\Omega$  FETs for high efficiency and maximum power transfer to the load. These FETs are designed to handle the fast switching frequency and large voltage transients during load dump.

#### 9.3.8 Load Diagnostics

The device incorporates both DC-load and AC-load diagnostics, which are used to determine the status of the load. The DC diagnostics are turned on by default, but if a fast startup without diagnostics is required, the DC diagnostics can be bypassed through I<sup>2</sup>C. The DC diagnostics runs when any channel is directed to leave the Hi-Z state and enter the MUTE or PLAY state. The DC diagnostics can also be enabled manually to



run on any or all channels, even if the other channels are playing audio. DC Diagnostics can be started from any operating condition, but if the channel is in PLAY state, then the time to complete the diagnostic is longer because the device must ramp down the audio signal of that channel before transitioning to the Hi-Z state. The DC diagnostics are available as soon as the device supplies are within the recommended operating range. The DC diagnostics do not rely on the audio input clocks to be available to function. DC Diagnostic results are reported for each channel separately through the I<sup>2</sup>C registers.

#### 9.3.8.1 DC Load Diagnostics

The DC load diagnostics are used to verify the load connected. The DC diagnostics consists of four tests: short-to-power (S2P), short-to-ground (S2G), open-load (OL), and shorted-load (SL). The S2P and S2G tests trigger if the impedance to GND or a power rail is below that specified in the *Electrical Characteristics* section. The diagnostic detects a short to vehicle battery, even when the supply is boosted. The SL test has an I<sup>2</sup>C-configurable threshold depending on the expected load to be connected. Because the speakers connected to each channel might be different, each channel can be assigned a unique threshold value. The OL test reports if the select channel has a load impedance greater than the limits in the *Electrical Characteristics* section.



図 9-6. DC Load Diagnostic Reporting Thresholds

#### 9.3.8.2 Line Output Diagnostics

The device also includes an optional test to detect a line-output load. A line-output load is a high-impedance load that is above the open-load (OL) threshold such that the DC-load diagnostics report an OL condition. After an OL condition is detected on a channel, if the line output detection bit is also set, the channel checks if a line-output load is present as well. This test is not pop free, so if an external amplifier is connected it should be muted.

#### 9.3.8.3 AC Load Diagnostics

The AC load diagnostic is used to determine the proper connection of a capacitively-coupled speaker or tweeter when used with a passive crossover. The AC load diagnostic is controlled through I<sup>2</sup>C. The AC diagnostics requires an external input signal and reports the approximate load impedance and phase. The selected signal frequency should create current flow through the desired speaker for proper detection. If multiple channels must be tested, the diagnostics should be run in series. The AC load-diagnostic test procedure is as follows.

## 9.3.8.3.1 Impedance Magnitude Measurement

For load-impedance detection, use the following test procedure:

- 1. Set the channels to be tested into the Hi-Z state.
- 2. Set the AC\_DIAGS\_LOOPBACK bit (bit 7 in register 0x16) to 0.
- 3. Apply a full-scale input signal from the DSP for the tested channels with the desired frequency (recommended 10 kHz to 20 kHz).

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

注

The device ramps the signal up and down automatically to prevent pops and clicks.

- 4. Set the device into the AC diagnostic mode (set bit 3 through bit 0 as needed in register 0x15 to 1 for CH1 to CH4. (For PBTL mode, test channel 1 for PBTL12 and channel 3 for PBTL34))
- 5. Read back the AC impedance (register 0x17 through register 0x1A).

When the test is complete, the channel reporting register indicates the status change from the AC diagnostic mode to the Hi-Z state. The detected impedance is stored in the appropriate I<sup>2</sup>C register.

The hexadecimal register value must be converted to decimal and used to calculate the impedance magnitude using the following equation:

#### **AC Magnitude Calculation**

Channelx Impedance = 
$$\frac{Impedance \_CHx \times 2.371mV}{(Gain)(I \ mA)} \ (Ohms)$$
(1)

#### 9.3.8.3.2 Impedance Phase Reference Measurement

The first stage to determine the AC phase is to utilize the built-in loopback mode to determine the reference value for the phase measurement. This reference nullifies any phase offset in the device and measure only the phase of the load. This is measured for channel 1 and 3 only. Channel 2 uses the results of channel 1 for the calculations. Channel 4 uses the results of channel 3 for the calculations. Measure channel 1 and channel 3 sequentially, they cannot be measured at the same time.

For loopback delay detection, use the following test procedure for either BTL mode or PBTL mode:

- BTL mode
  - 1. Set the AC DIAGS LOOPBACK bit (bit 7 in register 0x16) to 1 to enable AC loopback mode.
  - 2. Apply a 0-dBFS 19 kHz signal and enable AC load diagnostics. CH1 and CH2 reuse the AC sensing loop of CH1 (set bit 3 in register 0x15 to 1). CH3, CH4 reuse the AC sensing loop of CH3 (set bit 1 in register 0x15 to 1).
  - Read back the 16bit hexadecimal, AC\_LDG\_PHASE1 value. Register 0x1B holds the MSB and register 0x1C holds the LSB.
  - 4. For channel 1/2 set bit 3 in register 0x15 to 0. For channel 3/4 set bit 1 in register 0x15 to 0.
- PBTL mode
  - 1. Set the AC DIAGS LOOPBACK bit (bit 7 in register 0x16) to 1 to enable AC loopback mode.
  - 2. Set the PBTL CH12 and PBTL CH34 bits (see register 0x00) to 0 without toggling SDz pin to enter BTL mode only for load diagnostics.
  - 3. Apply a 0 dBFS 19 kHz signal and enable AC load diagnostics. For PBTL\_12, enable the AC sensing loop of CH1 (set bit 3 in register 0x15 to 1). For PBTL\_34, enable the AC sensing loop of CH3 (set bit 1 in register 0x15 to 1).
  - 4. Read back the AC\_LDG\_PHASE1 value. Register 0x1B holds the MSB and register 0x1C holds the LSB.
  - 5. Set the PBTL CH12 and PBTL CH34 bits (see register 0x00) to 1 to go back to PBTL mode for load diagnostics.
  - 6. For PBTL 12 set bit 3 in register 0x15 to 0. For PBTL 34 set bit 1 in register 0x15 to 0.

When the test is complete, the channel reporting register indicates the status change from the AC diagnostic mode to the Hi-Z state. The detected impedance is stored in the appropriate I<sup>2</sup>C register.

#### 9.3.8.3.3 Impedance Phase Measurement

After performing the phase reference measurements, measure the phase of the speaker load. This is performed in the same manner as the reference measurements, except the loopback is disabled in bit 7 register 0x16. Previously, the phase reference is measured on channel 1 and channel 3. In this test stage all four channels are measured. Measure the channels sequentially as they cannot be measured at the same time.

Product Folder Links: TAS6424MS-Q1

For loopback delay detection, use the following test procedure for either BTL mode or PBTL mode:



- BTL mode
  - 1. Set the AC DIAGS LOOPBACK bit (bit 7 in register 0x16) to 0 to disable AC loopback mode.
  - 2. Apply a 0-dBFS 19 kHz signal and enable AC load diagnostics. CH1 and CH2 reuse the AC sensing loop of CH1 (set bit 3 in register 0x15 to 1). CH3, CH4 reuse the AC sensing loop of CH3 (set bit 1 in register 0x15 to 1).
  - 3. Read back the 16 bit hexadecimal, AC\_LDG\_PHASE1 value. Register 0x1B holds the MSB and register 0x1C holds the LSB.
  - 4. Read back the hexadecimal stimulus value, STI. register 0x1D holds the MSB and register 0x1E holds the LSB.
  - 5. For channel 1/2 set bit 3 in register 0x15 to 0. For channel 3/4 set bit 1 in register 0x15 to 0.

When the test is complete, the channel reporting register indicates the status change from the AC diagnostic mode to the Hi-Z state. The detected impedance is stored in the appropriate I<sup>2</sup>C register.

- PBTL mode
  - 1. Set the AC\_DIAGS\_LOOPBACK bit (bit 7 in register 0x16) to 0 to disable AC loopback mode.
  - 2. Set the PBTL CH12 and PBTL CH34 bits (see register 0x00) to 0 without toggling SDz pin to enter BTL mode only for load diagnostics.
  - 3. Apply a 0 dBFS 19 kHz signal and enable AC load diagnostics. For PBTL\_12, enable the AC sensing loop of CH1 (set bit 3 in register 0x15 to 1). For PBTL\_34, enable the AC sensing loop of CH3 (set bit 1 in register 0x15 to 1).
  - 4. Read back the AC LDG PHASE1 value. register 0x1B holds the MSB and register 0x1C holds the LSB.
  - 5. Read back the hexadecimal stimulus value, STI. register 0x1D holds the MSB and register 0x1E holds the LSB
  - 6. Set the PBTL CH12 and PBTL CH34 bits (see register 0x00) to 1 to go back to PBTL mode for load diagnostics.
  - 7. For PBTL\_12 set bit 3 in register 0x15 to 0. For PBTL\_34 set bit 1 in register 0x15 to 0.

The AC phase in degrees is calculated with the AC Phase Calculation equation:

$$Phase\_CHx = 360(\frac{Phase\_CHx(LBK) - Phase\_CHx(LDM)}{STI\_CHx(LDM)})$$
(2)

#### Where:

- · Phase CHx(LBK) is the reference phase measurement. LBK stands for loopback mode
- Phase\_CHx(LDM) is the phase measure of the load. LDM stands for load mode
- STI\_CHx(LDM) is the stimulus value

#### 表 9-4. AC Impedance Code to Magnitude

| SETTING                              | GAIN AT 19 kHz | I(A)  | MEASUREMENT RANGE (Ω) | MAPPING FROM CODE TO MAGNITUDE ( $\Omega$ / Code) |
|--------------------------------------|----------------|-------|-----------------------|---------------------------------------------------|
| Gain = 4, I = 10 mA<br>(recommended) | 4.28           | 0.01  | 12                    | 0.05832                                           |
| Gain = 4, I = 19 mA                  | 4.28           | 0.019 | 6                     | 0.0307                                            |
| Gain = 1, I = 10 mA<br>(recommended) | 1              | 0.01  | 48                    | 0.2496                                            |
| Gain = 1, I = 19 mA                  | 1              | 0.019 | 24                    | 0.1314                                            |

#### 9.3.9 Protection and Monitoring

### 9.3.9.1 Overcurrent Limit (I<sub>LIMIT</sub>)

The overcurrent limit terminates each PWM pulse to limit the output current flow when the current limit ( $I_{LIMIT}$ ) is exceeded. Power is limited, but operation continues without disruption and prevents undesired shutdown for transient music events.  $I_{LIMIT}$  is not reported as a fault condition to either registers or the  $\overline{FAULT}$  pin but as warning condition to the  $\overline{WARN}$  pin and  $\overline{ILIMIT}$  Status Register (address = 0x25). Each channel is independently monitored and limited. The two programable levels can be set by bit 4 in the Miscellaneous Control 1 register (address 0x01).

## 9.3.9.2 Overcurrent Shutdown (I<sub>SD</sub>)

If the output load current reaches  $I_{SD}$ , such as an output short to GND, then a peak current limit occurs, which shuts down the channel. The time to shutdown the channel varies depending on the severity of the short condition. The affected channel is placed into the Hi-Z state, the fault is reported to the register, and the  $\overline{FAULT}$  pin is asserted. The device remains in this state until the CLEAR FAULT bit is set in Miscellaneous Control 3 Register, 0x21 bit 7. After clearing this bit and if the diagnostics are enabled, the device automatically starts diagnostics on the channel and, if no load failure is found, the device restarts. If a load fault is found the device continues to rerun the diagnostics once per second. Because this hiccup mode uses the diagnostics, no high current is created. If the diagnostics are disabled, the device sets the state for that channel to Hi-Z and requires the MCU to take the appropriate action, setting the CLEAR FAULT bit after the fault got removed, in order to return to Play state.

Two programable levels can be set by bit 4 in the Miscellaneous Control 1 register (address 0x01).

#### 9.3.9.3 DC Detect

This circuit detects a DC offset continuously during normal operation at the output of the amplifier. If the DC offset exceeds the threshold, that channel is placed in the Hi-Z state, the fault is reported to the I<sup>2</sup>C register, and the FAULT pin is asserted. A register bit can be used to mask reporting to the FAULT pin if required.

#### 9.3.9.4 Clip Detect

The clip detect is reported on the  $\overline{WARN}$  pin if 100% duty-cycle PWM is reached for a minimum number of PWM cycles set by the Clip Window Register (address 0x23). The default is 20 PWM cycles. If any channel is clipping, the clipping is reported to the pin. The clip detect is latched and can be cleared by I<sup>2</sup>C. Masking the clip reporting to the pin is possible through I<sup>2</sup>C. If desired, the Clip Detect can be configured to be non-latching in Clip Control Register (address = 0x22). In non-latching mode, Clip Detect is reported when the PWM duty cycle reaches 100%, and deasserted once the PWM duty cycle falls below 100%.

#### 9.3.9.5 Global Overtemperature Warning (OTW), Overtemperature Shutdown (OTSD)

Four overtemperature warning levels are available in the device (see the *Register Maps* section for thresholds). When the junction temperature exceeds the warning level, the WARN pin is asserted, unless the mask bit has been set to disable reporting. The device functions until the OTSD value is reached at which point all channels are placed in the Hi-Z state, and the FAULT pin is asserted. By default, the device remains shut down after the temperature drops to normal levels. This configuration can be changed in bit 3 of the Miscellaneous Control 3 Register (address = 0x21) to auto-recovery: When the junction temperature returns to normal levels, the device

JAJSKD3 – NOVEMBER 2020



automatically recovers and places the channel into the state indicated by the state control register. Note that even in auto-recovery configuration the FAULT pin remains asserted until the CLEAR FAULT bit (bit 7) is set in register 0x21.

#### 9.3.9.6 Channel Overtemperature Warning [OTW(i)] and Shutdown [OTSD(i)]

In addition to the global OTW, each channel also has an individual overtemperature warning and shutdown. If a channel exceeds the OTW(i) threshold, the warning register bit is set as the WARN pin is asserted, unless the mask bit has been set to disable reporting. If the channel temperature exceeds the OTSD(i) threshold then the channel goes to the Hi-Z state and either remains there or auto-recovers to the state indicated by the state control register when the temperature drops below the OTW(i) threshold, depending on the setting of bit 3 of the Miscellaneous Control 3 Register (address = 0x21).

#### 9.3.9.7 Undervoltage (UV) and Power-On-Reset (POR)

The undervoltage (UV) protection detects low voltages on the PVDD and VBAT pins. In the event of an UV condition, the  $\overline{\mathsf{FAULT}}$  pin is asserted, and the I<sup>2</sup>C register is updated. A power-on reset (POR) on the VDD pin causes the I<sup>2</sup>C to goes to the high-impedance (Hi-Z) state, and all registers are reset to default values. At power-on or after a POR event, the POR warning bit and  $\overline{\mathsf{WARN}}$  pin are asserted.

#### 9.3.9.8 Overvoltage (OV) and Load Dump

The overvoltage (OV) protection detects high voltages on the PVDD pin. If the PVDD pin reaches the OV threshold, the FAULT pin is asserted and the I<sup>2</sup>C register is updated. The device can withstand 40 V load-dump voltage spikes.

## 9.3.10 Power Supply

The device has three power supply inputs, VDD, PVDD, and VBAT, which are described as follows:

- **VDD** This pin is a 3.3V supply pin that provides power to the low voltage circuitry.
- **VBAT** This pin is a higher voltage supply that can be connected to the vehicle battery or the regulated voltage rail in a boosted system within the recommended limits. For best performance, this rail should be 10 V or higher. See the *Recommended Operating Conditions* table for the maximum supply voltage. This supply rail is used for higher voltage analog circuits but not the output FETs.
- **PVDD** This pin is a high-voltage supply that can either be connected to the vehicle battery or to another voltage rail in a boosted system. The PVDD pin supplies the power to the output FETs and can be within the recommended operating limits, even if that is below the VBAT supply, to allow for dynamic voltage systems.

Several on-chip regulators are included for generating the voltages necessary for the internal circuitry. The external pins are provided only for bypass capacitors to filter the supply and should not be used to power other circuits.

The device can withstand fortuitous open ground and power conditions within the absolute maximum ratings for the device. Fortuitous open ground usually occurs when a speaker wire is shorted to ground, allowing for a second ground path through the body diode in the output FETs.

### 9.3.10.1 Vehicle-Battery Power-Supply Sequence

#### **Power-Up Sequence**

In a typical system, the VBAT and PVDD supplies are both connected to the vehicle battery and power up at the same time. The VDD supply should be applied after the VBAT and PVDD supplies are within the recommended operating range.

#### 9.3.10.2 Power-Down Sequence

To power-down the device, first set the STANDBY pin low for at least 15ms before removing PVDD, VBAT or VDD. After 15ms, the power supplies can be removed.

Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated



#### 9.3.10.3 Boosted Power-Supply Sequence

In this case, the VBAT and PVDD inputs are not connected to the same supply.

When powering up, apply the VBAT supply first, the VDD supply second, and the PVDD supply last.

When powering down, first set the STANDBY pin low for at least 15ms before removing PVDD, VBAT or VDD. After 15 ms, the power supplies can be removed.

#### 9.3.11 Hardware Control Pins

The device has four pins for control and device status: FAULT, MUTE, WARN, and STANDBY.

#### 9.3.11.1 FAULT

The FAULT pin reports faults and is active low under any of the following conditions:

- Any channel faults (overcurrent or DC detection)
- Overtemperature shutdown
- Overvoltage or undervoltage conditions on the VBAT or PVDD pins
- Clock errors

For all listed faults, the FAULT pin remains asserted after the fault condition is rectified. Deassert the FAULT pin by writing the CLEAR FAULT bit (bit 7) in register 0x21.

The register reports for all fault reports remain asserted until they are cleared by writing the CLEAR FAULT bit (bit 7) in register 0x21.

Register bits are available to mask fault categories from reporting to the FAULT pin. These bits only mask the setting of the pin and do not affect the register reporting or protection of the device. By default all faults are reported to the pin. See the *Register Maps* section for a description of the mask settings.

This pin is an open-drain output with an internal 100 k $\Omega$  pull-up resistor to VDD.

#### 9.3.11.2 WARN

This active-low output pin reports audio clipping, overtemperature warnings, overcurrent limit warnings and POR events.

Clipping is reported if any channel is at the maximum modulation for 20 consecutive PWM clocks (default value) which results in a 10-µs delay to report the onset of clipping. Changing the number of required consecutive PWM clocks in the Clip Window Register (address = 0x23) impacts the report delay time. The Clip Detect warning bit is sticky in latching mode and can be cleared by the CLEAR FAULT bit (bit 7) in register 0x21.

An overtemperature warning (OTW) is reported if the general temperature or any of the channel temperature warnings are set. The warning temperature can be set through bits 5 and 6 in Miscellaneous Control 1 Register (address = 0x01).

Register bits are available to mask either clipping or OTW reporting to the pin. These bits only mask the setting of the pin and do not affect the register reporting. By default clipping, I<sub>LIMIT</sub> and OTW are reported.

The WARN pin is latched and can be cleared by writing the CLEAR FAULT bit (bit 7) in register 0x21.

This pin is an open-drain output with an internal 100 k $\Omega$  pull-up resistor to VDD.

#### 9.3.11.3 **MUTE**

This active-low input pin is used for hardware control of the mute and unmute function for all channels.

This pin has a 100 k $\Omega$  internal pull-down resistor.

#### 9.3.11.4 **STANDBY**

When this active-low input pin is asserted, the device goes into shutdown and current draw is limited. This pin can be used to shut down the device rapidly. The outputs are ramped down in less than 5 ms if the device is not already in the Hi-Z state.

Product Folder Links: TAS6424MS-Q1



This pin has a 100  $k\Omega$  internal pull-down resistor.

# 9.4 Device Functional Modes

# 9.4.1 Operating Modes and Faults

The operating modes and faults are listed in the following tables.

# 表 9-5. Operating Modes

| STATE NAME | OUTPUT FETS           | OSCILLATOR | I <sup>2</sup> C |  |
|------------|-----------------------|------------|------------------|--|
| STANDBY    | STANDBY Hi-Z          |            | Active           |  |
| Hi-Z       | Hi-Z Hi-Z             |            | Active           |  |
| MUTE       | MUTE Switching at 50% |            | Active           |  |
| PLAY       | Switching with audio  | Active     | Active           |  |

# 表 9-6. Global Faults and Actions

| FAULT/<br>EVENT | FAULT/EVENT<br>CATEGORY | MONITORING<br>MODES | REPORTING<br>METHOD          | ACTION<br>RESULT |
|-----------------|-------------------------|---------------------|------------------------------|------------------|
| POR             |                         | All                 | I <sup>2</sup> C + WARN pin  | Standby          |
| VBAT UV         | \/oltogo foult          |                     |                              |                  |
| PVDD UV         | Voltage fault           | Hi-Z, mute, normal  | I <sup>2</sup> C + FAULT pin | Hi-Z             |
| VBAT or PVDD OV |                         |                     |                              |                  |
| OTW             | Thermal warning         | Hi-Z, mute, normal  | I <sup>2</sup> C + WARN pin  | None             |
| OTSD            | Thermal shutdown        | Hi-Z, mute, normal  | I <sup>2</sup> C + FAULT pin | Hi-Z             |

#### 表 9-7. Channel Faults and Actions

| FAULT/<br>EVENT      | FAULT/EVENT<br>CATEGORY | MONITORING<br>MODES | REPORTING<br>METHOD          | ACTION<br>TYPE |
|----------------------|-------------------------|---------------------|------------------------------|----------------|
| Clipping             | Warning                 |                     | I <sup>2</sup> C + WARN pin  | None           |
| Overcurrent limiting | Protection              | Muta and play       | I-C + WARN PIII              | Current limit  |
| Overcurrent fault    | Output channel fault    | Mute and play       | I <sup>2</sup> C + FAULT pin | Hi-Z           |
| DC detect            | Output Granner lauit    |                     | T C + FAULT PIII             | III-Z          |

Product Folder Links: TAS6424MS-Q1

Copyright © 2023 Texas Instruments Incorporated

#### 9.5 Programming

#### 9.5.1 I<sup>2</sup>C Serial Communication Bus

The device communicates with the system processor through the I<sup>2</sup>C serial communication bus as an I<sup>2</sup>C slave-only device. The processor can poll the device through I<sup>2</sup>C to determine the operating status, configure settings, or run diagnostics. For a complete list and description of all I<sup>2</sup>C controls, see the *Register Maps* section.

The device includes two  $I^2C$  address pins, so up to four devices can be used together in a system with no additional bus switching hardware. The  $I^2C$  ADDRx pins set the slave address of the device as listed in  $\frac{1}{5}$  9-8.

| 衣 9-8. PC Addresses |                        |                        |                        |                       |  |  |  |
|---------------------|------------------------|------------------------|------------------------|-----------------------|--|--|--|
| DESCRIPTION         | I <sup>2</sup> C ADDR1 | I <sup>2</sup> C ADDR0 | I <sup>2</sup> C Write | I <sup>2</sup> C Read |  |  |  |
| Device 0            | 0                      | 0                      | 0xD4                   | 0xD5                  |  |  |  |
| Device 1            | 0                      | 1                      | 0xD6                   | 0xD7                  |  |  |  |
| Device 2            | 1                      | 0                      | 0xD8                   | 0xD9                  |  |  |  |
| Device 3            | 1                      | 1                      | 0xDA                   | 0xDB                  |  |  |  |

表 9-8 I<sup>2</sup>C Addresses

#### 9.5.2 I<sup>2</sup>C Bus Protocol

The device has a bidirectional serial-control interface that is compatible with the Inter IC ( $I^2$ C) bus protocol and supports 100 kbps and 400 kbps data transfer rates for random and sequential write and read operations. The TAS6424MS-Q1 device is a slave-only device that does not support a multimaster bus environment or wait-state insertion. The control interface is used to program the registers of the device and to read device status.

The I<sup>2</sup>C bus uses two signals, SDA (data) and SCL (clock), to communicate between integrated circuits in a system. Data is transferred on the bus serially, one bit at a time. The address and data are transferred in byte (8-bit) format with the most-significant bit (MSB) transferred first. In addition, each byte transferred on the bus is acknowledged by the receiving device with an acknowledge bit. Each transfer operation begins with the master device driving a start condition on the bus and ends with the master device driving a stop condition on the bus. The bus uses transitions on the data terminal (SDA) while the clock is HIGH to indicate a start and stop conditions. A HIGH-to-LOW transition on SDA indicates a start, and a LOW-to-HIGH transition indicates a stop. Normal data bit transitions must occur within the low time of the clock period. The master generates the 7-bit slave address and the read/write (R/W) bit to open communication with another device and then wait for an acknowledge condition. The device holds SDA LOW during the acknowledge-clock period to indicate an acknowledgment. When this occurs, the master transmits the next byte of the sequence. Each device is addressed by a unique 7-bit slave address plus a R/W bit (1 byte). All compatible devices share the same signals via a bidirectional bus using a wired-AND connection. An external pullup resistor must be used for the SDA and SCL signals to set the HIGH level for the bus. The number of bytes that can be transmitted between start and stop conditions is unlimited. When the last word transfers, the master generates a stop condition to release the bus.



図 9-7. Typical I<sup>2</sup>C Sequence





図 9-8. SCL and SDA Timing

Use the I<sup>2</sup>C ADDRx pins to program the device slave address. Read and write data can be transmitted using single-byte or multiple-byte data transfers.

#### 9.5.3 Random Write

As shown in 29-9, a single-byte data-write transfer begins with the master device transmitting a start condition followed by the I<sup>2</sup>C device address and the R/W bit. The R/W bit determines the direction of the data transfer. For a write data transfer, the R/W bit is a 0. After receiving the correct I<sup>2</sup>C device address and the R/W bit, the device responds with an acknowledge bit. Next, the master transmits the address byte or bytes corresponding to the internal memory address being accessed. After receiving the address byte, the device again responds with an acknowledge bit. Next, the master device transmits the data byte to be written to the memory address being accessed. After receiving the data byte, the device again responds with an acknowledge bit. Finally, the master device transmits a stop condition to complete the single-byte data-write transfer.



2 9-9. Random Write Transfer

#### 9.5.4 Sequential Write

A sequential data-write transfer is identical to a single-byte data-write transfer except that multiple data bytes are transmitted by the master to the device as shown in 29-10. After receiving each data byte, the device responds with an acknowledge bit and the I<sup>2</sup>C subaddress is automatically incremented by one.



図 9-10. Sequential Write Transfer

#### 9.5.5 Random Read

As shown in 🗵 9-11, a single-byte data-read transfer begins with the master device transmitting a start condition followed by the I2C device address and the R/W bit. For the data-read transfer, both a write followed by a read occur. Initially, a write occurs to transfer the address byte or bytes of the internal memory address to be read. As a result, the R/W bit is a 0. After receiving the address and the R/W bit, the device responds with an acknowledge bit. In addition, after sending the internal memory address byte or bytes, the master device transmits another start condition followed by the address and the R/W bit again. This time the R/W bit is a

Product Folder Links: TAS6424MS-Q1

Submit Document Feedback

1, indicating a read transfer. After receiving the address and the R/W bit, the device again responds with an acknowledge bit. Next, the device transmits the data byte from the memory address being read. After receiving the data byte, the master device transmits a not-acknowledge followed by a stop condition to complete the single-byte data-read transfer.



図 9-11. Random Read Transfer

# 9.5.6 Sequential Read

A sequential data-read transfer is identical to a single-byte data-read transfer except that multiple data bytes are transmitted by the device to the master device as shown in 2 9-12. Except for the last data byte, the master device responds with an acknowledge bit after receiving each data byte and automatically increments the I<sup>2</sup>C subaddress by one. After receiving the last data byte, the master device transmits a not-acknowledge bit followed by a stop condition to complete the transfer.



図 9-12. Sequential Read Transfer



# 9.6 Register Maps

表 9-9. I<sup>2</sup>C Address Register Definitions

| Address | Туре | Register Description                           | Section |
|---------|------|------------------------------------------------|---------|
| 0x00    | R/W  | Mode Control                                   | Go      |
| 0x01    | R/W  | Miscellaneous Control 1                        | Go      |
| 0x02    | R/W  | Miscellaneous Control 2                        | Go      |
| 0x03    | R/W  | SAP Control (Serial Audio-Port Control)        | Go      |
| 0x04    | R/W  | Channel State Control                          | Go      |
| 0x05    | R/W  | Channel 1 Volume Control                       | Go      |
| 0x06    | R/W  | Channel 2 Volume Control                       | Go      |
| 0x07    | R/W  | Channel 3 Volume Control                       | Go      |
| 0x08    | R/W  | Channel 4 Volume Control                       | Go      |
| 0x09    | R/W  | DC Diagnostic Control 1                        | Go      |
| 0x0A    | R/W  | DC Diagnostic Control 2                        | Go      |
| 0x0B    | R/W  | DC Diagnostic Control 3                        | Go      |
| 0x0C    | R    | DC Load Diagnostic Report 1 (Channels 1 and 2) | Go      |
| 0x0D    | R    | DC Load Diagnostic Report 2 (Channels 3 and 4) | Go      |
| 0x0E    | R    | DC Load Diagnostic Report 3-Line Output        | Go      |
| 0x0F    | R    | Channel State Reporting                        | Go      |
| 0x10    | R    | Channel Faults (Overcurrent, DC Detection)     | Go      |
| 0x11    | R    | Global Faults 1                                | Go      |
| 0x12    | R    | Global Faults 2                                | Go      |
| 0x13    | R    | Warnings                                       | Go      |
| 0x14    | R/W  | Pin Control                                    | Go      |
| 0x15    | R/W  | AC Load Diagnostic Control 1                   | Go      |
| 0x16    | R/W  | AC Load Diagnostic Control 2                   | Go      |
| 0x17    | R    | AC Load Diagnostic Report Channel 1            | Go      |
| 0x18    | R    | AC Load Diagnostic Report Channel 2            | Go      |
| 0x19    | R    | AC Load Diagnostic Report Channels 3           | Go      |
| 0x1A    | R    | AC Load Diagnostic Report Channels 4           | Go      |
| 0x1B    | R    | AC Load Diagnostic Phase Report High           | Go      |
| 0x1C    | R    | AC Load Diagnostic Phase Report Low            | Go      |
| 0x1D    | R    | AC Load Diagnostic STI Report High             | Go      |
| 0x1E    | R    | AC Load Diagnostic STI Report Low              | Go      |
| 0x1F    | R    | RESERVED                                       |         |
| 0x20    | R    | RESERVED                                       |         |
| 0x21    | R/W  | Miscellaneous Control 3                        | Go      |
| 0x22    | R/W  | Clip Control                                   | Go      |
| 0x23    | R/W  | Clip Window                                    | Go      |
| 0x24    | R/W  | Clip Warning                                   | Go      |
| 0x25    | R/W  | ILIMIT Status                                  | Go      |
| 0x26    | R/W  | Miscellaneous Control 4                        | Go      |
| 0x27    | R    | RESERVED                                       |         |

Product Folder Links: TAS6424MS-Q1



# 9.6.1 Mode Control Register (address = 0x00) [default = 0x00]

The Mode Control register is shown in 図 9-13 and described in 表 9-10.

# 図 9-13. Mode Control Register

| 7     | 6        | 5         | 4         | 3           | 2           | 1           | 0           |
|-------|----------|-----------|-----------|-------------|-------------|-------------|-------------|
| RESET | RESERVED | PBTL CH34 | PBTL CH12 | CH1 LO MODE | CH2 LO MODE | CH3 LO MODE | CH4 LO MODE |
| R/W-0 | R/W-0    | R/W-0     | R/W-0     | R/W-0       | R/W-0       | R/W-0       | R/W-0       |

#### 表 9-10. Mode Control Field Descriptions

| Bit | Field       | Туре | Reset | Description                                                                      |
|-----|-------------|------|-------|----------------------------------------------------------------------------------|
| 7   | RESET       | R/W  | 0     | 0: Normal operation 1: Resets the device. Self-clearing, reads back 0.           |
| 6   | RESERVED    | R/W  | 0     | RESERVED                                                                         |
| 5   | PBTL CH34   | R/W  | 0     | 0: Channels 3 and 4 are in BTL mode 1: Channels 3 and 4 are in parallel BTL mode |
| 4   | PBTL CH12   | R/W  | 0     | 0: Channels 1 and 2 are in BTL mode 1: Channels 1 and 2 are in parallel BTL mode |
| 3   | CH1 LO MODE | R/W  | 0     | 0: Channel 1 is in normal/speaker mode 1: Channel 1 is in line output mode       |
| 2   | CH2 LO MODE | R/W  | 0     | 0: Channel 2 is in normal/speaker mode 1: Channel 2 is in line output mode       |
| 1   | CH3 LO MODE | R/W  | 0     | 0: Channel 3 is in normal/speaker mode 1: Channel 3 is in line output mode       |
| 0   | CH4 LO MODE | R/W  | 0     | 0: Channel 4 is in normal/speaker mode 1: Channel 4 is in line output mode       |

# 9.6.2 Miscellaneous Control 1 Register (address = 0x01) [default = 0x32]

The Miscellaneous Control 1 register is shown in 図 9-14 and described in 表 9-11.

# **図 9-14. Miscellaneous Control 1 Register**

| 7          | 6      | 5      | 4          | 3 2         |  | 1      | 0 |
|------------|--------|--------|------------|-------------|--|--------|---|
| HPF BYPASS | OTW CO | ONTROL | OC CONTROL | VOLUME RATE |  | GAIN   |   |
| R/W-0      | R/W-01 |        | R/W-1      | R/W-00      |  | R/W-10 |   |

#### 表 9-11. Misc Control 1 Field Descriptions

| Bit | Field       | Туре | Reset | Description                                                                                                                                                                                       |
|-----|-------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | HPF BYPASS  | R/W  | 0     | 0: High pass filter eneabled 1: High pass filter disabled                                                                                                                                         |
| 6–5 | OTW CONTROL | R/W  | 01    | 00: Global overtemperature warning set to 140°C  01: Global overtemperature warning set to 130C  10: Global overtemperature warning set to 120°C  11: Global overtemperature warning set to 110°C |
| 4   | OC CONTROL  | R/W  | 1     | 0: Overcurrent is level 1 1: Overcurrent is level 2                                                                                                                                               |
| 3–2 | VOLUME RATE | R/W  | 00    | 00: Volume update rate is 1 step / FSYNC 01: Volume update rate is 1 step / 2 FSYNCs 10: Volume update rate is 1 step / 4 FSYNCs 11: Volume update rate is 1 step / 8 FSYNCs                      |

Product Folder Links: TAS6424MS-Q1

Copyright © 2023 Texas Instruments Incorporated

Submit Document Feedback



# 表 9-11. Misc Control 1 Field Descriptions (continued)

| Bit | Field | Туре | Reset | Description                                  |
|-----|-------|------|-------|----------------------------------------------|
| 1–0 | GAIN  | R/W  | 10    | 00: Gain level 1 = 7.5 V peak output voltage |
|     |       |      |       | 01: Gain Level 2 = 15 V peak output voltage  |
|     |       |      |       | 10: Gain Level 3 = 21 V peak output voltage  |
|     |       |      |       | 11: Gain Level 4 = 29 V peak output voltage  |

# 9.6.3 Miscellaneous Control 2 Register (address = 0x02) [default = 0x62]

The Miscellaneous Control 2 register is shown in 図 9-15 and described in 表 9-12.

#### 図 9-15. Miscellaneous Control 2 Register

| 7        | 6       | 5           | 4 | 3        | 2       | 1      | 0      |
|----------|---------|-------------|---|----------|---------|--------|--------|
| RESERVED | Р       | WM FREQUENC | Y | RESERVED | SDM_OSR | OUTPUT | ΓPHASE |
| R/W-0    | R/W-110 |             |   | R/W-0    | R/W-0   | R/W    | V-10   |

#### 表 9-12. Misc Control 2 Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                                                                                                                                                                                                                                             |
|-----|---------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RESERVED      | R/W  | 0     | RESERVED                                                                                                                                                                                                                                                                                |
| 6-4 | PWM FREQUENCY | R/W  | 110   | 000: $8 \times f_S$ (352.8 kHz / 384 kHz)<br>001: $10 \times f_S$ (441 kHz / 480 kHz)<br>010: RESERVED<br>011: RESERVED<br>100: RESERVED<br>101: $38 \times f_S$ (1.68 MHz / 1.82 MHz)<br>110: $44 \times f_S$ (1.94 MHz / 2.11 MHz)<br>111: $48 \times f_S$ (2.12 MHz / not supported) |
| 3   | RESERVED      | R/W  | 0     | RESERVED                                                                                                                                                                                                                                                                                |
| 2   | SDM_OSR       | R/W  | 0     | 0: 64x OSR<br>1: 128x OSR                                                                                                                                                                                                                                                               |
| 1–0 | OUTPUT PHASE  | R/W  | 10    | 00: 0 degrees output-phase switching offset 01: 30 degrees output-phase switching offset 10: 45 degrees output-phase switching offset 11: 60 degrees output-phase switching offset                                                                                                      |

# 9.6.4 SAP Control (Serial Audio-Port Control) Register (address = 0x03) [default = 0x04]

The SAP Control (serial audio-port control) register is shown in 図 9-16 and described in 表 9-13.

#### 図 9-16. SAP Control Register

| 7                   | 6 | 5                       | 4                | 3                    | 2            | 1 | 0 |  |  |  |
|---------------------|---|-------------------------|------------------|----------------------|--------------|---|---|--|--|--|
| INPUT SAMPLING RATE |   | 8 Ch TDM<br>SLOT SELECT | TDM SLOT<br>SIZE | TDM SLOT<br>SELECT 2 | INPUT FORMAT |   |   |  |  |  |
| R/W-00 R/W-0 R/W-0  |   | R/W-0                   |                  | R/W-100              |              |   |   |  |  |  |

# 表 9-13. SAP Control Field Descriptions

| Bit | Field                | Туре | Reset | Description                                              |
|-----|----------------------|------|-------|----------------------------------------------------------|
| 7–6 | INPUT SAMPLING RATE  | R/W  |       | 00: 44.1 kHz<br>01: 48 kHz<br>10: 96 kHz<br>11: RESERVED |
| 5   | 8 Ch TDM SLOT SELECT | R/W  |       | 0: First four TDM slots 1: Last four TDM slots           |

Product Folder Links: TAS6424MS-Q1



# 表 9-13. SAP Control Field Descriptions (continued)

| Bit | Field             | Туре | Reset | Description                              |
|-----|-------------------|------|-------|------------------------------------------|
| 4   | TDM SLOT SIZE     | R/W  | 0     | 0: TDM slot size is 24-bit or 32-bit     |
|     |                   |      |       | 1: TDM slot size is 16-bit               |
| 3   | TDM SLOT SELECT 2 | R/W  | 0     | 0: Normal                                |
|     |                   |      |       | 1: swap channel 1/2 with channel 3/4     |
| 2–0 | INPUT FORMAT      | R/W  | 100   | 000: 24-bit right justified              |
|     |                   |      |       | 001: 20-bit right justified              |
|     |                   |      |       | 010: 18-bit right justified              |
|     |                   |      |       | 011: 16-bit right justified              |
|     |                   |      |       | 100: I <sup>2</sup> S (16-bit or 24-bit) |
|     |                   |      |       | 101: Left justified (16-bit or 24-bit)   |
|     |                   |      |       | 110: DSP mode (16-bit or 24-bit)         |
|     |                   |      |       | 111: RESERVED                            |

# 9.6.5 Channel State Control Register (address = 0x04) [default = 0x55]

The Channel State Control register is shown in 図 9-17 and described in 表 9-14.

# 図 9-17. Channel State Control Register

| 7         | 6       | 5         | 4            | 3         | 2       | 1         | 0       |
|-----------|---------|-----------|--------------|-----------|---------|-----------|---------|
| CH1 STATE | CONTROL | CH2 STATE | CONTROL      | CH3 STATE | CONTROL | CH4 STATE | CONTROL |
| R/V       | V-01    | R/W       | <b>V-</b> 01 | R/W       | /-01    | R/M       | V-01    |

# 表 9-14. Channel State Control Field Descriptions

| Bit | Field             | Туре | Reset                                              | Description                                           |
|-----|-------------------|------|----------------------------------------------------|-------------------------------------------------------|
| 7–6 | CH1 STATE CONTROL | R/W  | 01                                                 | 00: PLAY 01: Hi-Z 10: MUTE 11: DC load diagnostics    |
| 5–4 | CH2 STATE CONTROL | R/W  | 00: PLAY 01: Hi-Z 10: MUTE 11: DC load diagnostics |                                                       |
| 3–2 | CH3 STATE CONTROL | R/W  | 01                                                 | 00: PLAY  01: Hi-Z  10: MUTE  11: DC load diagnostics |
| 1–0 | CH4 STATE CONTROL | R/W  | 01                                                 | 00: PLAY 01: Hi-Z 10: MUTE 11: DC load diagnostics    |



# 9.6.6 Channel 1 Through 4 Volume Control Registers (address = 0x05–0x08) [default = 0xCF]

The Channel 1 Through 4 Volume Control registers are shown in 図 9-18 and described in 表 9-15.

### **図 9-18. Channel x Volume Control Register**

| 7 6 5       |        |  | 4 | 3 | 2 | 1 | 0 |  |  |  |  |
|-------------|--------|--|---|---|---|---|---|--|--|--|--|
| CH x VOLUME |        |  |   |   |   |   |   |  |  |  |  |
|             | R/W-CF |  |   |   |   |   |   |  |  |  |  |

#### 表 9-15. Ch x Volume Control Field Descriptions

| Bit | Field       | Туре | Reset | Description                                                                                                                                                            |
|-----|-------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7–0 | CH x VOLUME | R/W  |       | 8-Bit Volume Control for each channel, register address for Ch1 is 0x05, Ch2 is 0x06, Ch3 is 0x07 and Ch4 is 0x08, 0.5 dB/step: 0xFF: 24 dB  0xCF: 0 dB  0x07: -100 dB |
|     |             |      |       |                                                                                                                                                                        |

### 9.6.7 DC Load Diagnostic Control 1 Register (address = 0x09) [default = 0x00]

The DC Diagnostic Control 1 register is shown in 図 9-19 and described in 表 9-16.

### 図 9-19. DC Load Diagnostic Control 1 Register

|                 |         |           | • |          | • |                  |            |
|-----------------|---------|-----------|---|----------|---|------------------|------------|
| 7               | 6       | 5         | 4 | 3        | 2 | 1                | 0          |
| DC LDG<br>ABORT | 2x_RAMP | 2x_SETTLE |   | RESERVED |   | LDG LO<br>ENABLE | LDG BYPASS |
| R/W-0           | R/W-0   | R/W-0     |   |          |   | R/W-0            | R/W-0      |

# 表 9-16. DC Load Diagnostics Control 1 Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                                                                  |  |  |  |
|-----|---------------|------|-------|--------------------------------------------------------------------------------------------------------------|--|--|--|
| 7   | DC LDG ABORT  | R/W  | 0     | Default state, clear after abort     Aborts the load diagnostics in progress                                 |  |  |  |
| 6   | 2x_RAMP       | R/W  | 0     | 0: Normal ramp time 1: Double ramp time                                                                      |  |  |  |
| 5   | 2x_SETTLE     | R/W  | 0     | 0: Normal Settle time 1: Double settling time                                                                |  |  |  |
| 4–2 | RESERVED      | R/W  | 000   | RESERVED                                                                                                     |  |  |  |
| 1   | LDG LO ENABLE | R/W  | 0     | C: Line output diagnostics are disabled     I: Line output diagnostics are enabled                           |  |  |  |
| 0   | LDG BYPASS    | R/W  | 0     | O: Automatic diagnostics when leaving Hi-Z and after channel fault  1: Diagnostics are not run automatically |  |  |  |

# 9.6.8 DC Load Diagnostic Control 2 Register (address = 0x0A) [default = 0x11]

The DC Diagnostic Control 2 register is shown in 図 9-20 and described in 表 9-17.

### 図 9-20. DC Load Diagnostic Control 2 Register

| 7 | 6      | 5      | 4 | 3             | 2    | 1     | 0 |  |
|---|--------|--------|---|---------------|------|-------|---|--|
|   | CH1 DC | LDG SL |   | CH2 DC LDG SL |      |       |   |  |
|   | R/W-   | 0001   |   |               | R/W- | -0001 |   |  |

表 9-17. DC Load Diagnostics Control 2 Field Descriptions

| Bit | Field         | Туре                                                | Reset | Description                                |
|-----|---------------|-----------------------------------------------------|-------|--------------------------------------------|
| 7–4 | CH1 DC LDG SL | R/W 0001 DC load diagnostics shorted-load threshold |       |                                            |
|     |               |                                                     |       | 0000: 0.5 Ω                                |
|     |               |                                                     |       | 0001: 1 Ω                                  |
|     |               |                                                     |       | 0010: 1.5 Ω                                |
|     |               |                                                     |       |                                            |
|     |               |                                                     |       | 1001: 5 Ω                                  |
| 3–0 | CH2 DC LDG SL | R/W                                                 | 0001  | DC load diagnostics shorted-load threshold |
|     |               |                                                     |       | 0000: 0.5 Ω                                |
|     |               |                                                     |       | 0001: 1 Ω                                  |
|     |               |                                                     |       | 0010: 1.5 Ω                                |
|     |               |                                                     |       |                                            |
|     |               |                                                     |       | 1001: 5 Ω                                  |

# 9.6.9 DC Load Diagnostic Control 3 Register (address = 0x0B) [default = 0x11]

The DC Diagnostic Control 3 register is shown in 図 9-21 and described in 表 9-18.

図 9-21. DC Load Diagnostic Control 3 Register

| 7 | 6      | 5      | 4 | 3             | 2    | 1    | 0 |  |
|---|--------|--------|---|---------------|------|------|---|--|
|   | CH3 DC | LDG SL |   | CH4 DC LDG SL |      |      |   |  |
|   | R/W-   | 0001   |   |               | R/W- | 0001 |   |  |

表 9-18. DC Load Diagnostics Control 3 Field Descriptions

|     | A 9-16. De Load Diagnostics Control 3 Field Descriptions |      |       |                                            |  |  |  |  |  |  |  |
|-----|----------------------------------------------------------|------|-------|--------------------------------------------|--|--|--|--|--|--|--|
| Bit | Field                                                    | Туре | Reset | Description                                |  |  |  |  |  |  |  |
| 7–4 | CH3 DC LDG SL                                            | R/W  | 0001  | DC load diagnostics shorted-load threshold |  |  |  |  |  |  |  |
|     |                                                          |      |       | 0000: 0.5 Ω                                |  |  |  |  |  |  |  |
|     |                                                          |      |       | 0001: 1 Ω                                  |  |  |  |  |  |  |  |
|     |                                                          |      |       | 0010: 1.5 Ω                                |  |  |  |  |  |  |  |
|     |                                                          |      |       |                                            |  |  |  |  |  |  |  |
|     |                                                          |      |       | 1001: 5 Ω                                  |  |  |  |  |  |  |  |
| 3–0 | CH4 DC LDG SL                                            | R/W  | 0001  | DC load diagnostics shorted-load threshold |  |  |  |  |  |  |  |
|     |                                                          |      |       | 0000: 0.5 Ω                                |  |  |  |  |  |  |  |
|     |                                                          |      |       | 0001: 1 Ω                                  |  |  |  |  |  |  |  |
|     |                                                          |      |       | 0010: 1.5 Ω                                |  |  |  |  |  |  |  |
|     |                                                          |      |       |                                            |  |  |  |  |  |  |  |
|     |                                                          |      |       | 1001: 5 Ω                                  |  |  |  |  |  |  |  |

# 9.6.10 DC Load Diagnostic Report 1 Register (address = 0x0C) [default = 0x00]

DC Load Diagnostic Report 1 register is shown in 図 9-22 and described in 表 9-19.

# 図 9-22. DC Load Diagnostic Report 1 Register

| 7       | 6       | 5      | 4      | 3       | 2       | 1      | 0      |
|---------|---------|--------|--------|---------|---------|--------|--------|
| CH1 S2G | CH1 S2P | CH1 OL | CH1 SL | CH2 S2G | CH2 S2P | CH2 OL | CH2 SL |
| R-0     | R-0     | R-0    | R-0    | R-0     | R-0     | R-0    | R-0    |

### 表 9-19. DC Load Diagnostics Report 1 Field Descriptions

| Bit | Field   | Туре | Reset | Description                 |
|-----|---------|------|-------|-----------------------------|
| 7   | CH1 S2G | R    | 0     | 0: No short-to-GND detected |
|     |         |      |       | 1: Short-To-GND Detected    |

Copyright © 2023 Texas Instruments Incorporated

Submit Document Feedback

39

# 表 9-19. DC Load Diagnostics Report 1 Field Descriptions (continued)

| Bit | Field   | Туре | Reset | Description                                              |
|-----|---------|------|-------|----------------------------------------------------------|
| 6   | CH1 S2P | R    | 0     | 0: No short-to-power detected 1: Short-to-power detected |
| 5   | CH1 OL  | R    | 0     | 0: No open load detected 1: Open load detected           |
| 4   | CH1 SL  | R    | 0     | 0: No shorted load detected 1: Shorted load detected     |
| 3   | CH2 S2G | R    | 0     | 0: No short-to-GND detected 1: Short-to-GND detected     |
| 2   | CH2 S2P | R    | 0     | 0: No short-to-power detected 1: Short-to-power detected |
| 1   | CH2 OL  | R    | 0     | 0: No open load detected 1: Open load detected           |
| 0   | CH2 SL  | R    | 0     | 0: No shorted load detected 1: Shorted load detected     |

# 9.6.11 DC Load Diagnostic Report 2 Register (address = 0x0D) [default = 0x00]

The DC Load Diagnostic Report 2 register is shown in 図 9-23 and described in 表 9-20.

# 図 9-23. DC Load Diagnostic Report 2 Register

| 7       | 6       | 5      | 4      | 3       | 2       | 1      | 0      |
|---------|---------|--------|--------|---------|---------|--------|--------|
| CH3 S2G | CH3 S2P | CH3 OL | CH3 SL | CH4 S2G | CH4 S2P | CH4 OL | CH4 SL |
| R-0     | R-0     | R-0    | R-0    | R-0     | R-0     | R-0    | R-0    |

# 表 9-20. DC Load Diagnostics Report 2 Field Descriptions

| Bit | Field   | Туре | Reset | Description                                              |
|-----|---------|------|-------|----------------------------------------------------------|
| 7   | CH3 S2G | R    | 0     | 0: No short-to-GND detected 1: Short-to-GND detected     |
| 6   | CH3 S2P | R    | 0     | 0: No short-to-power detected 1: Short-to-power detected |
| 5   | CH3 OL  | R    | 0     | 0: No open load detected 1: Open load detected           |
| 4   | CH3 SL  | R    | 0     | 0: No shorted load detected 1: Shorted load detected     |
| 3   | CH4 S2G | R    | 0     | 0: No short-to-GND detected 1: Short-to-GND detected     |
| 2   | CH4 S2P | R    | 0     | 0: No short-to-power detected 1: Short-to-power detected |
| 1   | CH4 OL  | R    | 0     | 0: No open load detected 1: Open load detected           |
| 0   | CH4 SL  | R    | 0     | 0: No shorted load detected 1: Shorted load detected     |

Product Folder Links: TAS6424MS-Q1

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated



# 9.6.12 DC Load Diagnostics Report 3 Line Output Register (address = 0x0E) [default = 0x00]

The DC Load Diagnostic Report, Line Output, register is shown in 図 9-24 and described in 表 9-21.

図 9-24. DC Load Diagnostics Report 3 Line Output Register

| 7        | 6 | 5 | 4 | 3          | 2          | 1          | 0          |
|----------|---|---|---|------------|------------|------------|------------|
| RESERVED |   |   |   | CH1 LO LDG | CH2 LO LDG | CH3 LO LDG | CH4 LO LDG |
| R-0000   |   |   |   | R-0        | R-0        | R-0        | R-0        |

### 表 9-21. DC Load Diagnostics Report 3 Line Output Field Descriptions

| Bit | Field      | Туре | Reset | Description                                                                  |
|-----|------------|------|-------|------------------------------------------------------------------------------|
| 7–4 | RESERVED   | R    | 0000  | RESERVED                                                                     |
| 3   | CH1 LO LDG | R    | 0     | 0: No line output detected on channel 1 1: Line output detected on channel 1 |
| 2   | CH2 LO LDG | R    | 0     | 0: No line output detected on channel 2 1: Line output detected on channel 2 |
| 1   | CH3 LO LDG | R    | 0     | 0: No line output detected on channel 3 1: Line output detected on channel 3 |
| 0   | CH4 LO LDG | R    | 0     | 0: No line output detected on channel 4 1: Line output detected on channel 4 |

### 9.6.13 Channel State Reporting Register (address = 0x0F) [default = 0x55]

The Channel State Reporting register is shown in 図 9-25 and described in 表 9-22.

図 9-25. Channel State-Reporting Register

|  | 7         | 6       | 5                | 4 | 3                | 2 | 1                | 0 |
|--|-----------|---------|------------------|---|------------------|---|------------------|---|
|  | CH1 STATI | EREPORT | CH2 STATE REPORT |   | CH3 STATE REPORT |   | CH4 STATE REPORT |   |
|  | R-        | 01      | R-01             |   | R-01             |   | R-01             |   |

表 9-22. State-Reporting Field Descriptions

| D:4 |                  |      |       | Descriptions            |
|-----|------------------|------|-------|-------------------------|
| Bit | Field            | Туре | Reset | Description             |
| 7–6 | CH1 STATE REPORT | R    | 01    | 00: PLAY                |
|     |                  |      |       | 01: Hi-Z                |
|     |                  |      |       | 10: MUTE                |
|     |                  |      |       | 11: DC load diagnostics |
| 5–4 | CH2 STATE REPORT | R    | 01    | 00: PLAY                |
|     |                  |      |       | 01: Hi-Z                |
|     |                  |      |       | 10: MUTE                |
|     |                  |      |       | 11: DC load diagnostics |
| 3–2 | CH3 STATE REPORT | R    | 01    | 00: PLAY                |
|     |                  |      |       | 01: Hi-Z                |
|     |                  |      |       | 10: MUTE                |
|     |                  |      |       | 11: DC load diagnostics |
| 1–0 | CH4 STATE REPORT | R    | 01    | 00: PLAY                |
|     |                  |      |       | 01: Hi-Z                |
|     |                  |      |       | 10: MUTE                |
|     |                  |      |       | 11: DC load diagnostics |

### 9.6.14 Channel Faults (Overcurrent, DC Detection) Register (address = 0x10) [default = 0x00]

The Channel Faults (overcurrent, DC detection) register is shown in 図 9-26 and described in 表 9-23.



図 9-26. Channel Faults Register

| 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|--------|--------|--------|--------|--------|--------|--------|--------|
| CH1 OC | CH2 OC | CH3 OC | CH4 OC | CH1 DC | CH2 DC | CH3 DC | CH4 DC |
| R-0    |

表 9-23. Channel Faults Field Descriptions

| Bit | Field  | Туре | Reset | Description                                                    |
|-----|--------|------|-------|----------------------------------------------------------------|
| 7   | CH1 OC | R    | 0     | No overcurrent fault detected     Overcurrent fault detected   |
| 6   | CH2 OC | R    | 0     | 0: No overcurrent fault detected 1: Overcurrent fault detected |
| 5   | СНЗ ОС | R    | 0     | No overcurrent fault detected     Overcurrent fault detected   |
| 4   | CH4 OC | R    | 0     | No overcurrent fault detected     Overcurrent fault detected   |
| 3   | CH1 DC | R    | 0     | 0: No DC fault detected 1: DC fault detected                   |
| 2   | CH2 DC | R    | 0     | 0: No DC fault detected 1: DC fault detected                   |
| 1   | CH3 DC | R    | 0     | 0: No DC fault detected 1: DC fault detected                   |
| 0   | CH4 DC | R    | 0     | 0: No DC fault detected 1: DC fault detected                   |

# 9.6.15 Global Faults 1 Register (address = 0x11) [default = 0x00]

The Global Faults 1 register is shown in 🗵 9-27 and described in 表 9-24.

# 図 9-27. Global Faults 1 Register

| 7     | 7 6 5    |     | 4                | 3       | 2       | 1       | 0       |
|-------|----------|-----|------------------|---------|---------|---------|---------|
|       | RESERVED |     | INVALID<br>CLOCK | PVDD OV | VBAT OV | PVDD UV | VBAT UV |
| R-000 |          | R-0 | R-0              | R-0     | R-0     | R-0     |         |

# 表 9-24. Global Faults 1 Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                              |
|-----|---------------|------|-------|--------------------------------------------------------------------------|
| 7–5 | RESERVED      | R    | 000   | RESERVED                                                                 |
| 4   | INVALID CLOCK | R    | 0     | 0: No clock fault detected 1: Clock fault detected                       |
| 3   | PVDD OV       | R    | 0     | No PVDD overvoltage fault detected     PVDD overvoltage fault detected   |
| 2   | VBAT OV       | R    | 0     | No VBAT overvoltage fault detected     VBAT overvoltage fault detected   |
| 1   | PVDD UV       | R    | 0     | No PVDD undervoltage fault detected     PVDD undervoltage fault detected |
| 0   | VBAT UV       | R    | 0     | No VBAT undervoltage fault detected     VBAT undervoltage fault detected |



# 9.6.16 Global Faults 2 Register (address = 0x12) [default = 0x00]

The Global Faults 2 register is shown in 🗵 9-28 and described in 表 9-25.

### 図 9-28. Global Faults 2 Register

| 7 | 6        | 5 | 4    | 3        | 2        | 1        | 0        |
|---|----------|---|------|----------|----------|----------|----------|
|   | RESERVED |   | OTSD | CH1 OTSD | CH2 OTSD | CH3 OTSD | CH4 OTSD |
|   | R-000    |   | R-0  | R-0      | R-0      | R-0      | R-0      |

### 表 9-25. Global Faults 2 Field Descriptions

| Bit | Field    | Туре | Reset | Description                                                              |
|-----|----------|------|-------|--------------------------------------------------------------------------|
| 7–5 | RESERVED | R    | 000   | RESERVED                                                                 |
| 4   | OTSD     | R    | 0     | No global overtemperature shutdown     Global overtemperature shutdown   |
| 3   | CH1 OTSD | R    | 0     | No overtemperature shutdown on Ch1     Overtemperature shutdown on Ch1   |
| 2   | CH2 OTSD | R    | 0     | 0: No overtemperature shutdown on Ch2 1: Overtemperature shutdown on Ch2 |
| 1   | CH3 OTSD | R    | 0     | 0: No overtemperature shutdown on Ch3 1: Overtemperature shutdown on Ch3 |
| 0   | CH4 OTSD | R    | 0     | 0: No overtemperature shutdown on Ch4 1: Overtemperature shutdown on Ch4 |

# 9.6.17 Warnings Register (address = 0x13) [default = 0x20]

The Warnings register is shown in 図 9-29 and described in 表 9-26.

# 図 9-29. Warnings Register

| 7    | 6        | 5       | 4   | 3       | 2       | 1       | 0       |
|------|----------|---------|-----|---------|---------|---------|---------|
| RESE | RVED     | VDD POR | OTW | OTW CH1 | OTW CH2 | OTW CH3 | OTW CH4 |
| R-   | R-00 R-0 |         | R-0 | R-0     | R-0     | R-0     | R-0     |

# 表 9-26. Warnings Field Descriptions

| Bit | Field    | Туре | Reset | Description                                                                      |
|-----|----------|------|-------|----------------------------------------------------------------------------------|
| 7-6 | RESERVED | R    | 00    | RESERVED                                                                         |
| 5   | VDD POR  | R    | 0     | 0: No VDD POR has occurred 1 VDD POR occurred                                    |
| 4   | OTW      | R    | 0     | No global overtemperature warning     Global overtemperature warning             |
| 3   | OTW CH1  | R    | 0     | No overtemperature warning on channel 1     Overtemperature warning on channel 1 |
| 2   | OTW CH2  | R    | 0     | No overtemperature warning on channel 2     Overtemperature warning on channel 2 |
| 1   | OTW CH3  | R    | 0     | No overtemperature warning on channel 3     Overtemperature warning on channel 3 |
| 0   | OTW CH4  | R    | 0     | No overtemperature warning on channel 4     Overtemperature warning on channel 4 |

Product Folder Links: TAS6424MS-Q1

# 9.6.18 Pin Control Register (address = 0x14) [default = 0x00]

The Pin Control register is shown in 図 9-30 and described in 表 9-27.



図 9-30. Pin Control Register

| 7       | 6         | 5       | 4       | 3       | 2        | 1         | 0        |
|---------|-----------|---------|---------|---------|----------|-----------|----------|
| MASK OC | MASK OTSD | MASK UV | MASK OV | MASK DC | RESERVED | MASK CLIP | MASK OTW |
| R/W-0   | R/W-0     | R/W-0   | R/W-0   | R/W-0   | R/W-0    | R/W-0     | R/W-0    |

表 9-27. Pin Control Field Descriptions

| Bit | Field     | Туре | Reset | Description                                                                                                  |
|-----|-----------|------|-------|--------------------------------------------------------------------------------------------------------------|
| 7   | MASK OC   | R/W  | 0     | 0: Report overcurrent faults on the FAULT pin  1: Do not report overcurrent faults on the FAULT Pin          |
| 6   | MASK OTSD | R/W  | 0     | 0: Report overtemperature faults on the FAULT pin 1: Do not report overtemperature faults on the FAULT pin   |
| 5   | MASK UV   | R/W  | 0     | Report undervoltage faults on the FAULT pin     Do not report undervoltage faults on the FAULT pin           |
| 4   | MASK OV   | R/W  | 0     | 0: Report overvoltage faults on the FAULT pin  1: Do not report overvoltage faults on the FAULT pin          |
| 3   | MASK DC   | R/W  | 0     | 0: Report DC faults on the FAULT pin 1: Do not report DC faults on the FAULT pin                             |
| 2   | RESERVED  | R/W  | 0     | RESERVED                                                                                                     |
| 1   | MASK CLIP | R/W  | 0     | 0: Report clipping on the configured pin 1: Do not report clipping on the configured pin                     |
| 0   | MASK OTW  | R/W  | 0     | 0: Report overtemperature warnings on the WARN pin 1: Do not report overtemperature warnings on the WARN pin |

# 9.6.19 AC Load Diagnostic Control 1 Register (address = 0x15) [default = 0x00]

The AC Load Diagnostic Control 1 register is shown in 図 9-31 and described in 表 9-28.

# 図 9-31. AC Load Diagnostic Control 1 Register

|          |          |          |          |            | •          |            |            |
|----------|----------|----------|----------|------------|------------|------------|------------|
| 7        | 6        | 5        | 4        | 3          | 2          | 1          | 0          |
| CH1 GAIN | CH2 GAIN | CH3 GAIN | CH4 GAIN | CH1 ENABLE | CH2 ENABLE | CH3 ENABLE | CH4 ENABLE |
| R/W-0    | R/W-0    | R/W-0    | R/W-0    | R/W-0      | R/W-0      | R/W-0      | R/W-0      |

### 表 9-28. AC Load Diagnostic Control 1 Field Descriptions

| Bit | Field                  | Туре | Reset | Description                                         |
|-----|------------------------|------|-------|-----------------------------------------------------|
| 7   | CH1, PBTL12: GAIN      | R/W  | 0     | 0: Gain 1<br>1: Gain 4                              |
| 6   | CH2 GAIN               | R/W  | 0     | 0: Gain 1<br>1: Gain 4                              |
| 5   | CH3, CH4, PBTL34: GAIN | R/W  | 0     | 0: Gain 1<br>1: Gain 4                              |
| 4   | CH4 GAIN               | R/W  | 0     | 0: Gain 1<br>1: Gain 4                              |
| 3   | CH1 ENABLE             | R/W  | 0     | 0: AC diagnostics disabled 1: Enable AC diagnostics |
| 2   | CH2 ENABLE             | R/W  | 0     | 0: AC diagnostics disabled 1: Enable AC diagnostics |
| 1   | CH3 ENABLE             | R/W  | 0     | 0: AC diagnostics disabled 1: Enable AC diagnostics |

Product Folder Links: TAS6424MS-Q1

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated



表 9-28. AC Load Diagnostic Control 1 Field Descriptions (continued)

| Bit | Field      | Туре | Reset | Description                |
|-----|------------|------|-------|----------------------------|
| 0   | CH4 ENABLE | R/W  | 0     | 0: AC diagnostics disabled |
|     |            |      |       | 1: Enable AC diagnostics   |

### 9.6.20 AC Load Diagnostic Control 2 Register (address = 0x16) [default = 0x00]

The AC Load Diagnostic Control 2 register is shown in 図 9-32 and described in 表 9-29.

図 9-32. AC Load Diagnostic Control 2 Register

| 7                     | 6     | 5     | 4         | 3 2        |       | 1        | 0     |
|-----------------------|-------|-------|-----------|------------|-------|----------|-------|
| AC_DIAGS_LO<br>OPBACK | RESE  | RVED  | AC TIMING | AC CURRENT |       | RESERVED |       |
| R/W-0                 | R/W-0 | R/W-0 | R/W-0     | R/W-0      | R/W-0 | R/W-0    | R/W-0 |

表 9-29. AC Load Diagnostic Control 2 Field Descriptions

| Bit | Field             | Туре | Reset | Description                                            |
|-----|-------------------|------|-------|--------------------------------------------------------|
| 7   | AC_DIAGS_LOOPBACK | R/W  | 0     | 0: Disable AC Diag loopback 1: Enable AC Diag loopback |
| 6-5 | RESERVED          | R/W  | 00    | RESERVED                                               |
| 4   | AC TIMING         | R/W  | 0     | 0: 32 Cycles<br>1: 64 Cycles                           |
| 3-2 | AC CURRENT        | R/W  | 00    | 00: 10mA<br>01: 19 mA<br>10: RESERVED<br>11: RESERVED  |
| 1-0 | RESERVED          | R/W  | 00    | RESERVED                                               |

# 9.6.21 AC Load Diagnostic Impedance Report Ch1 through Ch4 Registers (address = 0x17-0x1A) [default = 0x00]

The AC Load Diagnostic Report Ch1 through Ch4 registers are shown in 図 9-33 and described in 表 9-30.

図 9-33. AC Load Diagnostic Impedance Report Chx Register



表 9-30. Chx AC LDG Impedance Report Field Descriptions

| Bit | Field          | Туре | Reset    | Description                                                       |
|-----|----------------|------|----------|-------------------------------------------------------------------|
| 7–0 | CH x IMPEDANCE | R    | 00000000 | 8-bit AC-load diagnostic report for each channel with a step size |
|     |                |      |          | of 0.2496 Ω/bit (control by register 0x15 and register 0x16)      |
|     |                |      |          | 0x00: 0 Ω                                                         |
|     |                |      |          | 0x01: 0.2496 Ω                                                    |
|     |                |      |          |                                                                   |
|     |                |      |          | 0xFF: 63.65 Ω                                                     |

### 9.6.22 AC Load Diagnostic Phase Report High Register (address = 0x1B) [default = 0x00]

The AC Load Diagnostic Phase High value registers are shown in 図 9-34 and described in 表 9-31.

| 凶 9-34. AC Load Diagnostic ( | LDG) Phase High Report Register |
|------------------------------|---------------------------------|
|------------------------------|---------------------------------|

| 7 | 6 | 5 | 4      | 3        | 2 | 1 | 0 |
|---|---|---|--------|----------|---|---|---|
|   |   |   | AC Pha | ise High |   |   |   |

Product Folder Links: TAS6424MS-Q1

Copyright © 2023 Texas Instruments Incorporated

Submit Document Feedback

4



# 図 9-34. AC Load Diagnostic (LDG) Phase High Report Register (continued)

R-00000000

### 表 9-31. AC LDG Phase High Report Field Descriptions

| Bit | Field         | Туре | Reset    | Description |
|-----|---------------|------|----------|-------------|
| 7–0 | AC Phase High | R    | 00000000 | Bit 15:8    |

# 9.6.23 AC Load Diagnostic Phase Report Low Register (address = 0x1C) [default = 0x00]

The AC Load Diagnostic Phase Low value registers are shown in 図 9-35 and described in 表 9-32.

#### 図 9-35. AC Load Diagnostic (LDG) Phase Low Report Register



# 表 9-32. AC LDG Phase Low Report Field Descriptions

| Bit | Field        | Туре | Reset | Description |
|-----|--------------|------|-------|-------------|
| 7–0 | AC Phase Low | R    | 00    | Bit 7:0     |

# 9.6.24 AC Load Diagnostic STI Report High Register (address = 0x1D) [default = 0x00]

The AC Load Diagnostic STI High value registers are shown in 図 9-36 and described in 表 9-33.

# 図 9-36. AC Load Diagnostic (LDG) STI High Report Register



#### 表 9-33. AC LDG STI High Report Field Descriptions

|     | · · · · · · · · · · · · · · · · · · · |      | •     | •           |
|-----|---------------------------------------|------|-------|-------------|
| Bit | Field                                 | Туре | Reset | Description |
| 7–0 | AC STI High                           | R    | 00    | Bit 15:8    |



# 9.6.25 AC Load Diagnostic STI Report Low Register (address = 0x1E) [default = 0x00]

The AC Load Diagnostic STI Low value registers are shown in 図 9-37 and described in 表 9-34.

図 9-37. AC Load Diagnostic (LDG) STI Low Report Register



### 表 9-34. Chx AC LDG STI Low Report Field Descriptions

| Bit | Field      | Туре | Reset | Description |
|-----|------------|------|-------|-------------|
| 7–0 | AC STI Low | R    | 00    | Bit 7:0     |

# 9.6.26 Miscellaneous Control 3 Register (address = 0x21) [default = 0x00]

The Miscellaneous Control 3 register is shown in 🗵 9-38 and described in 表 9-35.

#### 図 9-38. Miscellaneous Control 3 Register

| 7           | 6           | 5        | 4        | 3                     | 2 1 |          | 0 |
|-------------|-------------|----------|----------|-----------------------|-----|----------|---|
| CLEAR FAULT | PBTL_CH_SEL | RESERVED | RESERVED | OTSD AUTO<br>RECOVERY |     | RESERVED |   |
| R/W-0       | R/W-0       | R/W-0    | R/W-0    | R/W-0                 |     |          |   |

### 表 9-35. Misc Control 3 Field Descriptions

| Bit | Field              | Туре | Reset | Description                                             |
|-----|--------------------|------|-------|---------------------------------------------------------|
| 7   | CLEAR FAULT        | R/W  | 0     | 0: Normal operation 1: Clear fault                      |
| 6   | PBTL_CH_SEL        | R/W  | 0     | 0: PBTL normal signal source 1: PBTL flip signal source |
| 5   | RESERVED           | R/W  | 0     | RESERVED                                                |
| 4   | RESERVED           | R/W  | 0     | RESERVED                                                |
| 3   | OTSD AUTO RECOVERY | R/W  | 0     | 0: OTSD is latched 1: OTSD is autorecovery              |
| 2–0 | RESERVED           |      | 0     | RESERVED                                                |

### 9.6.27 Clip Control Register (address = 0x22) [default = 0x01]

### 図 9-39. Clip Control Register

| 7 | 6 | 5        | 4        | 3          | 2          | 1 | 0 |
|---|---|----------|----------|------------|------------|---|---|
|   |   | RESERVED | CLIP_PIN | CLIP_LATCH | CLIPDET_EN |   |   |
|   |   |          | R/W-0    | R/W-0      | R/W-1      |   |   |

# 表 9-36. Clip Control Field Descriptions

| Bit | Field    | Туре | Reset | Description                                                                                                             |
|-----|----------|------|-------|-------------------------------------------------------------------------------------------------------------------------|
| 7-3 | RESERVED |      |       | RESERVED                                                                                                                |
| 2   | CLIP_PIN | R/W  |       | 0: CH1-4 Clip Detect report to WARN pin  1: CH1-2 Clip Detect report to WARN pin, CH3-4 Clip Detect report to FAULT pin |

Copyright © 2023 Texas Instruments Incorporated

Submit Document Feedback

47

# 表 9-36. Clip Control Field Descriptions (continued)

| Bit | Field      | Туре | Reset | Description            |
|-----|------------|------|-------|------------------------|
| 1   | CLIP_LATCH | R/W  | 0     | 0: Pin latching        |
|     |            |      |       | 1: Pin non-latching    |
| 0   | CLIPDET_EN | R/W  | 1     | 0: Clip Detect disable |
|     |            |      |       | 1: Clip Detect Enable  |

### 9.6.28 Clip Window Register (address = 0x23) [default = 0x14]

The Clip Window register is shown in 図 9-40 and described in 表 9-37. The register value represents the minimum number of 100% duty-cycle PWM cycles before Clip Detect is reported.

図 9-40. Clip Window Register



### 表 9-37. Clip Window Field Descriptions

| Bit | Field                | Туре | Reset    | Description                                                |
|-----|----------------------|------|----------|------------------------------------------------------------|
| 7-0 | CLIP_WINDOW_SEL[7:1] | R/W  | 00010100 | Default value is 20. Acceptable range is from 0-20 cycles. |
|     |                      |      |          | 00010100: 20-100% duty-cycle PWM cycles before Clip        |
|     |                      |      |          | Detect is triggered                                        |

# 9.6.29 Clip Warning Register (address = 0x24) [default = 0x00]

The Clip Window register is shown in 図 9-41 and described in 表 9-38.

# 図 9-41. Clip Warning Register

| 7 | 6    | 5    | 4 3 2 |          | 2        | 1        | 0        |
|---|------|------|-------|----------|----------|----------|----------|
|   | RESE | RVED |       | CH4_CLIP | CH3_CLIP | CH2_CLIP | CH1_CLIP |
|   |      |      |       | R-0      | R-0      | R-0      | R-0      |

### 表 9-38. Clip Warning Field Descriptions

| Bit | Field    | Туре | Reset | Description                      |
|-----|----------|------|-------|----------------------------------|
| 7-4 | RESERVED |      | 0     | RESERVED                         |
| 3   | CH4_CLIP | R    | 0     | 0: No Clip Detect 1: Clip Detect |
| 2   | CH3_CLIP | R    | 0     | 0: No Clip Detect 1: Clip Detect |
| 1   | CH2_CLIP | R    | 0     | 0: No Clip Detect 1: Clip Detect |
| 0   | CH1_CLIP | R    | 0     | 0: No Clip Detect 1: Clip Detect |

# 9.6.30 ILIMIT Status Register (address = 0x25) [default = 0x00]

The ILIMIT Status register is shown in 図 9-42 and described in 表 9-39.

# 図 9-42. ILIMIT Status Register

| 7 | 6    | 5    | 4 | 3                   | 2                   | 1                   | 0                   |
|---|------|------|---|---------------------|---------------------|---------------------|---------------------|
|   | RESE | RVED |   | CH4_ILIMIT_W<br>ARN | CH3_ILIMIT_W<br>ARN | CH2_ILIMIT_W<br>ARN | CH1_ILIMIT_W<br>ARN |
|   |      |      |   | R-0                 | R-0                 | R-0                 | R-0                 |

# 表 9-39. ILIMIT Status Field Descriptions

| Bit | Field           | Туре | Reset | Description                    |
|-----|-----------------|------|-------|--------------------------------|
| 7-4 | RESERVED        |      | 0     | RESERVED                       |
| 3   | CH4_ILIMIT_WARN | R    | 0     | 0: No ILIMIT 1: ILIMIT Warning |
| 2   | CH3_ILIMIT_WARN | R    | 0     | 0: No ILIMIT 1: ILIMIT Warning |
| 1   | CH2_ILIMIT_WARN | R    | 0     | 0: No ILIMIT 1: ILIMIT Warning |
| 0   | CH1_ILIMIT_WARN | R    | 0     | 0: No ILIMIT 1: ILIMIT Warning |

# 9.6.31 Miscellaneous Control 4 Register (address = 0x26) [default = 0x40]

The Miscellaneous Control 4 register is shown in 図 9-43 and described in 表 9-40.

# 図 9-43. Miscellaneous Control 4 Register

| 7 | 6    | 5    | 4 | 3        | 2       | 2 1 |  |  |  |  |  |  |
|---|------|------|---|----------|---------|-----|--|--|--|--|--|--|
|   | RESE | RVED |   | BCLK_INV | H       | 0]  |  |  |  |  |  |  |
|   | R/W- | 0100 |   | R/W-0    | R/W-000 |     |  |  |  |  |  |  |

# 表 9-40. Misc Control 4 Field Descriptions

| Bit | Field           | Туре | Reset | Description                                                                                                                              |
|-----|-----------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | RESERVED        | R/W  | 0100  | RESERVED                                                                                                                                 |
| 3   | BCLK_INV        | R/W  | 0     | O: All other MCLK/BCLK frequency / phase use cases     I: Inverted MCLK/BCLK phase relationship when MCLK/BCLK run at the same frequency |
| 2-0 | HPF_CORNER[2:0] | R/W  | 000   | 000: 3.7 Hz<br>001: 7.4 Hz<br>010: 15 Hz<br>011: 30 Hz<br>100: 59 Hz<br>101: 118 Hz<br>110: 235 Hz<br>111: 463 Hz                        |



# 10 Application Information Disclaimer

注

以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。また、お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。

#### 10.1 Application Information

The TAS6424MS-Q1 is a two-channel class-D digital-input audio-amplifier design for use in automotive head units and external amplifier modules. The TAS6424MS-Q1 incorporates the necessary functionality to perform in demanding OEM applications.

#### 10.1.1 AM-Radio Band Avoidance

AM-radio frequency interference can be avoided by setting the switching frequency of the device above the AM band. The switching frequency options available are  $38 \, f_s$ ,  $44 \, f_s$ , and  $48 \, f_s$ . If the switch frequency cannot be set above the AM band, then use the two options of  $8 \, f_s$  and  $10 \, f_s$ . These options should be changed to avoid AM active channels.

### 10.1.2 Parallel BTL Operation (PBTL)

The device can drive more current-paralleling BTL channels on the load side of the LC output filter. For parallel operation, the parallel BTL mode, PBTL, must be used and the paralleled channels must have the same state in the state control register. If the two states are not aligned the device reports a fault condition.

To set the requested channels to PBTL mode the device must be in standby mode for the commands to take effect.

A load diagnostic is supported for PBTL channels. Paralleling on the device side of the LC output filter is not supported.

### 10.1.3 Demodulation Filter Design

The amplifier outputs are driven by high-current LDMOS transistors in an H-bridge configuration. These transistors are either fully off or fully on. The result is a square-wave output signal with a duty cycle that is proportional to the amplitude of the audio signal. An LC demodulation filter is used to recover the audio signal. The filter attenuates the high-frequency components of the output signals that are out of the audio band. The design of the demodulation filter significantly affects the audio performance of the power amplifier. Therefore, to meet the system THD+N requirements, the selection of the inductors used in the output filter should be carefully considered.

#### 10.1.4 Line Driver Applications

In many automotive audio applications, the same head unit must drive either a speaker (with several ohms of impedance) or an external amplifier input (with several  $k\Omega$  of impedance). The design is capable of supporting both applications and has special line-drive gain and diagnostics. Coupled with the high switching frequency, the device is well suited for this type of application. Set the desired channel in line driver mode through I<sup>2</sup>C register 0x00, the externally connected amplifier must have a differential impedance from 600  $\Omega$  to 4.7  $k\Omega$  for the DC line diagnostic to detect the connected external amplifier.  $\square$  10-1 shows the recommended external amplifier input configuration.

Submit Document Feedback



図 10-1. External Amplifier Input Configuration for Line Driver



# 10.2 Typical Applications

# 10.2.1 BTL Application

☑ 10-2 shows the schematic of a typical 4-channel solution for a head-unit application.



図 10-2. Typical 4-Channel BTL Application Schematic

#### 10.2.1.1 Design Requirements

Use the following requirements for this design:

- This head-unit example is focused on the smallest solution size for 4 × 50 W output power into 2  $\Omega$  with a battery supply of 14.4 V.
- The switching frequency is set above the AM-band with 44 times the input sample rate of 48 kHz which results in a frequency of 2.11 MHz.
- The selection of a 2.11 MHz switch frequency enables the use of a small output inductor value of 3.3 μH which leads to a very small solution size.

#### 10.2.1.1.1 Communication

All communications to the TAS6424MS-Q1 are through the I<sup>2</sup>C protocol. A system controller can communicate with the device through the SDA pins and SCL pins. The device is an I<sup>2</sup>C slave and requires a master. The device cannot generate an I<sup>2</sup>C clock or initiate a transaction. The maximum clock speed accepted by the device is 400 kHz. If multiple TAS6424MS-Q1devices are on the same I<sup>2</sup>C bus, the I<sup>2</sup>C address must be different for each device. Up to four TAS6424MS-Q1 devices can be on the same I<sup>2</sup>C bus.

The I<sup>2</sup>C bus is shared internally.



Complete any internal operations, such as load diagnostics, before reading the registers for the results.

### 10.2.1.2 Detailed Design Procedure

#### 10.2.1.2.1 Hardware Design

Use the following procedure for the hardware design:

- Determine the input format. The input format can be either I<sup>2</sup>S or TDM mode. The mode determines the correct pin connections and the I<sup>2</sup>C register settings.
- Determine the power output that is required into the load. The power requirement determines the required power-supply voltage and current. The output reconstruction-filter components that are required are also driven by the output power.
- With the requirements, adjust the typical application schematic in 🗵 10-2 for the input connections.

#### 10.2.1.2.2 Digital Input and the Serial Audio Port

The TAS6424MS-Q1 device supports four different digital input formats which are:  $I^2S$ , Right Justified, Left Justified, and TDM mode. Depending on the format, the device can support 16, 18, 20, 24, and 32 bit data. The supported frequencies are 96 kHz, 48 kHz, and 44.1 kHz. Please see SAP Control (Serial Audio-Port Control) Register (address = 0x03) [default = 0x04] for the complete matrix to set up the serial audio port.



Bits 3, 4, and 5 in this register are ignored in all input formats except for TDM. Setting up all the control registers to the system requirements should be done before the device is placed in Mute mode or Play mode. After the registers are setup, use bit 7 in Miscellaneous Control 3 Register (address = 0x21)to clear any faults. Then read the fault registers to make sure no faults are present. When no faults are present, use SAP Control (Serial Audio-Port Control) Register (address = 0x03) [default = 0x04] to place the device properly into Play mode.

### 10.2.1.2.3 Bootstrap Capacitors

The bootstrap capacitors provide the gate-drive voltage of the upper N-channel FET. These capacitors must be sized appropriately for the system specification. A special condition can occur where the bootstrap may sag if the capacitor is not sized accordingly. The special condition is just below clipping where the PWM is slightly less than 100% duty cycle with sustained low-frequency signals. Changing the bootstrap capacitor value to 2.2  $\mu$ F for driving subwoofers that require frequencies below 30 Hz may be necessary.



#### 10.2.1.2.4 Output Reconstruction Filter

The output FETs drive the amplifier outputs in an H-Bridge configuration. These transistors are either fully off or fully on. The result is a square-wave output signal with a duty cycle that is proportional to the amplitude of the audio signal. The amplifier outputs require a reconstruction filter that comprises a series inductor and a capacitor to ground on each output, generally called an LC filter. The LC filter attenuates the PWM frequency and reduces electromagnetic emissions, allowing the reconstructed audio signal to pass to the speakers. refer to the Class-D LC Filter Design Application Report, (SLAA701A) for a detailed description of proper component description and design of the LC filter based upon the specified load and frequency response. The recommended low-pass cutoff frequency of the LC filter is dependent on the selected switching frequency. The low-pass cutoff frequency can be as high as 100 kHz for a PWM frequency of 2.1 MHz. At a PWM frequency of 384 kHz the low-pass cutoff frequency should be less than 40 kHz. Certain specifications must be understood for a proper inductor. The inductance value is given at zero current, but the device has current. Use the inductance versus current curve for the inductor to make sure the inductance does not drop below 1  $\mu H$  (for  $f_{SW}$  = 2.1 MHz) at the maximum current provided by the system design. The DCR of the inductor directly affects the output power of the system design. The lower the DCR, the more power is provided to the speakers. The typical inductor DCR for a 4  $\Omega$  system is 40 to 50 m $\Omega$  and for a 2  $\Omega$  system is 20 to 25 m $\Omega$ . Further guidance is provided in the Inductor Selection Guide for 2.1 MHz Class-D Amplifiers.

Product Folder Links: TAS6424MS-Q1

### 10.2.2 PBTL Application



図 10-3. Typical 2-Channel PBTL Application Schematic

To operate in PBTL mode the output stage must be paralleled according to the schematic in 2 10-3. The device can operate in a mix of PBTL and BTL mode. This application can be set up for 3-channels, with one channel in PBTL mode and two channels in BTL mode. The device does not support a parallel configuration of all four channels for a one channel amplifier.

Product Folder Links: TAS6424MS-Q1

# 10.2.2.1 Design Requirements

Use the following requirements for this design:

JAJSKD3 – NOVEMBER 2020



- This head-unit example is focused on the smallest solution size for 2 x 50 W output power into 2  $\Omega$  with a battery supply of 14.4 V.
- The switching frequency is set above the AM-band with 44 times the input sample rate of 48 kHz which results in a frequency of 2.11 MHz.
- The selection of a 2.11 MHz switch frequency enables the use of a small output inductor value of 3.3 μH which leads to a very small solution size.

# 10.2.2.1.1 Detailed Design Procedure

As a starting point, refer to the section for the BTL application. PBTL mode requires schematic changes in the output stage as shown in 図 10-3. The other required changes include setting up the I²C registers correctly (see 表 9-13) and selecting which frame or channel to use on each output. Bit 6 in register 0x21 controls the frame selection.

Product Folder Links: TAS6424MS-Q1



# 11 Power Supply Recommendations

The TAS6424MS-Q1 requires three power supplies. The PVDD supply is the high-current supply in the recommended supply range. The VBAT supply is lower current supply that must be in the recommended supply range. The PVDD and VBAT pins can be connected to the same supply if the recommended supply range for VBAT is maintained. The VDD supply is the  $3.3~V_{\rm dc}$  logic supply and must be maintained in the tolerance as shown in the *Recommended Operating Conditions* table.

For best device performance and to avoid unexpected device behavior follow the recommendations in the Vehicle-Battery Power-Supply Sequence section.

Product Folder Links: TAS6424MS-Q1



# 12 Layout

# 12.1 Layout Guidelines

The pinout of the TAS6424MS-Q1 was selected to provide flowthrough layout with all high-power connections on the right side, and all low-power signals and supply decoupling on the left side.

☑ 12-1 shows the area for the components in the application example (see the *Typical Applications* section).

The TAS6424MS-Q1 EVM uses a four-layer PCB. The copper thickness was selected as 70 µm to optimize power loss.

The small value of the output filter provides a small size and, in this case, the low height of the inductor enables double-sided mounting.

The EVM PCB shown in 

■ 12-1 is the basis for the layout guidelines.

# 12.2 Layout Example



図 12-1. EVM Layout

#### 12.3 Thermal Considerations

The thermally enhanced PowerPAD package has an exposed pad up for connection to a heat sink. The output power of any amplifier is determined by the thermal performance of the amplifier as well as limitations placed on it by the system, such as the ambient operating temperature. The heat sink absorbs heat from the TAS6424MS-Q1 and transfers it to the air. With proper thermal management this process can reach equilibrium and heat can be continually transferred from the device. Heat sinks can be smaller than that of classic linear amplifier design because of the excellent efficiency of class-D amplifiers. This device is intended for use with a heat sink, therefore, R<sub>0JC</sub> is used as the thermal resistance from junction to the exposed metal package. This resistance dominates the thermal management, so other thermal transfers is not considered. The thermal resistance of

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

(3)

 $R_{\theta JA}$  (junction to ambient) is required to determine the full thermal solution. The thermal resistance is comprised of the following components:

- $R_{\theta JC}$  of the TAS6424MS-Q1
- · Thermal resistance of the thermal interface material
- Thermal resistance of the heat sink

The thermal resistance of the thermal interface material can be determined from the manufacturer's value for the area thermal resistance (expressed in °Cmm²/W) and the area of the exposed metal package. For example, a typical, white, thermal grease with a 0.0254 mm (0.001 inch) thick layer is approximately 4.52°C mm²/W. The TAS6424MS-Q1 in the DKQ package has an exposed area of 47.6 mm². By dividing the area thermal resistance by the exposed metal area determines the thermal resistance for the thermal grease. The thermal resistance of the thermal grease is 0.094°C/W

表 12-1 lists the modeling parameters for one device on a heat sink. The junction temperature is assumed to be 115°C while delivering and average power of 10 watts per channel into a 4  $\Omega$  load. The thermal-grease example previously described is used for the thermal interface material. Use 式 3 to design the thermal system.

$$R_{\theta JA} = R_{\theta JC}$$
 + thermal interface resistance + heat sink resistance

#### 表 12-1. Thermal Modeling

| 表 12-1. I nermai Modeling                             |                                                  |  |  |  |  |  |  |
|-------------------------------------------------------|--------------------------------------------------|--|--|--|--|--|--|
| Description                                           | Value                                            |  |  |  |  |  |  |
| Ambient Temperature                                   | 25°C                                             |  |  |  |  |  |  |
| Average Power to load                                 | 40W (4 x 10W)                                    |  |  |  |  |  |  |
| Power dissipation                                     | 8W (4 x 2W)                                      |  |  |  |  |  |  |
| Junction Temperature                                  | 115°C                                            |  |  |  |  |  |  |
| ΔT inside package                                     | 5.6°C (0.7°C/W × 8W)                             |  |  |  |  |  |  |
| ΔT through thermal interface material                 | 0.75°C (0.094°C/W × 8W)                          |  |  |  |  |  |  |
| Required heat sink thermal resistance                 | 10.45°C/W ([115°C – 25°C – 5.6°C – 0.75°C] / 8W) |  |  |  |  |  |  |
| System thermal resistance to ambient R <sub>θJA</sub> | 11.24°C/W                                        |  |  |  |  |  |  |



# 13 Device and Documentation Support

### 13.1 Documentation Support

#### 13.2 Related Documentation

For related documentation see the following:

- PurePath<sup>™</sup> Console 3 Graphical Development Suite
- TAS6422E-Q1 EVM User's Guide (SLOU541)

### 13.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 13.4 サポート・リソース

TI E2E™ サポート ・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。

リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。

# 13.5 商標

PurePath<sup>™</sup> is a trademark of Texas Instruments.

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

すべての商標は、それぞれの所有者に帰属します。

# 13.6 静電気放電に関する注意事項



この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい ESD 対策をとらないと、デバイスを破損するおそれがあります。

ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。

### 13.7 用語集

TI 用語集 この用語集には、用語や略語の一覧および定義が記載されています。

### 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

www.ti.com 9-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins   | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|------------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
|                       |        |               |                  |                       |      | (4)                           | (5)                        |              |                  |
| TAS6424MSQDKQRQ1      | Active | Production    | HSSOP (DKQ)   56 | 1000   LARGE T&R      | Yes  | NIPDAU                        | Level-3-260C-168 HR        | -40 to 125   | TAS<br>6424MS    |
| TAS6424MSQDKQRQ1.A    | Active | Production    | HSSOP (DKQ)   56 | 1000   LARGE T&R      | Yes  | NIPDAU                        | Level-3-260C-168 HR        | -40 to 125   | TAS<br>6424MS    |
| TAS6424MSQDKQRQ1.B    | Active | Production    | HSSOP (DKQ)   56 | 1000   LARGE T&R      | Yes  | NIPDAU                        | Level-3-260C-168 HR        | -40 to 125   | TAS<br>6424MS    |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> **MSL rating/Peak reflow:** The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-Jul-2025

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TAS6424MSQDKQRQ1 | HSSOP           | DKQ                | 56 | 1000 | 330.0                    | 32.4                     | 11.35      | 18.67      | 3.1        | 16.0       | 32.0      | Q1               |
| TAS6424MSQDKQRQ1 | HSSOP           | DKQ                | 56 | 1000 | 330.0                    | 32.4                     | 11.35      | 18.67      | 3.1        | 16.0       | 32.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 23-Jul-2025



### \*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TAS6424MSQDKQRQ1 | HSSOP        | DKQ             | 56   | 1000 | 356.0       | 356.0      | 53.0        |
| TAS6424MSQDKQRQ1 | HSSOP        | DKQ             | 56   | 1000 | 356.0       | 356.0      | 53.0        |

PLASTIC SMALL OUTLINE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4211915-3/B



# PowerPAD™ HSSOP - 2.475 mm max height

PLASTIC SMALL OUTLINE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. The exposed thermal pad is designed to be attached to an external heatsink.
- 6. For clamped heatsink design, refer to overall package height above the seating plane as 2.33 +/- 0.09 and molded body thickness dimension.



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 7. Publication IPC-7351 may have alternate designs.
- 8. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 9. Size of metal pad may vary due to creepage requirement.



PLASTIC SMALL OUTLINE



NOTES: (continued)



<sup>10.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

<sup>11.</sup> Board assembly site may have different recommendations for stencil design.

# 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TIの製品は、TIの販売条件、TIの総合的な品質ガイドライン、 ti.com または TI 製品などに関連して提供される他の適用条件に従い提供されます。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 TI がカスタム、またはカスタマー仕様として明示的に指定していない限り、TI の製品は標準的なカタログに掲載される汎用機器です。

お客様がいかなる追加条項または代替条項を提案する場合も、TIはそれらに異議を唱え、拒否します。

Copyright © 2025, Texas Instruments Incorporated

最終更新日:2025 年 10 月