







**TDP1204** 



JAJSOW0A - JULY 2022 - REVISED JULY 2023

# TDP1204 HDMI™ 2.1 と DC/AC 結合された 12Gbps レベル・シフタ・ハイブリッ ド・リドライバ

### 1 特長

- AC 結合または DC 結合の入力 / 出力により、最大 12Gbps の HDMI 2.1 データ・レートをサポート
  - HDMI 1.4b および HDMI 2.0b と下位互換
  - HDMI 2.1 固定レート・リンク (FRL):3、6、8、10、 12Gbps
  - HDMI 2.1 の 3 レーンおよび 4 レーンの FRL をサ
- HDMI ソース・アプリケーションに最適化
- 6GHz で最大 12dB のプログラマブル・レシーバ・イコ
- I<sup>2</sup>C またはピン・ストラップによりプログラム可能
- 1.8V と 3.3V の両方の LVCMOS レベルをサポートす る HPD レベル・シフタを内蔵
- 最小 1.2V の電圧レベルをサポートする DDC バッファ を内蔵
- メイン・レーンのフル・レーン・スワップ
- リンク設定のためのデジタル・ディスプレイ制御 (DDC) スヌーピング機能
- 低い消費電力:
  - 12G FRL 4 レーン・アクティブ・リミテッド:575mW
  - 12G FRL 4 レーン・アクティブ・リニア:220mW
  - パワーダウン時:0.6mW
- 民生用と産業用の温度仕様で提供
- 3.3V の単一電源
- 40 ピン、0.4mm ピッチ、4mm × 6mm の WQFN パッ

## 2 アプリケーション

- ノート PC およびデスクトップ PC
- テレビ
- ホーム・シアターおよびエンターテインメント
- ゲーム機
- ドッキング・ステーション
- 業務用オーディオ、ビデオ、サイネージ



概略回路図

### 3 概要

TDP1204 は、最大 12Gbps のデータ・レートをサポート する HDMI 2.1 リドライバです。 HDMI 1.4b および HDMI 2.0b と下位互換性があります。高速な差動入力および出 力は AC 結合と DC 結合のどちらにも対応できるため、 DP++ から HDMI へのレベル・シフタとしても、HDMI リド ライバとしても、TDP1204 を使うことができます。 TDP1204 は、3 レーンと 4 レーンの HDMI 2.1 FRL の両 方を 3、6、8、10、12Gbps でサポートできます。

TDP1204 は、ソースとシンクの両方のアプリケーションを サポートするハイブリッド・リドライバです。ハイブリッド・リド ライバは、リニア・リドライバ機能とリミッティング・リドライバ 機能のどちらでも動作できます。リミッティング・リドライバと して構成した場合、TDP1204の差動出力電圧レベルは、 グラフィックス処理ユニット (GPU) の出力レベルと無関係 になるため、HDMI に準拠したレベルをレセプタクルで確 保できます。リミッティング・リドライバ・モードは、HDMI ソ ース・アプリケーションに推奨されます。リニア・リドライバと して構成した場合、TDP1204 の差動出力レベルは GPU 出力レベルの線形関数になるため、リンク・トレーニングに 対して TDP1204 を透過的にして、チャネル・ショートナと して動作させることができます。リニア・リドライバ・モードは HDMI シンク・アプリケーションに推奨されます。

TDP1204 は HPD レベル・シフタを内蔵しています。この HPD レベル・シフタは 5V の HPD 信号を 1.8V または 3.3V に変換します。レベル・シフタの出力は、プッシュ、プ ルまたはオープン・ドレインに構成することもできます。 TDP1204 にはデジタル・ディスプレイ制御 (DDC) バッフ ァも内蔵されています。この DDC バッファにより、容量性 絶縁と、5V の DDC レベルから 3.3V、1.8V、1.2V の電 圧レベルへのレベル・シフトが可能です。レベル・シフタを 内蔵しているため、ディスクリート・ソリューションが不要で あり、システム・コストを節約できます。

TDP1204 は、V<sub>CC</sub> として 3.3V の単一電源レールをサポ ートしており、民生用温度仕様 (TDP1204) と産業用温度 仕様 (TDP1204I) で提供しています。

#### 製品情報

|          | And was 113 114 |                |
|----------|-----------------|----------------|
| 部品番号(1)  | 温度              | パッケージ          |
| TDP1204  | Ta = 0°C∼70°C   | RNQ (WQFN, 40) |
| TDP1204I | Ta = -40°C∼85°C | KNQ (WQFN, 40) |

利用可能なすべてのパッケージについては、このデータシートの 末尾にある注文情報を参照してください。



### **Table of Contents**

| 1 特長                                 | 1    | 8.4 Programming                         | 42             |
|--------------------------------------|------|-----------------------------------------|----------------|
| 2 アプリケーション                           |      | 8.5 Register Maps                       |                |
| 3 概要                                 |      | 9 Application and Implementation        | 60             |
| 4 Revision History                   |      | 9.1 Application Information             | 60             |
| 5 Pin Configuration and Functions    |      | 9.2 Typical Source-Side Application     | 60             |
| 6 Specifications                     |      | 9.3 Typical Sink-Side Application       | 65             |
| 6.1 Absolute Maximum Ratings         |      | 9.4 Power Supply Recommendations        | 68             |
| 6.2 ESD Ratings                      |      | 9.5 Layout                              | 69             |
| 6.3 Recommended Operating Conditions |      | 10 デバイスおよびドキュメントのサポート                   | <mark>7</mark> |
| 6.4 Thermal Information              |      | 10.1ドキュメントのサポート                         | 7 <sup>2</sup> |
| 6.5 Electrical Characteristics       |      | 10.2ドキュメントの更新通知を受け取る方法                  | 7 <sup>.</sup> |
| 6.6 Timing Requirements              | . 13 | 10.3 サポート・リソース                          |                |
| 6.7 Switching Characteristics        |      | 10.4 商標                                 |                |
| 6.8 Typical Characteristics          |      | 10.5 静電気放電に関する注意事項                      |                |
| 7 Parameter Measurement Information  |      | 10.6 用語集                                |                |
| 8 Detailed Description               | .24  | 11 Mechanical, Packaging, and Orderable |                |
| 8.1 Functional Block Diagram         | .24  | Information                             | 7.             |
| 8.2 Feature Description              | 25   | mormation                               |                |
| 8.3 Device Functional Modes          | 38   |                                         |                |
|                                      |      |                                         |                |

## **4 Revision History**

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

| C | nanges from Revision * (July 2022) to Revision A (July 2023)                     | Page |
|---|----------------------------------------------------------------------------------|------|
| • | 周囲温度を含めるよう「製品情報」表を更新                                                             | 1    |
|   | Corrected swap of R and F in EQ1 pin column in Receiver EQ Settings When GLOBAL_ |      |
| • | Added DisplayPort section                                                        | 38   |
|   | , -                                                                              |      |



## **5 Pin Configuration and Functions**



図 5-1. RNQ Package 40-Pin WQFN (Top View)

表 5-1. Pin Functions

| PIN                         |     | TYPE <sup>(1)</sup>     | DECORPTION                                                                                                                                                                                                                                                                                                     |  |  |
|-----------------------------|-----|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME                        | NO. | IYPE(')                 | DESCRIPTION                                                                                                                                                                                                                                                                                                    |  |  |
| VCC                         | 1   | Р                       | 3.3-V power supply                                                                                                                                                                                                                                                                                             |  |  |
| HPDOUT_SEL                  | 2   | I<br>2-level (PD)       | HPDOUT_SEL. Selects whether HPD_OUT pin is push, pull, or open-drain. Open-drain is not supported in pin-strap mode. Therefore this pin should be left floating or pull-down to GND.                                                                                                                           |  |  |
| TEST1                       | 3   | 0                       | Test1. For TI internal use only. This pin can be left unconnected.                                                                                                                                                                                                                                             |  |  |
| CTLEMAP_SEL                 | 4   | I<br>4-level<br>(PU/PD) | CTLE Map select. When TDP1204 is configured in pin-strap mode, this pin selects the CTLE Map used. 表 8-8 lists more details. Also in pin-strap this pin will control whether or not AEQ is enabled. 表 8-9 lists more details. In I <sup>2</sup> C mode, CTLE map and AEQ enable is determined by registers.    |  |  |
| LINEAR_EN 5 4-level (PU/PD) |     | I<br>4-level<br>(PU/PD) | n pin-strap mode, selects whether TDP1204 operates in linear or limited redriver mode. 表 8-5 ists more details.                                                                                                                                                                                                |  |  |
| VCC                         | 6   | Р                       | 3.3-V power supply                                                                                                                                                                                                                                                                                             |  |  |
| EN                          | 7   | I<br>2-level (PU)       | When low, TDP1204 will be held in reset. The IN_D[2:0], IN_CLK, OUT_D[2:0] and OUT_CLK pins will be held in high impedance while EN is low. On rising edge of EN, the device will sample four-level inputs and function based on the sampled state of the pins. This pin has an internal 250-k pull-up to VIO. |  |  |
| EQ1                         | 8   | I<br>4-level<br>(PU/PD) | EQ1 pin setting when TDP1204 is configured for pin strap mode; works in conjunction with EQ0; 表 8-6 lists the settings. In I <sup>2</sup> C mode, EQ settings are controlled through the registers.                                                                                                            |  |  |
| IN_D2p                      | 9   | I                       | Channel 2 differential positive input                                                                                                                                                                                                                                                                          |  |  |
| IN_D2n                      | 10  | I                       | Channel 2 differential negative input                                                                                                                                                                                                                                                                          |  |  |
| HPD_OUT                     | 11  | 0                       | Hot plug detect output to source side. If not used, then this pin can be left floating. If used, then it is recommended to have an external 220k resistor to GND on this pin.                                                                                                                                  |  |  |
| IN_D1p                      | 12  | I                       | Channel 1 differential positive input.                                                                                                                                                                                                                                                                         |  |  |

English Data Sheet: SLLSFI6



### 表 5-1. Pin Functions (続き)

| PIN                                                                                                                                             | 表 5-1. Pin Functions (続き) |                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME                                                                                                                                            | NO.                       | TYPE <sup>(1)</sup>                                                                                                                                                                                        | DESCRIPTION                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| IN_D1n                                                                                                                                          | 13                        | l                                                                                                                                                                                                          | Channel 1 differential negative input.                                                                                                                                                                                                                                                                                                         |  |  |  |
| VIO                                                                                                                                             | 14                        | Р                                                                                                                                                                                                          | Voltage supply for I/Os. 表 8-2 lists more details.                                                                                                                                                                                                                                                                                             |  |  |  |
| IN D0p                                                                                                                                          | 15                        | ı                                                                                                                                                                                                          | Channel 0 differential positive input                                                                                                                                                                                                                                                                                                          |  |  |  |
| IN_D0n                                                                                                                                          | 16                        | ı                                                                                                                                                                                                          | Channel 0 differential negative input                                                                                                                                                                                                                                                                                                          |  |  |  |
| MODE                                                                                                                                            | 17                        | I<br>4-level<br>(PU/PD)                                                                                                                                                                                    | Mode control pin. Selects between pin-strap and I2C mode. For more details, refer to セクション8.3.1.                                                                                                                                                                                                                                               |  |  |  |
| IN_CLKp                                                                                                                                         | 18                        | I                                                                                                                                                                                                          | Clock differential positive input                                                                                                                                                                                                                                                                                                              |  |  |  |
| IN_CLKn                                                                                                                                         | 19                        | I                                                                                                                                                                                                          | Clock differential negative input                                                                                                                                                                                                                                                                                                              |  |  |  |
| VCC                                                                                                                                             | 20                        | Р                                                                                                                                                                                                          | 3.3-V power supply                                                                                                                                                                                                                                                                                                                             |  |  |  |
| SCL/CFG0                                                                                                                                        | 21                        | I                                                                                                                                                                                                          | $I^2C$ Clock/CFG0: when TDP1204 is configured for $I^2C$ mode, this pin will function as the $I^2C$ clock. $\cancel{\Xi}$ 8-18 lists how this pin otherwise functions as CFG0.                                                                                                                                                                 |  |  |  |
| SDA/CFG1                                                                                                                                        | 22                        | I/O                                                                                                                                                                                                        | I <sup>2</sup> C Data / CFG1: when TDP1204 is configured for I <sup>2</sup> C mode, this pin will function as the I <sup>2</sup> C clock. 表 8-19 lists how this pin will otherwise function as CFG1.                                                                                                                                           |  |  |  |
| AC_EN  23 In pin-strap mode, the AC_EN pin selects whether high speed transmitters are externally AC or DC-coupled. 0: DC-coupled 1: AC-coupled |                           |                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| LV_DDC_SCL                                                                                                                                      | 24                        | I/O                                                                                                                                                                                                        | Low voltage side bidirectional DDC clock line. Internally pulled-up to VIO.                                                                                                                                                                                                                                                                    |  |  |  |
| LV_DDC_SDA                                                                                                                                      | 25                        | I/O                                                                                                                                                                                                        | Low voltage side bidirectional DDC data line. Internally pulled-up to VIO.                                                                                                                                                                                                                                                                     |  |  |  |
| HV_DDC_SDA                                                                                                                                      | 26                        | I/O                                                                                                                                                                                                        | High voltage side bidirectional DDC data line. Pull-up externally to HDMI 5-V.                                                                                                                                                                                                                                                                 |  |  |  |
| HV_DDC_SCL                                                                                                                                      | 27                        | I/O                                                                                                                                                                                                        | High voltage side bidirectional DDC clock line. Pull-up externally to HDMI 5-V.                                                                                                                                                                                                                                                                |  |  |  |
| VCC                                                                                                                                             | 28                        | Р                                                                                                                                                                                                          | 3.3-V power supply                                                                                                                                                                                                                                                                                                                             |  |  |  |
| TXPRE                                                                                                                                           | 29                        | I<br>4-level<br>(PU/PD)                                                                                                                                                                                    | TX pre-emphasis control: in pin-strap mode with limited enabled, this pin controls TX EQ. In pin-strap with linear and AEQ enabled, this pin will adjust the adapted value. 表 8-15 lists the available settings for the TXPRE when operating in pin strap mode. In I <sup>2</sup> C mode, Tx pre-emphasis is controlled through the registers. |  |  |  |
| OUT_CLKn                                                                                                                                        | 30                        | 0                                                                                                                                                                                                          | TMDS data clock differential negative output                                                                                                                                                                                                                                                                                                   |  |  |  |
| OUT_CLKp                                                                                                                                        | 31                        | 0                                                                                                                                                                                                          | TMDS data clock differential positive output                                                                                                                                                                                                                                                                                                   |  |  |  |
| HPD_IN                                                                                                                                          | 32                        | I<br>2-level (PD)                                                                                                                                                                                          | Hot plug detect input from sink side. This pin has an internal pull-down resistor and is fail-safe.                                                                                                                                                                                                                                            |  |  |  |
| OUT_D0n                                                                                                                                         | 33                        | 0                                                                                                                                                                                                          | TMDS data 0 differential negative output                                                                                                                                                                                                                                                                                                       |  |  |  |
| OUT_D0p                                                                                                                                         | 34                        | 0                                                                                                                                                                                                          | TMDS data 0 differential positive output                                                                                                                                                                                                                                                                                                       |  |  |  |
| ADDR/EQ0                                                                                                                                        | 35                        | I<br>4-level<br>(PU/PD)                                                                                                                                                                                    | Address bit for I2C programming when TDP1204 is configured for I <sup>2</sup> C mode. 表 8-22 lists more details. EQ0 pin setting when TDP1204 is configured for pin strap mode; works in conjunction with EQ1; 表 8-6 lists the EQ pin settings. In I <sup>2</sup> C mode, EQ settings are controlled through the registers.                    |  |  |  |
| OUT_D1n                                                                                                                                         | 36                        | 0                                                                                                                                                                                                          | TMDS data 1 differential negative output                                                                                                                                                                                                                                                                                                       |  |  |  |
| OUT_D1p                                                                                                                                         | 37                        | 0                                                                                                                                                                                                          | TMDS data 1 differential positive output                                                                                                                                                                                                                                                                                                       |  |  |  |
| TXSWG 38 A-level TX output swing control: 4 settings. This pin is only used in pin strap mode. 表 8-17 lists th                                  |                           | TX output swing control: 4 settings. This pin is only used in pin strap mode. 表 8-17 lists the available TX swing settings. In I <sup>2</sup> C mode, Tx output swing is controlled through the registers. |                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| OUT_D2n                                                                                                                                         | 39                        | 0                                                                                                                                                                                                          | TMDS data 2 differential negative output                                                                                                                                                                                                                                                                                                       |  |  |  |
| OUT_D2p                                                                                                                                         | 40                        | 0                                                                                                                                                                                                          | TMDS data 2 differential positive output                                                                                                                                                                                                                                                                                                       |  |  |  |
| Thermal Pad                                                                                                                                     |                           | _                                                                                                                                                                                                          | Thermal pad. Connect to a solid ground plane.                                                                                                                                                                                                                                                                                                  |  |  |  |

Product Folder Links: TDP1204

(1) I = input, O = output, G = ground, and P = power.



### **6 Specifications**

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                                                                                                              | MIN  | MAX | UNIT |
|------------------|------------------------------------------------------------------------------------------------------------------------------|------|-----|------|
| Supply Voltage   | V <sub>CC</sub> and V <sub>IO</sub>                                                                                          | -0.5 | 4   | V    |
| Input Voltage    | Differential Inputs (IN_D[2:0], IN_CLK)                                                                                      | -0.3 | 4   | V    |
| Output voltage   | HPD_OUT output                                                                                                               | -0.3 | 4   | V    |
| Output voltage   | Differential outputs (OUT_D[2:0], OUT_CLK)                                                                                   | -0.3 | 4   | V    |
| Control pins     | LV_DDC_SDA, LV_DDC_SCL, SCL/CFG0, SDA/CFG1, MODE, CLTEMAP_SEL, HPDOUT_SEL, TXSWG, TXPRE, EQ1, ADDR/EQ0, EN, AC_EN, LINEAR_EN | -0.5 | 4   | V    |
|                  | HPD_IN, HV_DDC_SCL, HV_DDC_SDA                                                                                               | -0.5 | 6   | V    |
| TJ               | TDP1204 Junction temperature                                                                                                 |      | 105 | °C   |
| TJ               | TDP1204I Junction temperature                                                                                                |      | 125 | °C   |
| T <sub>stg</sub> | Storage temperature                                                                                                          | -65  | 150 | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Rating may cause permanent damage to the device. Absolute maximum ratings do not imply functional operation of the device at these or any other conditions beyond those listed under the Recommended Operating Condition. If briefly operating outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not sustain damage, but it may not be fully functional. Operating the device in this manner may affect device reliability, functionality, performance, and shorten the device lifetime.

### 6.2 ESD Ratings

|                    |                          |                                                                                     | VALUE | UNIT |
|--------------------|--------------------------|-------------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatic discharge  | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup>     | ±4000 | V    |
| V <sub>(ESD)</sub> | Liectiostatic discriatge | Charged device model (CDM), per ANSI/ESDA/<br>JEDEC JS-002, all pins <sup>(2)</sup> | ±1500 | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### **6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                   |                                                                                                                                                    | MIN   | NOM | MAX   | UNIT |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|-------|------|
| V <sub>CC</sub>   | Supply voltage when high-speed RX pins (IN_D[2:0] and IN_CLK) is AC-coupled to a DP++ TX                                                           | 3.0   | 3.3 | 3.6   | V    |
| V <sub>CC</sub>   | Supply voltage when high-speed RX pins (IN_D[2:0] and IN_CLK) is DC-coupled to a HDMI TX                                                           | 3.135 | 3.3 | 3.465 | V    |
| V <sub>IO</sub>   | VIO supply when 1.2-V LVCMOS level used.                                                                                                           | 1.14  | 1.2 | 1.26  | V    |
| V <sub>IO</sub>   | VIO supply when 1.8-V LVCMOS level used.                                                                                                           | 1.7   | 1.8 | 1.9   | V    |
| V <sub>IO</sub>   | VIO supply when 3.3-V LVCMOS level used.                                                                                                           | 3     | 3.3 | 3.6   | V    |
| V <sub>PSN</sub>  | Peak to peak Power supply noise on V <sub>CC</sub> pins (less than 4 MHz).                                                                         |       |     | 100   | mV   |
| V <sub>CTL3</sub> | DC input voltage for SCL/CFG0, SDA/CFG1, MODE, AC_EN, LINEAR_EN, EN, CTLEMAP_SEL, TXSWG, TXPRE, EQ1, ADDR1/EQ0, LV_DDC_SCL, LV_DDC_SDA, HPDOUT_SEL | -0.3  |     | 3.6   | V    |
| V <sub>CTL5</sub> | DC input voltage for HV_DDC_SCL, HV_DDC_SDA, HPD_IN pins                                                                                           | -0.3  |     | 5.5   | V    |
| C <sub>ACRX</sub> | Optional external AC-coupling capacitor on IN_Dx and IN_CLK.                                                                                       | 85    |     | 253   | nF   |
| C <sub>ACTX</sub> | External AC-coupling capacitor on OUT_Dx and OUT_CLK when AC_EN = H.                                                                               | 85    |     | 253   | nF   |
| T <sub>A</sub>    | TDP1204 Ambient temperature                                                                                                                        | 0     |     | 70    | °C   |

Copyright © 2023 Texas Instruments Incorporated

資料に関するフィードバック(ご意見やお問い合わせ)を送信

5



### 6.3 Recommended Operating Conditions (続き)

over operating free-air temperature range (unless otherwise noted)

|                |                              | MIN | NOM MAX | UNIT |
|----------------|------------------------------|-----|---------|------|
| T <sub>A</sub> | TDP1204I Ambient temperature | -40 | 85      | °C   |

### **6.4 Thermal Information**

|                        |                                              | TDP1204    |      |
|------------------------|----------------------------------------------|------------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | RNQ (WQFN) | UNIT |
|                        |                                              | 40 PINS    |      |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 30.9       | °C/W |
| R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance    | 21.2       | °C/W |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 11.7       | °C/W |
| $\Psi_{JT}$            | Junction-to-top characterization parameter   | 0.3        | °C/W |
| $\Psi_{JB}$            | Junction-to-board characterization parameter | 11.7       | °C/W |
| R <sub>0JC(bot)</sub>  | Junction-to-case (bottom) thermal resistance | 3.8        | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

### 6.5 Electrical Characteristics

over recommended voltage and operating free-air temperature range (unless otherwise noted)

|                                             | PARAMETER                                                                           | TEST CONDITIONS                                                                                                                                | MIN | TYP | MAX  | UNIT |
|---------------------------------------------|-------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------|
| POWER                                       |                                                                                     |                                                                                                                                                |     |     |      |      |
| P <sub>ACTIVE</sub> -<br>H14-LT-<br>ARX-DTX | Power dissipation in HDMI 1.4 3.4 Gbps active operation                             | Pin Strap mode; DR = 3.4 Gbps; HPD_IN = H; No de-emphasis/pre-emphasis; Limited redriver mode; DC-coupled TX; AC-coupled RX; 3 Gbps CTLE;      |     | 190 | 265  | mW   |
| P <sub>ACTIVE</sub> -<br>H20-LT-<br>ARX-DTX | Power dissipation in HDMI 2.0 6 Gbps active operation                               | Pin Strap mode; DR = 6 Gbps; HPD_IN = H; No de-emphasis/pre-emphasis; Limited redriver mode; DC-coupled TX; AC-coupled RX; 6 Gbps CTLE;        |     | 215 | 305  | mW   |
| P <sub>ACTIVE</sub> -<br>FRL-LT-<br>ARX-ATX | Power dissipation in FRL 12 Gbps active operation when TX is AC-coupled (AC_EN = H) | Pin Strap mode; DR = 12 Gbps; HPD_IN = H; TXFFE0; Limited redriver mode; AC-coupled TX; AC-coupled RX;12 Gbps CTLE;                            |     | 840 | 1220 | mW   |
| P <sub>ACTIVE</sub> -<br>FRL-LT-<br>ARX-DTX | Power dissipation in FRL 12 Gbps active operation when TX is DC-coupled (AC_EN = L) | Pin Strap mode; DR = 12 Gbps; HPD_IN = H; TXFFE0; Limited redriver mode; DC-coupled TX; AC-coupled RX; 12 Gbps CTLE;                           |     | 575 | 785  | mW   |
| P <sub>ACTIVE</sub> -<br>FRL-LR-<br>ARX-DTX | Power dissipation in FRL 12 Gbps active operation when TX is DC-coupled (AC_EN = L) | Pin Strap mode; DR = 12 Gbps; HPD_IN = H; Highest linearity setting; Linear redriver mode; DC-coupled TX; AC-coupled RX; 12 Gbps CTLE;         |     | 220 | 310  | mW   |
| P <sub>ACTIVE</sub> -<br>FRL-LR-<br>ARX-ATX | Power dissipation in FRL 12 Gbps active operation when TX is AC-coupled (AC_EN = H) | Pin Strap mode; DR = 12 Gbps; HPD_IN = H; Highest linearity setting; Linear redriver mode; AC-coupled TX; AC-coupled RX; 12 Gbps CTLE          |     | 660 | 990  | mW   |
| P <sub>PD</sub>                             | Power in power-down (HPD_IN = L)                                                    | Pin Strap mode; HPD_IN = L; EN = L or H; High-speed outputs are disconnected;                                                                  |     | 0.6 | 2    | mW   |
| P <sub>SD</sub>                             | Power in standby (HPD_IN = H) but no incoming signal with DDC Buffer disabled       | Pin Strap mode; HPD_IN = H; No incoming signal; EN = H; DC-coupled TX; AC-coupled RX; Limited redriver mode; High-speed outputs are connected; |     | 1.0 | 1.85 | mW   |

*資料に関するフィードバック (ご意見やお問い合わせ) を送信*Product Folder Links: *TDP1204* 

Copyright © 2023 Texas Instruments Incorporated



over recommended voltage and operating free-air temperature range (unless otherwise noted)

|                                   | PARAMETER                                                                     | TEST CONDITIONS                                                                                                                                | MIN  | TYP | MAX   | UNIT |
|-----------------------------------|-------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-------|------|
| $P_{SD}$                          | Power in standby (HPD_IN = H) but no incoming signal with DDC buffer enabled. | Pin Strap mode; HPD_IN = H; No incoming signal; EN = H; DC-coupled TX; AC-coupled RX; Limited redriver mode; High-speed outputs are connected; |      | 1.2 | 2.05  | mW   |
| I <sub>VIOQ</sub>                 | VIO quiescent current                                                         | HPD_IN = H;VCC = VIO = 3.6 V;<br>LV_DDC_SDA/SCL = H;<br>HV_DDC_SDA/SCL = H;                                                                    |      |     | 16    | μА   |
| I <sub>VIOA</sub>                 | VIO active instantaneous current                                              | VCC = VIO = 3.6 V; HPD_IN = H;                                                                                                                 |      |     | 1     | mA   |
| 2-LEVEL                           | CONTROL PINS (EN, SCL/CFG0, SDA/CF                                            | G1, AC_EN, HPDOUT_SEL)                                                                                                                         |      |     |       |      |
| V <sub>IO_TRSH</sub><br>D         | Threshold for selecting between 1.2-V LVCMOS / 1.8-V LVCMOS                   |                                                                                                                                                |      | 1.5 |       | V    |
| V <sub>IO_TRSH</sub>              | Threshold for selecting between 1.8-V LVCMOS / 3.3-V LVCMOS                   |                                                                                                                                                |      | 2.5 |       | V    |
| V <sub>IL_1p2V</sub>              | Low-level input voltage for SCL/CFG0, SDA/CFG1                                | VIO = 1.26 V; VCC = 3.0 V;                                                                                                                     | -0.3 |     | 0.378 | V    |
| V <sub>IH_1p2V</sub>              | High-level input voltage for SCL/CFG0, SDA/CFG1                               | VIO = 1.14 V; VCC = 3.6 V;                                                                                                                     | 0.8  |     | 3.6   | V    |
| V <sub>IL_1p8V</sub>              | Low-level input voltage for SCL/CFG0, SDA/CFG1                                | VIO = 1.9 V; VCC = 3.0 V;                                                                                                                      | -0.3 |     | 0.57  | ٧    |
| V <sub>IH_1p8V</sub>              | High-level input voltage for SCL/CFG0, SDA/CFG1                               | VIO = 1.7 V; VCC = 3.6 V;                                                                                                                      | 1.19 |     | 3.6   | V    |
| V <sub>IL_3p3V</sub>              | Low-level input voltage for SCL/CFG0, SDA/CFG1                                | VIO = 3.6 V; VCC = 3.0 V;                                                                                                                      | -0.3 |     | 0.8   | V    |
| V <sub>IL_3p3V</sub>              | Low-level input voltage for AC_EN, HPDOUT_SEL                                 | VIO = 3.6 V; VCC = 3.0 V;                                                                                                                      | -0.3 |     | 0.8   | V    |
| V <sub>IH_3p3V</sub>              | High-level input voltage for SCL/CFG0, SDA/CFG1                               | VIO = 3.0 V; VCC = 3.6 V;                                                                                                                      | 2.2  |     | 3.6   | V    |
| V <sub>IH_3p3V</sub>              | High-level input voltage for AC_EN, HPDOUT_SEL                                | VIO = 3.0 V; VCC = 3.6 V;                                                                                                                      | 2.2  |     | 3.6   | V    |
| V <sub>OL_1p2V</sub>              | Low-level output voltage SDA/CFG1                                             | V <sub>CC</sub> = 3.0 V; VIO = 1.2 V;                                                                                                          | -0.3 |     | 0.3   | V    |
| OL_1p2V                           | Low-level output current SDA/CFG1                                             | V <sub>CC</sub> = 3.0 V; VIO = 1.2 V;                                                                                                          | 2    |     |       | mA   |
| V <sub>OL</sub>                   | Low-level output voltage SDA/CFG1                                             | V <sub>CC</sub> = 3.0 V; VIO = 1.8 V or 3.3 V;                                                                                                 | -0.3 | ,   | 0.4   | V    |
| l <sub>OL</sub>                   | Low-level output current SDA/CFG1                                             | V <sub>CC</sub> = 3.0 V; VIO = 1.8 V or 3.3 V;                                                                                                 | 4    |     |       | mA   |
| I <sub>IL_I2C</sub>               | Low-level input current SCL/CFG0, SDA/CFG1                                    | V <sub>IN</sub> = 0 V; VIO = 1.8 V or 3.3 V;                                                                                                   | -1   |     | 1     | μΑ   |
| I <sub>LEAK</sub>                 | Fail-safe input current for SCL/CFG0, SDA/CFG1                                | V <sub>IN</sub> = 3.6 V; VCC = 0 V;                                                                                                            | -25  |     | 25    | μΑ   |
| V <sub>IL_EN</sub>                | Low-level input voltage for EN pin.                                           | VIO = 1.14 V; VCC = 3.3 V;                                                                                                                     | -0.3 |     | 0.4   | V    |
| V <sub>IH_EN</sub>                | High-level input voltage for EN pin.                                          | VIO = 3.6 V; VCC = 3.3 V;                                                                                                                      | 0.8  |     | 3.6   | V    |
| IIL                               | Low-level input current EN                                                    | V <sub>IN</sub> = 0 V; VIO = 1.8 V or 3.3 V; VCC = 3.6 V                                                                                       | -20  |     | 20    | μΑ   |
| lıL                               | Low-level input current AC_EN,<br>HPDOUT_SEL                                  | V <sub>IN</sub> = 0 V; VIO = 1.8 V or 3.3 V;                                                                                                   | -1   |     | 1     | μΑ   |
| I <sub>IH_EN</sub>                | High-level input current for EN                                               | V <sub>IN</sub> = 3.6 V; VIO = 1.8 V or 3.3 V;                                                                                                 | -1   |     | 1     | μΑ   |
| <br>I <sub>IH_ACEN</sub>          | High-level input current for AC_EN                                            | V <sub>IN</sub> = 3.6 V; VIO = 1.8 V or 3.3 V;                                                                                                 | -24  |     | 24    | μA   |
| <br>I <sub>IH_HPDOU</sub><br>TSEL | High-level input current for HPDOUT_SEL                                       | V <sub>IN</sub> = 3.6 V; VIO = 1.8 V or 3.3 V;                                                                                                 | -24  |     | 30    | μΑ   |
| R <sub>PU_EN</sub>                | Internal Pull-up resistance on EN.                                            |                                                                                                                                                | 125  | 250 | 350   | kΩ   |
| R <sub>PD_ACE</sub>               | Internal Pull-down resistance on AC_EN                                        |                                                                                                                                                | 125  | 250 | 350   | kΩ   |



over recommended voltage and operating free-air temperature range (unless otherwise noted)

|                                                              | PARAMETER                                                               | TEST CONDITIONS                                                                | MIN  | TYP  | MAX            | UNIT |
|--------------------------------------------------------------|-------------------------------------------------------------------------|--------------------------------------------------------------------------------|------|------|----------------|------|
| R <sub>PD_HPD</sub><br>OUTSEL                                | Internal Pull-down resistance on HPDOUT_SEL                             |                                                                                | 125  | 250  | 350            | kΩ   |
| C <sub>I2C-PINS</sub>                                        | Capacitance for SCL/CFG0 and SDA/<br>CFG1                               | f = 100 kHz;                                                                   |      |      | 5              | pF   |
| C <sub>(I2C_FM+</sub><br>_BUS)                               | I2C bus capacitance for FM+ (1 MHz)                                     |                                                                                |      |      | 150            | pF   |
| $\begin{array}{c} C_{(I2C\_FM\_} \\ \text{BUS)} \end{array}$ | I2C bus capacitance for FM (400 kHz)                                    |                                                                                |      |      | 150            | pF   |
| R <sub>(EXT_I2C</sub><br>_FM+)                               | External resistors on both SDA and SCL when operating at FM+ (1 MHz)    | C <sub>(I2C_FM+_BUS)</sub> = 150 pF                                            | 620  | 820  | 910            | Ω    |
| R <sub>(EXT_I2C</sub> _FM)                                   | External resistors on both SDA and SCL when operating at FM (400 kHz)   | C <sub>(I2C_FM_BUS)</sub> = 150 pF                                             | 620  | 1500 | 2200           | Ω    |
| LV_DDC_                                                      | SDA and LV_DDC_SCL (DDC Buffer Disa                                     | abled)                                                                         |      |      |                |      |
| V <sub>IL_1p2V</sub>                                         | Low-level input voltage                                                 | VCC = 3.0 V;                                                                   | -0.3 |      | 0.378          | V    |
| V <sub>IH_1p2V</sub>                                         | High-level input voltage                                                | VCC = 3.6 V;                                                                   | 0.8  |      | 3.6            | V    |
| V <sub>IL_1p8V</sub>                                         | Low-level input voltage                                                 | VCC = 3.0 V;                                                                   | -0.3 | -    | 0.57           | V    |
| V <sub>IH_1p8V</sub>                                         | High-level input voltage                                                | VCC = 3.6 V;                                                                   | 1.19 |      | 3.6            | V    |
| V <sub>IL_3p3V</sub>                                         | Low-level input voltage                                                 | VCC = 3.0 V;                                                                   | -0.3 |      | 0.8            | V    |
| V <sub>IH_3p3V</sub>                                         | High-level input voltage                                                | VCC = 3.6 V;                                                                   | 2.2  |      | 3.6            | V    |
| DDC Buff                                                     | er (LV_DDC_SCL, LV_DDC_SDA, HV_DD                                       | C_SCL, HV_DDC_SDA)                                                             |      |      |                |      |
| V <sub>HV_IH</sub>                                           | High-level input voltage for HV_DDC_SCL and HV_DDC_SDA                  | VIO = 3.3 V; VCC = 3.0 V                                                       | 3.3  |      | 5.3            | V    |
| V <sub>HV_IL</sub>                                           | Low-level input voltage for HV_DDC_SCL and HV_DDC_SDA                   | VIO = 3.3 V; VCC = 3.0 V                                                       | -0.3 |      | 1.6            | V    |
| V <sub>LV_IH</sub>                                           | High-level input voltage for LV_DDC_SCL and LV_DDC_SDA for 1.2-V LVCMOS | VIO = 1.14 V; VCC = 3.3 V                                                      | 0.8  |      | 3.6            | V    |
| V <sub>LV_IH</sub>                                           | High-level input voltage for LV_DDC_SCL and LV_DDC_SDA for 1.8-V LVCMOS | VIO = 1.7 V; VCC = 3.3 V                                                       | 1.15 |      | 3.6            | V    |
| V <sub>LV_IH</sub>                                           | High-level input voltage for LV_DDC_SCL and LV_DDC_SDA for 3.3-V LVCMOS | VIO = 3.0 V; VCC = 3.3 V                                                       | 2.1  |      | 3.6            | V    |
| V <sub>LV_IL</sub>                                           | Low-level input voltage for LV_DDC_SCL and LV_DDC_SDA for 1.2-V LVCMOS  | VIO = 1.26 V; VCC = 3.3 V                                                      | -0.3 |      | 0.082 *<br>VIO | V    |
| V <sub>LV_IL</sub>                                           | Low-level input voltage for LV_DDC_SCL and LV_DDC_SDA for 1.8-V LVCMOS  | VIO = 1.9 V; VCC = 3.3 V                                                       | -0.3 |      | 0.10 *<br>VIO  | V    |
| V <sub>LV_IL</sub>                                           | Low-level input voltage for LV_DDC_SCL and LV_DDC_SDA for 3.3-V LVCMOS  | VIO = 3.6 V; VCC = 3.3 V                                                       | -0.3 |      | 0.10 *<br>VIO  | V    |
| I <sub>HV_IL_FS</sub>                                        | Failsafe Input leakage for HV_DDC_SCL and HV_DDC_SDA                    | $V_{IN}$ = 5.3 V through 1.5 k $\Omega$ ; VCC = 0 V; VIO = 0 V;                | -5   |      | 5              | μΑ   |
| I <sub>HV_IL</sub>                                           | Input leakage for HV_DDC_SCL and HV_DDC_SDA                             | HV V <sub>IN</sub> = 5.3 V; LV V <sub>IN</sub> = VIO;                          | -5   |      | 5              | μA   |
| I <sub>LV_IL</sub>                                           | Input leakage for LV_DDC_SCL and LV_DDC_SDA                             | HV V <sub>IN</sub> = 5.3 V; LV V <sub>IN</sub> = VIO;                          | -5.5 |      | 5.5            | μΑ   |
| I <sub>HV_OL</sub>                                           | Low-level output current                                                | $V_{HV\_OL}$ = 0.4 V; HDMI5V= 5.3 V; Pullup with 1.4 k $\Omega$ ; VCC = 3.0 V; | 3.5  |      |                | mA   |
| V <sub>HV_OL</sub>                                           | Low-level output voltage for HV_DDC_SCL and HV_DDC_SDA                  | HDMI5V= 5.3 V; Pullup with 1.4 kΩ; VCC = 3.0 V;                                |      |      | 0.4            | V    |
| V <sub>LV_OL</sub>                                           | Low-level output voltage for LV_DDC_SCL and LV_DDC_SDA for 1.2-V LVCMOS | VCC = 3.0 V; VIO = 1.26 V                                                      | 0.2  |      | 0.3            | V    |



over recommended voltage and operating free-air temperature range (unless otherwise noted)

|                                    | PARAMETER                                                               | TEST CONDITIONS                                                               | MIN  | TYP   | MAX      | UNIT |
|------------------------------------|-------------------------------------------------------------------------|-------------------------------------------------------------------------------|------|-------|----------|------|
| $V_{LV\_OL}$                       | Low-level output voltage for LV_DDC_SCL and LV_DDC_SDA for 1.8-V LVCMOS | VCC = 3.0 V; VIO = 1.9 V                                                      | 0.3  |       | 0.4      | ٧    |
| V <sub>LV_OL</sub>                 | Low-level output voltage for LV_DDC_SCL and LV_DDC_SDA for 3.3-V LVCMOS | VCC = 3.0 V; VIO = 3.6 V                                                      | 0.6  |       | 0.75     | V    |
| Δ<br>V <sub>LV_HYST</sub><br>_3p3V | Hysteresis on LV side for 3.3 V LVCMOS                                  | VIO = 3.3 V; VCC = 3.3 V                                                      |      | 50    |          | mV   |
| R <sub>PULV</sub>                  | Internal pull-up resistor to VIO                                        |                                                                               | 7450 | 10000 | 13000    | Ω    |
| R <sub>PUHV</sub>                  | External pull-up resistor to HDMI 5 V                                   |                                                                               | 1500 | 1800  | 2000     | Ω    |
| C <sub>IOHV</sub>                  | Capacitance for HV_DDC_SCL and HV_DDC_SDA                               |                                                                               |      |       | 12       | pF   |
| C <sub>IOLV</sub>                  | Capacitance for LV_DDC_SCL and LV_DDC_SDA                               |                                                                               |      |       | 7        | pF   |
| V <sub>HDMI5V</sub>                | HDMI 5V                                                                 |                                                                               | 4.8  |       | 5.3      | V    |
| C <sub>HV_BUS</sub>                | Bus capacitance for HV_DDC_SCL and HV_DDC_SDA                           |                                                                               |      |       | 750      | pF   |
| C <sub>LV_BUS</sub>                | Bus capacitance for LV_DDC_SCL and LV_DDC_SDA                           |                                                                               |      |       | 50       | pF   |
| HPD_IN                             |                                                                         |                                                                               |      |       | <u>'</u> |      |
| V <sub>IL-HPDIN</sub>              | Low-level input voltage for HPD_IN                                      | V <sub>CC</sub> = 3.6 V;                                                      | -0.3 |       | 0.8      | V    |
| $V_{\text{IH-HPDIN}}$              | High-level input voltage for HPD_IN                                     | V <sub>CC</sub> = 3.6 V                                                       | 2.0  |       | 5.5      | V    |
| I <sub>H-HPDIN</sub>               | High-level input current for HPD_IN                                     | Device powered; V <sub>IH</sub> = 5.5 V; Includes internal pull-down resistor | -50  |       | 50       | μΑ   |
| I <sub>L-HPDIN</sub>               | Low-level input current for HPD_IN                                      | Device powered; V <sub>IL</sub> = 0 V; Includes internal pull-down resistor   | -1   |       | 1        | μΑ   |
| R <sub>PD</sub> -                  | Internal Pull-down resistance on HPD_IN                                 | V <sub>CC</sub> = 3.3 V; HPD_IN = 5.5 V                                       | 110  | 150   | 210      | kΩ   |
| I <sub>LEAK</sub> -<br>HPDIN       | Fail-safe condition leakage current for HPD_IN                          | V <sub>CC</sub> = 0 V; HPD_IN = 5.5 V                                         | -50  |       | 50       | μΑ   |
| HPD_OUT                            | r                                                                       |                                                                               |      |       | <u> </u> |      |
| V <sub>OH_3p3V</sub>               | High level output voltage when configured for 3.3 V LVCMOS push/pull.   | V <sub>CC</sub> = 3.0 V;                                                      | 2.4  |       | 3.465    | V    |
| V <sub>OH_1p8V</sub>               | High level output voltage when configured for 1.8 V LVCMOS push/pull.   | V <sub>CC</sub> = 3.0 V;                                                      | 1.3  |       | 1.95     | V    |
| V <sub>OL_PP</sub>                 | Low level output voltage when configured for push/pull.                 | V <sub>CC</sub> = 3.0 V;                                                      | -0.3 |       | 0.4      | V    |
| V <sub>OL_OD</sub>                 | Low level output voltage when configured for open drain.                | V <sub>CC</sub> = 3.0 V; 0.5 kΩ to 3.6 V load;                                | -0.3 |       | 0.4      | V    |
| I <sub>OH_3p3V</sub>               | High level output current for 3.3-V LVCMOS                              | HPD_IN = V <sub>IH-HPDIN</sub> ;                                              |      |       | -4       | mA   |
| I <sub>OL_3p3V</sub>               | Low level output current for 3.3-V LVCMOS                               | HPD_IN = V <sub>IL-HPDIN</sub> ; I <sub>2</sub> C mode;                       | 4    |       |          | mA   |
| I <sub>OH_1p8V</sub>               | High level output current for 1.8-V LVCMOS                              | HPD_IN = V <sub>IH-HPDIN</sub> ;                                              |      |       | -1.1     | mA   |
| I <sub>OL_1p8V</sub>               | Low level output current for 1.8-V LVCMOS                               | HPD_IN = V <sub>IL-HPDIN</sub> ; I <sub>2</sub> C mode;                       | 1.2  |       |          | mA   |
| 4-LEVEL                            | CONTROL (MODE, LINEAR_EN, EQ1, AD                                       | DR/EQ0, TXSLEW, TXPRE, TXSWG)                                                 | 1    |       |          |      |
| V <sub>TH</sub>                    | Threshold "0" / "R"                                                     | V <sub>CC</sub> = 3.3 V                                                       |      | 0.55  |          | V    |



over recommended voltage and operating free-air temperature range (unless otherwise noted)

|                                          | PARAMETER                                                             | TEST CONDITIONS                                                                                                                                                                                                       | MIN  | TYP  | MAX  | UNIT |
|------------------------------------------|-----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| V <sub>TH</sub>                          | Threshold "R" / "F"                                                   | V <sub>CC</sub> = 3.3 V                                                                                                                                                                                               |      | 1.65 |      | V    |
| V <sub>TH</sub>                          | Threshold "F" / "1"                                                   | V <sub>CC</sub> = 3.3 V                                                                                                                                                                                               |      | 2.7  |      | V    |
| I <sub>IH</sub>                          | High-level input current                                              | V <sub>IH</sub> = 3.6 V; V <sub>CC</sub> = 3.6 V;                                                                                                                                                                     | 20   |      | 60   | μΑ   |
| I <sub>IL</sub>                          | Low-level input current                                               | V <sub>IL</sub> = 0 V; V <sub>CC</sub> = 3.6 V;                                                                                                                                                                       | -100 |      | -40  | μΑ   |
| R <sub>4PU</sub>                         | Internal pullup resistance                                            |                                                                                                                                                                                                                       |      | 48   |      | kΩ   |
| R <sub>4PD</sub>                         | Internal pull-down resistance                                         |                                                                                                                                                                                                                       |      | 98   |      | kΩ   |
| номі ніс                                 | SH SPEED INPUTS                                                       | 1                                                                                                                                                                                                                     |      |      |      |      |
| D <sub>R_RX_DA</sub>                     | Data lanes data rate                                                  |                                                                                                                                                                                                                       | 0.25 |      | 12   | Gbps |
| D <sub>R_RX_CL</sub>                     | Clock lane data rate                                                  |                                                                                                                                                                                                                       | 0.25 |      | 12   | Gbps |
| $V_{ID(DC)}$                             | DC differential input swing                                           | At pins; LINEAR_EN = L;                                                                                                                                                                                               | 400  |      | 1200 | mVpp |
| V <sub>ID(EYE)</sub>                     | Differential input swing eye opening                                  | At pins;                                                                                                                                                                                                              | 75   |      |      | mVpp |
| V <sub>RX_ASSE</sub><br>RT               | Signal detect assert level.                                           | PRBS7 pattern; 12 Gbps;                                                                                                                                                                                               |      | 180  |      | mVpp |
| V <sub>RX_DEAS</sub><br>SERT             | Signal detect deassert level.                                         | PRBS7 pattern; 12 Gbps;                                                                                                                                                                                               |      | 110  |      | mVpp |
| V <sub>ICM-DC</sub>                      | Input DC common mode voltage bias                                     | At pins;                                                                                                                                                                                                              | 2.5  | 3.3  | VCC  | V    |
| E <sub>EQ_12Gb</sub><br>s_MAX_LT         | Maximum Fixed EQ gain (AC - DC)                                       | At 6 GHz; 12 Gbps CTLE; EQ15; DC<br>Gain = 0 dB; Limited Mode; At output of<br>RX;                                                                                                                                    |      | 12   |      | dB   |
| E <sub>EQ_12Gb</sub>                     | Minimum Fixed EQ gain (AC - DC)                                       | At 6 GHz; 12 Gbps CTLE; EQ0; DC Gain = 0 dB; Limited Mode; At output of RX;                                                                                                                                           |      | 1.0  |      | dB   |
| E <sub>EQ_12Gb</sub><br>ps_BYPASS<br>_LT | Maximum Fixed EQ Gain when EQ is bypassed. (AC - DC)                  | At 6 GHz; 12 Gbps CTLE; DC Gain = 0 dB; Limited Mode; At output of RX;                                                                                                                                                |      | -1.5 |      | dB   |
| E <sub>EQ_6Gbs</sub>                     | Maximum Fixed EQ gain (AC - DC)                                       | At 3 GHz; 6 Gbps CTLE; EQ15; DC Gain = 0 dB; Limited Mode; At output of RX;                                                                                                                                           |      | 12.0 |      | dB   |
| E <sub>EQ_6Gbp</sub>                     | Minimum Fixed EQ gain (AC - DC)                                       | At 3 GHz; 6 Gbps CTLE; EQ0; DC Gain = 0 dB; Limited Mode; At output of RX;                                                                                                                                            |      | 0.6  |      | dB   |
| E <sub>EQ_3Gbs</sub><br>_MAX_LT          | Maximum Fixed EQ gain (AC - DC)                                       | At 1.5 GHz; 3 Gbps CTLE; EQ15; DC<br>Gain = 0 dB; Limited Mode; At output of<br>RX;                                                                                                                                   |      | 12   |      | dB   |
| E <sub>EQ_3Gbp</sub><br>s_MIN_LT         | Minimum Fixed EQ gain (AC - DC)                                       | At 1.5 GHz; 3 Gbps CTLE; EQ0; DC Gain = 0 dB; Limited Mode; At output of RX;                                                                                                                                          |      | 0.8  |      | dB   |
| R <sub>INT</sub>                         | Input differential impedance when termination is enabled              | At TTP2; HPD_IN = H; 0°C ≤ T <sub>A</sub> ≤ 70°C                                                                                                                                                                      | 90   | 100  | 110  | Ω    |
| R <sub>INT</sub>                         | Input differential impedance when termination is enabled              | At TTP2; HPD_IN = H; -20°C ≤ T <sub>A</sub> ≤ 85°C                                                                                                                                                                    | 85   | 100  | 115  | Ω    |
| HDMI HIG                                 | H SPEED OUTPUTS (Limited Mode)                                        |                                                                                                                                                                                                                       |      |      | '    |      |
| V <sub>OL_open</sub>                     | Single-ended low-level output voltage for<br>DR ≤ 1.65 Gbps data rate | DR = 270 Mbps; HPD_IN = H; AC_EN = L (DC-coupled); TXSWG = "F" (1000 mV); TXPRE = "F" (0dB); TX termination open; VCC_EXT = $3.3 \text{ V}$ ; $25^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85^{\circ}\text{C}$ ; | 2.7  |      | 2.9  | V    |
| V <sub>OL_300</sub>                      | Single-ended low-level output voltage<br>1.65 Gbps < DR ≤ 3.4 Gbps.   | DR = 3.4 Gbps; HPD_IN = H; AC_EN = L (DC-coupled); TXSWG = "F" (1000 mV); TXPRE = "F" (0 dB); TX termination 300-ohms; VCC_EXT = 3.3 V; $25^{\circ}$ C $\leq$ T <sub>A</sub> $\leq$ 85°C;                             | 2.6  |      | 2.9  | V    |

Copyright © 2023 Texas Instruments Incorporated

10



over recommended voltage and operating free-air temperature range (unless otherwise noted)

|                                        | PARAMETER                                                                     | TEST CONDITIONS                                                                                                                                                                                                                                                                                                                                                     | MIN   | TYP | MAX   | UNIT |
|----------------------------------------|-------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|-------|------|
| V <sub>OL_DAT2</sub>                   | Data lane single-ended low-level output voltage 3.4 Gbps < DR ≤ 6 Gbps.       | $\begin{array}{l} {\sf DR} = 5.94 \; {\sf Gbps}; \; {\sf HPD\_IN} = {\sf H}; \; {\sf AC\_EN} = \\ {\sf L} \; ({\sf DC\text{-}coupled}); \; {\sf TXSWG} = "{\sf F"}" \; (1000 \\ {\sf mV}); \; {\sf TXPRE} = "{\sf F"}" \; (0 \; {\sf dB}); \; {\sf VCC\_EXT} = \\ {\sf 3.3} \; {\sf V}; \; 25^{\circ}{\sf C} \; \leq {\sf T_A} \leq 85^{\circ}{\sf C}; \end{array}$ | 2.3   |     | 2.9   | V    |
| V <sub>SWING_D</sub><br>A_14           | Single-ended output voltage swing on data lanes with TX term set to open.     | $\begin{array}{l} {\sf DR} = 1.5 \; {\sf Gbps}; \; {\sf HPD\_IN} = {\sf H}; \; {\sf AC\_EN} = {\sf L} \\ ({\sf DC\text{-}coupled}); \; {\sf TXSWG} = "{\sf F"} \; (1000 \; {\sf mV}); \\ {\sf TXPRE} = "{\sf F"} \; (0 \; {\sf dB}); \; {\sf VCC\_EXT} = 3.3 \\ {\sf V}; \; 25^{\circ}{\sf C} \; \leq {\sf T_A} \leq 85^{\circ}{\sf C}; \end{array}$                | 400   | 500 | 600   | mV   |
| V <sub>SWING_D</sub><br>A_14           | Single-ended output voltage swing on data lanes with TX term set to 300-ohms. | $\begin{split} & DR = 3.4 \; Gbps; HPD\_IN = H; AC\_EN = L \\ & (DC\text{-coupled}); \; TXSWG = "F" \; (1000 \; mV); \\ & TXPRE = "F" \; (0 \; dB); \; VCC\_EXT = 3.3 \\ & V; 25^{\circC} \; \leq T_{A} \leq 85^{\circ}C; \end{split}$                                                                                                                              | 400   | 500 | 600   | mV   |
| V <sub>SWING_D</sub><br>A_20           | Single-ended output voltage swing on data lanes for HDMI2.0 operation.        | $\begin{array}{l} {\sf DR} = 5.94 \; {\sf Gbps; HPD\_IN} = {\sf H; AC\_EN} = {\sf L} \\ ({\sf DC\text{-}coupled}); \; {\sf TXSWG} = "{\sf F"} \; (1000 \; {\sf mV}); \\ {\sf TXPRE} = "{\sf F"} \; (0 \; {\sf dB}); \; {\sf VCC\_EXT} = 3.3 \\ {\sf V; 25^{\circ}C} \; \leq {\sf T_A} \leq 85^{\circ}{\sf C}; \end{array}$                                          | 400   | 500 | 600   | mV   |
| V <sub>SWING_C</sub><br>LK_14_OPE<br>N | Single-ended output voltage swing on clock lane for DR ≤ 3.4 Gbps datarate    | HPD_IN = H; AC_EN = L (DC-coupled);<br>TXSWG = "F" (1000 mV); TXPRE = "F" (0<br>dB); VCC_EXT = 3.3 V; 25°C ≤ $T_A$ ≤<br>85°C; TERM set to open;                                                                                                                                                                                                                     | 400   | 500 | 600   | mV   |
| V <sub>SWING_C</sub><br>LK_20          | Single-ended output voltage swing on clock lane for HDMI 2.0                  | HPD_IN = H; AC_EN = L (DC-coupled); TXSWG = "F" (1000 mV); TXPRE = "F" (0 dB); VCC_EXT = $3.3 \text{ V}$ ; $25^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85^{\circ}\text{C}$ ;                                                                                                                                                                                  | 300   | 400 | 600   | mV   |
| V <sub>OCM-DC-</sub>                   | FRL DC common mode voltage when actively transmitting                         | At TTP4; AC_EN = L or H; LTP5, 6, 7 or 8; TXFFE0; $25^{\circ}$ C $\leq$ T <sub>A</sub> $\leq$ 85 $^{\circ}$ C;                                                                                                                                                                                                                                                      | 2.335 |     | 3.495 | V    |
| V <sub>OCM-DC-</sub>                   | FRL DC common mode voltage when lane 3 is disabled                            | At TTP4; FRL 3 lane mode; AC_EN = L or H; $25^{\circ}$ C $\leq$ T <sub>A</sub> $\leq$ $85^{\circ}$ C;                                                                                                                                                                                                                                                               | 2.335 |     | 3.495 | V    |
| V <sub>OD_3G</sub>                     | Data lanes Differential output swing                                          | At TTP4; 2.97 Gbps; HPD_IN = H;<br>AC_EN = L or H; TXSWG = "F" (1000<br>mV); TXPRE = "F" (0 dB); 25°C ≤ T <sub>A</sub> ≤<br>85°C;                                                                                                                                                                                                                                   | 400   |     | 1560  | mV   |
| $V_{\mathrm{OD\_6G}}$                  | Data lanes Differential output swing                                          | At TTP4_EQ; 5.94 Gbps; HPD_IN = H; AC_EN = L or H; TXSWG = "F" (1000 mV); TXPRE = "F" (0 dB); $25^{\circ}$ C $\leq$ T <sub>A</sub> $\leq$ 85°C;                                                                                                                                                                                                                     | 150   |     | 1560  | mV   |
| V <sub>OD_12G</sub><br>FRL             | Data lanes Differential output swing at 12 G FRL.                             | At TTP4_EQ; 12 Gbps; HPD_IN = H;<br>AC_EN = L or H; TXSWG = "F" (1000 mV); TXFFE0; 25°C $\leq$ T <sub>A</sub> $\leq$ 85°C;                                                                                                                                                                                                                                          | 100   |     | 1560  | mV   |
| I <sub>LEAK</sub>                      | Failsafe condition leakage current                                            | $V_{CC}$ = 0 V; DC-coupled; TMDS output pulled to 3.465 V with 50 Ω resistors                                                                                                                                                                                                                                                                                       |       |     | 35    | μΑ   |
| I <sub>os</sub>                        | Short circuit current limit                                                   | OUT_CLK, OUT_D[2:0] outputs P or N shorted to GND                                                                                                                                                                                                                                                                                                                   |       |     | 70    | mA   |
| R <sub>TERM14</sub>                    | Internal termination for DR ≤ 3.4 Gbps when DC-coupled                        | TERM = 1h; AC_EN = L (DC-<br>coupled);HPD_IN=H; Active state; $-20^{\circ}$ C<br>$\leq T_A \leq 85^{\circ}$ C;                                                                                                                                                                                                                                                      | 235   | 295 | 375   | Ω    |
| R <sub>TERM14</sub>                    | Internal termination for DR ≤ 3.4 Gbps when AC-coupled                        | TERM = 1h; AC_EN = H (AC-<br>coupled); HPD_IN=H; Active state; $-20^{\circ}$ C<br>$\leq T_A \leq 85^{\circ}$ C;                                                                                                                                                                                                                                                     | 235   | 295 | 375   | Ω    |
| R <sub>TERM2+</sub>                    | Internal termination for DR > 3.4 Gbps when DC-coupled.                       | TERM = 3h; AC_EN = L (DC-coupled);<br>HPD_IN=H; Active state; $-20^{\circ}$ C $\leq$ T <sub>A</sub> $\leq$ 85°C;                                                                                                                                                                                                                                                    | 85    | 100 | 115   | Ω    |
| R <sub>TERM2+</sub>                    | Internal termination for DR > 3.4 Gbps when AC-coupled.                       | TERM = 3h; AC_EN = H (AC-<br>coupled); HPD_IN=H; Active state; $-20^{\circ}$ C<br>$\leq T_A \leq 85^{\circ}$ C;                                                                                                                                                                                                                                                     | 85    | 100 | 115   | Ω    |



over recommended voltage and operating free-air temperature range (unless otherwise noted)

|                                | PARAMETER                                                    | TEST CONDITIONS                                                                                                                                                                                                                                   | MIN | TYP  | MAX | UNIT |
|--------------------------------|--------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------|
| V <sub>TXPRE0</sub> -<br>RATIO | Transmitter FFE pre-emphasis ratio for 0 dB.                 | TERM = 3h; HPD_IN = H; TX_AC_EN = 0; CLK_TXFFE = 0h; CLK_VOD = 3h; D0_TXFFE = 0h; D0_VOD = 3h; D1_TXFFE = 0h; D1_VOD = 3h; D2_TXFFE = 0h; D2_VOD = 3h; 20 * log (Vp/Vn); 128 zeros followed by 128 ones;                                          |     | 0    |     | dB   |
| V <sub>TXPRE1</sub> -<br>RATIO | Transmitter FFE pre-emphasis ratio for 3.5 dB for data lanes | At 5.94 Gbps HDMI 2.0; TERM = 3h;<br>HPD_IN = H; TX_AC_EN = 0;<br>CLK_TXFFE = 0h; CLK_VOD = 3h;<br>D0_TXFFE = 1h; D0_VOD = 3h;<br>D1_TXFFE = 1h; D1_VOD = 3h;<br>D2_TXFFE = 1h; D2_VOD = 3h; 20 * log<br>(Vp/Vn); 128 zeros followed by 128 ones; |     | 4.0  |     | dB   |
| V <sub>TXPRE2</sub> -<br>RATIO | Transmitter FFE pre-emphasis ratio for 6 dB for data lanes   | At 5.94 Gbps HDMI 2.0; TERM = 3h;<br>HPD_IN = H; TX_AC_EN = 0;<br>CLK_TXFFE = 0h; CLK_VOD = 3h;<br>D0_TXFFE = 2h; D0_VOD = 3h;<br>D1_TXFFE = 2h; D1_VOD = 3h;<br>D2_TXFFE = 2h; D2_VOD = 3h; 20 * log<br>(Vp/Vn); 128 zeros followed by 128 ones; |     | 6.5  |     | dB   |
| V <sub>TXFFE0</sub> -<br>RATIO | Transmitter FRL TXFFE0 de-emphasis ratio                     | At 12 Gbps FRL; TERM = 3h; HPD_IN = H; TX_AC_EN = 0; CLK_TXFFE = 4h; CLK_VOD = 3h; D0_TXFFE = 4h; D0_VOD = 3h; D1_TXFFE = 4h; D1_VOD = 3h; D2_TXFFE = 4h; D2_VOD = 3h; 20 * log (Vp/Vn); 128 zeros followed by 128 ones;                          |     | -2.5 |     | dB   |
| V <sub>TXFFE1</sub> -<br>RATIO | Transmitter FRL TXFFE1 de-emphasis ratio                     | At 12 Gbps FRL; TERM = 3h; HPD_IN = H; TX_AC_EN = 0; CLK_TXFFE = 5h; CLK_VOD = 3h; D0_TXFFE = 5h; D0_VOD = 3h; D1_TXFFE = 5h; D1_VOD = 3h; D2_TXFFE = 5h; D2_VOD = 3h; 20 * log (Vp/Vn); 128 zeros followed by 128 ones;                          |     | -3.2 |     | dB   |
| V <sub>TXFFE2</sub> -<br>RATIO | Transmitter FRL TXFFE2 de-emphasis ratio.                    | At 12 Gbps FRL; TERM = 3h; HPD_IN = H; TX_AC_EN = 0; CLK_TXFFE = 6h; CLK_VOD = 3h; D0_TXFFE = 6h; D0_VOD = 3h; D1_TXFFE = 6h; D1_VOD = 3h; D2_TXFFE = 6h; D2_VOD = 3h; 20 * log (Vp/Vn); 128 zeros followed by 128 ones;                          |     | -3.5 |     | dB   |
| V <sub>TXFFE3</sub> -<br>RATIO | Transmitter FRL TXFFE3 de-emphasis ratio                     | At 12 Gbps FRL; TERM = 3h; HPD_IN = H; TX_AC_EN = 0; CLK_TXFFE = 7h; CLK_VOD = 3h; D0_TXFFE = 7h; D0_VOD = 3h; D1_TXFFE = 7h; D1_VOD = 3h; D2_TXFFE = 7h; D2_VOD = 3h; 20 * log (Vp/Vn); 128 zeros followed by 128 ones;                          |     | -4.5 |     | dB   |
| HDMI HIG                       | SH SPEED OUTPUTS (Linear Mode)                               |                                                                                                                                                                                                                                                   |     |      |     |      |
| CP <sub>LF-</sub><br>TXSWG-0   | Low-frequency 1-dB compression point Dx_VOD = 0.             | At 10 MHz; 200 mVpp < $\rm V_{ID}$ < 1200 mVpp; EQ0; DCGAIN = 0 dB; 12Gbps CTLE; CTLEBYP_EN = 0; BERT TX 100 MHz clock starting at 200 mV to 1200 mV in 50 mV steps; TX DC coupled to VCC_EXT;                                                    |     | 900  |     | mVpp |
| CP <sub>HF-</sub>              | High-frequency 1-dB compression point Dx_VOD = 0.            | At 6 GHz; 200 mVpp < V <sub>ID</sub> < 1200 mVpp;<br>EQ0; DCGAIN = 0 dB; 12 Gbps CTLE;<br>CTLEBYP_EN = 0; TX DC coupled to<br>VCC_EXT;                                                                                                            |     | 750  |     | mVpp |

資料に関するフィードバック (ご意見やお問い合わせ) を送信

Copyright © 2023 Texas Instruments Incorporated

12



over recommended voltage and operating free-air temperature range (unless otherwise noted)

|                               | PARAMETER                                         | TEST CONDITIONS                                                                                                                                                                                 | MIN | TYP  | MAX | UNIT |
|-------------------------------|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------|
| CP <sub>LF</sub> -<br>TXSWG-R | Low-frequency 1-dB compression point Dx_VOD = 1.  | At 10 MHz; 200 mVpp < $\rm V_{ID}$ < 1200 mVpp; EQ0; DCGAIN = 0 dB; 12 Gbps CTLE; CTLEBYP_EN = 0; BERT TX 100 MHz clock starting at 200 mV to 1200 mV in 50 mV steps; TX DC coupled to VCC_EXT; |     | 1000 |     | mVpp |
| CP <sub>HF</sub> -<br>TXSWG-R | High-frequency 1-dB compression point Dx_VOD = 1. | At 6 GHz; 200 mVpp < V <sub>ID</sub> < 1200 mVpp;<br>EQ0; DCGAIN = 0 dB; 12Gbps CTLE;<br>CTLEBYP_EN = 0;TX DC coupled to<br>VCC_EXT;                                                            |     | 800  |     | mVpp |
| CP <sub>LF</sub> -            | Low-frequency 1-dB compression point Dx_VOD = 2.  | At 10 MHz; 200 mVpp < $V_{\rm ID}$ < 1200 mVpp; EQ0; DCGAIN = 0 dB; 12 Gbps CTLE; CTLEBYP_EN = 0; BERT TX 100 MHz clock starting at 200 mV to 1200 mV in 50 mV steps; TX DC coupled to VCC_EXT; |     | 1100 |     | mVpp |
| CP <sub>HF-</sub><br>TXSWG-F  | High-frequency 1-dB compression point Dx_VOD = 2. | At 6 GHz; 200 mVpp < V <sub>ID</sub> < 1200 mVpp;<br>EQ0; DCGAIN = 0 dB; 12 Gbps CTLE;<br>CTLEBYP_EN = 0; TX DC coupled to<br>VCC_EXT;                                                          |     | 875  |     | mVpp |
| CP <sub>LF</sub> -<br>TXSWG-1 | Low-frequency 1-dB compression point Dx_VOD = 3.  | At 10 MHz; 200 mVpp < $V_{\rm ID}$ < 1200 mVpp; EQ0; DCGAIN = 0 dB; 12 Gbps CTLE; CTLEBYP_EN = 0; BERT TX 100 MHz clock starting at 200 mV to 1200 mV in 50 mV steps; TX DC coupled to VCC_EXT; |     | 1200 |     | mVpp |
| CP <sub>HF-</sub><br>TXSWG-1  | High-frequency 1-dB compression point Dx_VOD = 3. | At 6 GHz; 200 mVpp < V <sub>ID</sub> < 1200 mVpp;<br>EQ0; DCGAIN = 0 dB; 12 Gbps CTLE;<br>CTLEBYP_EN = 0; TX DC coupled to<br>VCC_EXT;                                                          |     | 950  |     | mVpp |

## **6.6 Timing Requirements**

|                     |                                                                                                 | MIN  | NOM MAX | UNIT  |
|---------------------|-------------------------------------------------------------------------------------------------|------|---------|-------|
| Local I2C           | C (SCL/CFG0, SDA/CFG1). Refer to ⊠ 7-9.                                                         |      |         |       |
| f <sub>SCL</sub>    | I <sup>2</sup> C clock frequency                                                                |      |         | I MHz |
| t <sub>BUF</sub>    | Bus free time between START and STOP conditions                                                 | 0.5  |         | μs    |
| t <sub>HD_STA</sub> | Hold time after repeated START condition. After this period, the first clock pulse is generated | 0.26 |         | μs    |
| t <sub>LOW</sub>    | Low period of the I <sup>2</sup> C clock                                                        | 0.5  |         | μs    |
| t <sub>HIGH</sub>   | High period of the I <sup>2</sup> C clock                                                       | 0.26 |         | μs    |
| t <sub>SU_STA</sub> | Setup time for a repeated START condition                                                       | 0.26 |         | μs    |
| t <sub>HD_DAT</sub> | Data hold time                                                                                  | 0    |         | μs    |
| t <sub>SU_DAT</sub> | Data setup time                                                                                 | 50   |         | ns    |
| t <sub>R</sub>      | Rise time of both SDA and SCL signals                                                           |      | 120     | ) ns  |
| t <sub>F</sub>      | Fall time of both SDA and SCL signals                                                           | 4    | 120     | ) ns  |
| t <sub>SU_STO</sub> | Setup time for STOP condition                                                                   | 0.26 |         | μs    |
| DDC Sno             | op I2C Timings. Refer to 🗵 7-9.                                                                 |      |         | •     |
| f <sub>SCL</sub>    | I <sup>2</sup> C DDC clock frequency                                                            |      | 100     | ) kHz |
| t <sub>BUF</sub>    | Bus free time between START and STOP conditions                                                 | 4.7  |         | μs    |
| t <sub>HD_STA</sub> | Hold time after repeated START condition. After this period, the first clock pulse is generated | 4    |         | μs    |



## 6.6 Timing Requirements (続き)

|                       |                                                                           | MIN  | NOM MAX | UNIT |
|-----------------------|---------------------------------------------------------------------------|------|---------|------|
| t <sub>LOW</sub>      | Low period of the I <sup>2</sup> C clock                                  | 4.7  |         | μs   |
| t <sub>HIGH</sub>     | High period of the I <sup>2</sup> C clock                                 | 4    |         | μs   |
| t <sub>SU_STA</sub>   | Setup time for a repeated START condition                                 | 4.7  |         | μs   |
| t <sub>HD_DAT</sub>   | Data hold time                                                            | 0    |         | μs   |
| t <sub>SUDAT</sub>    | Data setup time                                                           | 250  |         | ns   |
| t <sub>R</sub>        | Rise time of both SDA and SCL signals. Measured from 30% to 70%.          |      | 1000    | ns   |
| t <sub>F</sub>        | Fall time of both SDA and SCL signals Measured from 70% to 30%.           |      | 300     | ns   |
| t <sub>SU_STO</sub>   | Setup time for STOP condition                                             | 4    |         | μs   |
| C <sub>b_LV</sub>     | Capacitive load for each bus line on LV side                              |      | 50      | pF   |
| Power-On.             | Refer to 図 7-1.                                                           |      |         |      |
| t <sub>VCC_RAMP</sub> | V <sub>CC</sub> supply ramp. Measured from 10% to 90%.                    | 0.10 | 50      | ms   |
| t <sub>D_PG</sub>     | Internal POR de-assertion delay                                           |      | 5       | ms   |
| t <sub>VIO_SU</sub>   | V <sub>IO</sub> supply stable before reset <sup>(2)</sup> high.           | 100  |         | μs   |
| t <sub>CFG_SU</sub>   | Configuration pins <sup>(1)</sup> setup before reset <sup>(2)</sup> high. | 0    |         | μs   |
| t <sub>CFG_HD</sub>   | Configuration pins <sup>(1)</sup> hold after reset <sup>(2)</sup> high.   | 500  |         | μs   |

<sup>(1)</sup> Follow comprise the configuration pins: MODE, ADDR/EQ0, EQ1, TXSWG, TXSLEW, TXPRE, AC\_EN, HPDOUT\_SEL, DCGAIN

### **6.7 Switching Characteristics**

over recommended voltage and operating free-air temperature range (unless otherwise noted)

|                              | PARAMETER                                                                                           | TEST CONDITIONS                                                                                                 | MIN | TYP   | MAX  | UNIT |
|------------------------------|-----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-----|-------|------|------|
| Redriver                     |                                                                                                     |                                                                                                                 |     |       |      |      |
| f <sub>HDMI14_o</sub><br>pen | Maximum HDMI 1.4 clock frequency at which TX termination is assured to be open                      | HDMI1.4; 25 MHz $\leq$ IN_CLK $\leq$ 340 MHz;<br>TXTERM_AUTO_HDMI14 = 0h; TERM = 2h; TX is DC-coupled;          | 165 |       |      | MHz  |
| f <sub>HDMI14_3</sub>        | Minimum HDMI 1.4 clock frequency at which TX termination is assured to be 300-ohms                  | HDMI1.4; 25 MHz ≤ IN_CLK ≤ 340 MHz;<br>TXTERM_AUTO_HDMI14 = 0h; TERM = 2h; TX is DC-coupled;                    |     |       | 250  | MHz  |
| t <sub>AEQ_DON</sub>         | Time from start of FRL link training to AEQ complete for 3 Gbps.                                    |                                                                                                                 |     |       | 0.7  | ms   |
| t <sub>AEQ_DON</sub><br>E    | Time from start of FRL link training to<br>AEQ complete for 6 Gbps, 8 Gbps, 10<br>Gbps, and 12 Gbps |                                                                                                                 |     |       | 0.5  | ms   |
| t <sub>PD</sub>              | Propagation delay time                                                                              | At TTP4;                                                                                                        | 90  |       | 220  | ps   |
| t <sub>SK1(T)</sub>          | Data lane Intra-pair output skew with worse case skew at inputs                                     | At TTP4; With 0.15 UI skew at input; At 12 Gbps; LTP5, 6, 7, or 8; TXFFE0; TX termination 100-Ω; Linear mode;   |     |       | 0.15 | UI   |
| t <sub>SK1(T)</sub>          | Clock lane Intra-pair output skew with zero intra-pair skew at inputs                               | At TTP4; No intra-pair skew at input; 6 Gbps with 150 MHz clock; TX termination $100-\Omega$ ; Limited mode;    |     | 0.10  | 0.15 | UI   |
| t <sub>SK1(T)</sub>          | Data lane Intra-pair output skew with zero intra-pair skew at inputs                                | At TTP4; No intra-pair skew at input; At 12 Gbps; LTP5, 6, 7, or 8; TXFFE0; TX termination 100-Ω; Limited mode; |     | 0.053 | 0.11 | UI   |
| t <sub>SK2(T)</sub>          | Inter-pair output skew                                                                              | At TTP4; At 12 Gbps; LTP5, 6, 7, or 8; TXFFE0;                                                                  |     |       | 30   | ps   |
| t <sub>RF-CLK-14</sub>       | Transition time (rise and fall time) for clock lane when operating at HDMI1.4                       | At TTP4; 20% to 80%; Clock Frequency = 300 MHz;                                                                 | 75  |       | 600  | ps   |
| t <sub>RF-CLK-20</sub>       | Transition time (rise and fall time) for clock lane when operating at HDMI 2.0                      | At TTP4; 20% to 80%; Clock Frequency = 150 MHz;                                                                 | 75  |       | 600  | ps   |

資料に関するフィードバック(ご意見やお問い合わせ)を送信

Copyright © 2023 Texas Instruments Incorporated

<sup>(2)</sup> Reset is the logical AND of internal POR and EN pin.



## 6.7 Switching Characteristics (続き)

over recommended voltage and operating free-air temperature range (unless otherwise noted)

|                                | PARAMETER                                                                                                             | TEST CONDITIONS                                                                                                        | MIN  | TYP MAX | UNIT    |
|--------------------------------|-----------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|------|---------|---------|
| t <sub>RF_14</sub>             | Transition time (rise and fall time) for data lanes when operating at HDMI 1.4                                        | At TTP4; 20% to 80%; DR = 3 Gbps;<br>SLEW_HDMI14 = default; PRBS7<br>pattern; Clock Frequency = 300 MHz;               | 75   | 19      | 5 ps    |
| t <sub>RFDAT_20</sub>          | Transition time (rise and fall time) for data lanes when operating at HDMI 2.0                                        | At TTP4; 20% to 80%; DR = 6 Gbps;<br>SLEW_HDMI20 = default; PRBS7<br>pattern; Clock Frequency = 150 MHz;               | 42.5 | 11:     | 5 ps    |
| t <sub>SLEW_FRL</sub>          | Single-ended TX slew rate for data lanes when operating at HDMI 2.1 FRL                                               | At TTP4; Slope at 50% level; All FRL DR up to 12 Gbps; SLEW_HDMl21 = Default; clock pattern of 128 zeros and 128 ones; |      | 10      | 6 mV/ps |
| t <sub>TRANS_3G</sub>          | Transition bit duration when de-emphasis/ pre-emphasis is enabled                                                     | At TTP4; DR = 3 Gbps; Clock pattern of 128 zeros followed by 128 ones;                                                 | 0.4  |         | I UI    |
| t <sub>TRANS_6G</sub>          | Transition bit duration when de-emphasis/ pre-emphasis is enabled                                                     | At TTP4; DR = 6 Gbps; Clock pattern of 128 zeros followed by 128 ones;                                                 | 0.4  |         | 1 UI    |
| t <sub>TRANS_8G</sub>          | Transition bit duration when de-emphasis/ pre-emphasis is enabled                                                     | At TTP4; DR = 8 Gbps; Clock pattern of 128 zeros followed by 128 ones;                                                 | 0.4  |         | 1 UI    |
| t <sub>TRANS_10</sub>          | Transition bit duration when de-emphasis/ pre-emphasis is enabled                                                     | At TTP4; DR = 10 Gbps; Clock pattern of 128 zeros followed by 128 ones;                                                | 0.5  | 1.      | l UI    |
| t <sub>TRANS_12</sub><br>G     | Transition bit duration when de-emphasis/ pre-emphasis is enabled                                                     | At TTP4; DR = 12 Gbps; Clock pattern of 128 zeros followed by 128 ones;                                                | 0.6  | 1.3     | 3 UI    |
| HPD                            |                                                                                                                       |                                                                                                                        |      |         |         |
| t <sub>HPD_PD</sub>            | HPD_IN to HPD_OUT propagation delay                                                                                   | Refer to ⊠ 7-7                                                                                                         |      | 10      | ) µs    |
| t <sub>HPD_PWR</sub><br>DOWN   | HPD_IN debounce time before declaring Powerdown. Enter Powerdown if HPD_IN is low after debounce time.                | Refer to ☑ 7-7                                                                                                         | 2    |         | 1 ms    |
| t <sub>HPD_STAN</sub><br>DBY   | HPD_IN debounce time required for exiting Powerdown to Standby. Exit Powerdown if HPD_IN is high after debounce time. | Refer to 図 7-8                                                                                                         | 2    |         | 1 ms    |
| Standby                        |                                                                                                                       |                                                                                                                        |      |         |         |
| t <sub>STANDBY_</sub><br>ENTRY | Detection of electrical idle to entry into Standby.                                                                   | HPD_IN = H;                                                                                                            |      | 30      | ) µs    |
| t <sub>SIGDET_D</sub><br>в     | Maximum differential signal glitch time rejected during debounce before transitioning from standby to active          | HPD_IN = H;                                                                                                            |      | 2       | 5 μs    |
| t <sub>SIGDET_D</sub><br>B     | Maximum differential signal glitch time rejected during debounce before transitioning from active to standby          | HPD_IN = H;                                                                                                            |      | 5       | ) ns    |
| t <sub>STANDBY_</sub><br>EXIT  | Detection of differential signal to exit from Standby to Active state                                                 | HPD_IN = H; Does not include AEQ time if AEQ_TX_DELAY_EN = 1;                                                          |      | 20      | ) µs    |
| DDC Buff                       | er                                                                                                                    |                                                                                                                        |      |         |         |
| f <sub>SCL</sub>               | DDC buffer frequency                                                                                                  |                                                                                                                        |      | 10      | ) kHz   |
|                                | Propagation delay time. Low-to-high-level output. VIO set to 1.2 V LVCMOS levels.                                     | LV to HV; $C_{LV\_BUS} = C_{HV\_BUS} = 50 \text{ pF};$ DDC_LV_DCC_EN = 1'b1;                                           |      | 140     | ) ns    |
| t <sub>PLH1</sub>              | Propagation delay time. Low-to-high-level output. VIO set to 1.8 V LVCMOS levels.                                     | LV to HV; $C_{LV\_BUS} = C_{HV\_BUS} = 50 \text{ pF};$ DDC_LV_DCC_EN = 1'b1;                                           |      | 140     | ) ns    |
|                                | Propagation delay time. Low-to-high-level output. VIO set to 3.3 V LVCMOS levels.                                     | LV to HV; $C_{LV\_BUS} = C_{HV\_BUS} = 50 \text{ pF};$ DDC_LV_DCC_EN = 1'b1;                                           |      | 140     | ) ns    |

15



## 6.7 Switching Characteristics (続き)

over recommended voltage and operating free-air temperature range (unless otherwise noted)

|                               | PARAMETER                                                                         | TEST CONDITIONS                                                                                                                | MIN | TYP MAX | UNIT |
|-------------------------------|-----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----|---------|------|
|                               | Propagation delay time. Low-to-high-level output. VIO set to 1.2 V LVCMOS levels. | HV to LV; $C_{LV\_BUS} = C_{HV\_BUS} = 50 \text{ pF};$ DDC_LV_DCC_EN = 1'b1;                                                   |     | 410     | ns   |
| t <sub>PLH2</sub>             | Propagation delay time. Low-to-high-level output. VIO set to 1.8 V LVCMOS levels. | HV to LV; $C_{LV\_BUS} = C_{HV\_BUS} = 50 \text{ pF};$ DDC_LV_DCC_EN = 1'b1;                                                   |     | 410     | ns   |
|                               | Propagation delay time. Low-to-high-level output. VIO set to 3.3 V LVCMOS levels. | HV to LV; $C_{LV\_BUS} = C_{HV\_BUS} = 50 \text{ pF};$ DDC_LV_DCC_EN = 1'b1;                                                   |     | 410     | ns   |
|                               | Propagation delay time. High to low-level output. VIO set to 1.2 V LVCMOS.        | LV to HV; $C_{LV\_BUS} = C_{HV\_BUS} = 50 \text{ pF};$<br>DDC_LV_DCC_EN = 1'b1;                                                |     | 1200    | ns   |
| t <sub>PHL1</sub>             | Propagation delay time. High to low-level output. VIO set to 1.8 V LVCMOS.        | LV to HV; $C_{LV\_BUS} = C_{HV\_BUS} = 50 \text{ pF};$ DDC_LV_DCC_EN = 1'b1;                                                   |     | 1200    | ns   |
|                               | Propagation delay time. High to low-level output. VIO set to 3.3 V LVCMOS.        | LV to HV; $C_{LV\_BUS} = C_{HV\_BUS} = 50 \text{ pF};$ DDC_LV_DCC_EN = 1'b1;                                                   |     | 1200    | ns   |
|                               | Propagation delay time. High to low-level output. VIO set to 1.2 V LVCMOS.        | HV to LV; $C_{LV\_BUS} = C_{HV\_BUS} = 50 \text{ pF};$ DDC_LV_DCC_EN = 1'b1;                                                   |     | 535     | ns   |
| t <sub>PHL2</sub>             | Propagation delay time. High to low-level output. VIO set to 1.8 V LVCMOS.        | HV to LV; $C_{LV\_BUS} = C_{HV\_BUS} = 50 \text{ pF};$ DDC_LV_DCC_EN = 1'b1;                                                   |     | 535     | ns   |
|                               | Propagation delay time. High to low-level output. VIO set to 3.3 V LVCMOS.        | HV to LV; $C_{LV\_BUS} = C_{HV\_BUS} = 50 \text{ pF};$ DDC_LV_DCC_EN = 1'b1;                                                   |     | 535     | ns   |
|                               | LV side fall time for 1.2-V LVCMOS                                                | 70% to 30%; C <sub>LV_BUS</sub> = C <sub>HV_BUS</sub> = 50 pF;                                                                 | 75  | 260     | ns   |
| t <sub>LV_FALL</sub>          | LV side fall time for 1.8-V LVCMOS                                                | 70% to 30%; C <sub>LV_BUS</sub> = C <sub>HV_BUS</sub> = 50 pF;                                                                 | 75  | 260     | ns   |
|                               | LV side fall time for 3.3-V LVCMOS                                                | 70% to 30%; C <sub>LV_BUS</sub> = C <sub>HV_BUS</sub> = 50 pF;                                                                 | 75  | 260     | ns   |
| t <sub>HV_FALL</sub>          | HV side fall time                                                                 | 70% to 30%; C <sub>LV_BUS</sub> = C <sub>HV_BUS</sub> = 50 pF;                                                                 | 75  | 260     | ns   |
|                               | LV side rise time for 1.2-V LVCMOS                                                | 30% to 70%; $C_{LV\_BUS} = C_{HV\_BUS} = 50 \text{ pF}$ ; Pulled up to VIO using $R_{PULV}$ ;                                  | 300 | 670     | ns   |
| t <sub>LV_RISE</sub>          | LV side rise time for 1.8-V LVCMOS                                                | 30% to 70%; $C_{LV\_BUS} = C_{HV\_BUS} = 50 \text{ pF}$ ; Pulled up to VIO using $R_{PULV}$ ;                                  | 300 | 670     | ns   |
|                               | LV side rise time for 3.3-V LVCMOS                                                | 30% to 70%; $C_{LV\_BUS} = C_{HV\_BUS} = 50 \text{ pF}$ ; Pulled up to VIO using $R_{PULV}$ ;                                  | 300 | 670     | ns   |
| t <sub>HV_RISE_</sub><br>50pF | HV side rise time (50 pF load)                                                    | 30% to 70%; $C_{LV\_BUS} = C_{HV\_BUS} = 50 \text{ pF};$ VCC = 3.0 V; HDMI5V = 5.3 V; Pulled up to HDMI5V using $R_{PUHV}$ ;   |     | 225     | ns   |
| t <sub>HV_RISE_</sub>         | HV side rise time (750 pF load)                                                   | 30% to 70%; $C_{LV\_BUS}$ = 50 pF; $C_{HV\_BUS}$ = 750 pF; VCC = 3.0 V; HDMI5V = 5.3 V; Pulled up to HDMI5V using $R_{PUHV}$ ; |     | 1250    | ns   |

Product Folder Links: TDP1204

Copyright © 2023 Texas Instruments Incorporated



### **6.8 Typical Characteristics**



図 6-1. 3 Gbps CTLE EQ Curves with GLOBAL\_DCG = 0x2 in Limited Mode



図 6-2. 6 Gbps CTLE EQ Curves with GLOBAL\_DCG = 0x2 in Limited Mode



図 6-3. 12 Gbps CTLE EQ Curves with GLOBAL\_DCG =0x2 in Limited Mode



図 6-4. Input Differential Return Loss (SDD11)



図 6-5. Output Differential Return Loss (SDD22)

17



### 7 Parameter Measurement Information



☑ 7-1. Power-On Timing Requirements



図 7-2. TMDS Main Link Test Circuit





図 7-3. Input or Output Timing Measurements



図 7-4. Output Differential Waveform

19





図 7-5. Output Differential Waveform with De-Emphasis



Copyright © 2016, Texas Instruments Incorporated

- (1) The FR4 trace between TTP1 and TTP2 is designed to emulate 1-12" of FR4, AC-coupling capacitor, connector and another 2" of FR4. Trace width -4 mils. 100  $\Omega$  differential impedance.
- (2) All Jitter is measured at a BER of 109. HDMI 2.1 jitter measured at BER 10-10.
- (3) Residual jitter reflects the total jitter measured at TTP4 minus the jitter measured at TTP
- (4) AVCC = 3.3 V.
- $(5) R_T = 50 Ω.$
- (6) For HDMI 1.4 or 2.0, the input signal from parallel Bert does not have any pre-emphasis or de-emphasis. For HDMI 2.1 FRL, the input signal from BERT will have 2.18 dB pre-shoot and −3.1 dB de-emphasis. Refer to *Recommended Operating Conditions*.

### 図 7-6. HDMI Output Jitter Measurement

Product Folder Links: TDP1204

資料に関するフィードバック(ご意見やお問い合わせ) を送信

Copyright © 2023 Texas Instruments Incorporated





図 7-7. HPD Logic Shutdown and Propagation Timing



図 7-8. HPD Logic Standby and Propagation Timing

21





図 7-9. I<sup>2</sup>C SCL and SDA Timing



図 7-10. DDC Propagation Delay - Source to Sink

Copyright © 2023 Texas Instruments Incorporated



図 7-11. DDC Propagation Delay - Sink to Source



図 7-12. V<sub>ID(DC)</sub> and V<sub>ID(EYE)</sub>

23



### **8 Detailed Description**

### 8.1 Functional Block Diagram



English Data Sheet: SLLSFI6

### 8.2 Feature Description

#### 8.2.1 4-Level Inputs

The TDP1204 has 4-level inputs pins that control the receiver equalization gain, transmitter voltage swing, and pre-emphasis, and place TDP1204 into different modes of operation. These 4-level inputs utilize a resistor divider to help set the 4 valid levels and provide a wider range of control settings. There are internal pull-up and a pull-down resistors. These resistors are combined with the external resistor connection to achieve the desired voltage level.

表 8-1. 4-Level Control Pin Settings

| LEVEL | SETTINGS                                 |
|-------|------------------------------------------|
| 0     | Tie 1-kΩ 5% to GND.                      |
| R     | Tie 20-kΩ 5% to GND.                     |
| F     | Float (leave pin open)                   |
| 1     | Tie 1-k $\Omega$ 5% to V <sub>CC</sub> . |

注

☑ 7-1 shows how all 4-level inputs are latched after the rising edge of the EN pin. After these pins are sampled, the internal pull-up and pull-down resistors will be isolated to save power.

#### 8.2.2 I/O Voltage Level Selection

The TDP1204 supports 1.2-V, 1.8-V, and 3.3-V LVCMOS levels. The VIO pin is used to select which voltage level is used for the following 2-level control pins: LV\_DDC\_SDA, LV\_DDC\_SCL, SCL/CFG0, and SDA/CFG1.

The AC\_EN pin threshold is fixed at 3.3-V LVCMOS levels. EN pin threshold is fixed at 1.2-V LVCMOS threshold.

表 8-2. Selection of LVCMOS Signaling Level

| VIO pin               | LVCMOS Signaling Level |
|-----------------------|------------------------|
| VALUE < 1.5-V         | 1.2-V                  |
| 1.5-V < VALUE < 2.5-V | 1.8-V                  |
| VALUE > 2.5-V         | 3.3-V                  |

#### 8.2.3 HPD\_OUT

The TDP1204 will level shift the 5-V signaling level present on the HPD\_IN pin to a lower voltage such as 1.8-V or 3.3-V levels on the HPD\_OUT pin. The HPD\_OUT supports both push-pull and open drain. The default operation is push-pull. Selection between push-pull and open drain is done through the HPDOUT SEL register.

表 8-2 lists how the VIO determines the output level of HPD\_OUT when HPD\_OUT is configured for push-pull operation. Please note push-pull operation is not supported for VIO less than 1.7-V.

汫

Open-drain operation is only supported when TDP1204 is configured for I2C mode.

When EN pin is low, the HPD\_OUT pin will be in a high impedance state. It is recommended to have a weak pull-down resistor (such as 220k) on HPD\_OUT.

#### 8.2.4 Lane Control

The TDP1204 has various lane control features. Pin strapping globally controls features like receiver equalization,  $V_{OD}$  swing, slew rate, and pre-emphasis or de-emphasis. Through  $I^2C$  receiver equalization, transmitter swing, and pre-emphasis for each lane can be independently controlled.

Product Folder Links: TDP1204

Copyright © 2023 Texas Instruments Incorporated

資料に関するフィードバック(ご意見やお問い合わせ)を送信

25



#### 8.2.5 Swap

⊠ 8-1 shows how TDP1204 incorporates a swap function which can swap the lanes. The RX EQ, pre-emphasis, termination, and slew configurations will follow the new mapping. This function is supported in pin strap mode as well as when TDP1204 is configured for I<sup>2</sup>C mode. A register controls the swap function in I<sup>2</sup>C mode.

| 表 8-3.5 | Swap F | unctions |
|---------|--------|----------|
|---------|--------|----------|

| Normal Operation CFG1 pin = L or LANE_SWAP Register is 0h | CFG1 = H or LANE_SWAP Register is 1h |
|-----------------------------------------------------------|--------------------------------------|
| IN_D2 → OUT_D2                                            | IN_CLK → OUT_CLK                     |
| IN_D1 → OUT_D1                                            | IN_D0 → OUT_D0                       |
| IN_D0 → OUT_D0                                            | IN_D1 → OUT_D1                       |
| IN_CLK → OUT_CLK                                          | IN_D2 → OUT_D2                       |



Copyright © 2018, Texas Instruments Incorporated

図 8-1. TDP1204 Swap Function

#### 8.2.6 Linear and Limited Redriver

The TDP1204 supports both linear and limited redriver. Selection between linear and limited can be done from the LINEAR EN pin in pin-strap mode or through GLOBAL LINR EN register in I<sup>2</sup>C mode.

The limited redriver mode will decouple TDP1204 transmitter's voltage swing, pre-emphasis or de-emphasis, and slew rate from the GPUs transmitter. This allows the GPU to use a lower power TX setting and depends on the TDP1204 transmitter to meet TX compliance requirements. For source applications, it is recommended to configure TDP1204 as a limited redriver. It is not recommended to use limited redriver mode in sink applications.

Unlike limited redriver mode, in linear redriver mode the TDP1204 transmitter's output is not decoupled from the GPU's transmitter. In linear redriver mode, the TDP1204 transmitter's output is a linear function of its input. The linear redriver mode offers transparency to link training which makes it perfect for HDMI 2.1 applications. For HDMI sink applications, it is recommended to configure TDP1204 as a linear redriver.

*資料に関するフィードバック (ご意見やお問い合わせ) を送信* Copyright © 2023 Texas Instruments Incorporated

表 8-4 lists the requirements that the GPU transmitter must meet if linear redriver mode is used in an HDMI 2.1 source application. Linear redriver mode should only be used for HDMI 2.1 data rates. For HDMI 1.4 and 2.0, the TDP1204 should be configured for limited mode (LINEAR EN = "0" or "1").

表 8-4. Linear Redriver Mode: GPU TX Requirements for HDMI Source Applications

| GPU TX Parameter                                   | Min | Max | Units |
|----------------------------------------------------|-----|-----|-------|
| Single-ended TX swing for HDMI 2.1                 | 400 | 500 | mV    |
| TX rise/fall time for 3, 6, 8, 10, and 12-Gbps FRL |     | 16  | mV/ps |

The TDP1204 in pin-strap mode provides the option to dynamically switch between limited and linear based on the HDMI mode of operation. The feature is enabled by setting LINEAR EN pin = "1".

表 8-5. Pin-Strap Mode LINEAR\_EN Pin Function

| LINEAR_EN Pin Level | HDMI 1.4, 2.0, or DP                                               | HDMI 2.1 FRL                                                       |
|---------------------|--------------------------------------------------------------------|--------------------------------------------------------------------|
| 1                   | Limited Enabled                                                    | Linear Enabled                                                     |
| F                   | Linear Enabled<br>Recommended for DP and HDMI sink<br>application. | Linear Enabled<br>Recommended for DP and HDMI sink<br>application. |
| R                   | Reserved                                                           | Reserved                                                           |
| 0                   | Limited Enabled. Recommended for HDMI source application           | Limited Enabled Recommended for HDMI source application            |

#### 8.2.7 Main Link Inputs

Each main link input (IN\_D[2:0] and IN\_CLK) is internally biased to 3.3-V through approximately  $100-\Omega$  (50- $\Omega$  single-ended). When using TDP1204 in DisplayPort++ applications, external AC-coupling capacitance should be used. When using TDP1204 in an HDMI application such as in an HDMI monitor, the main link inputs can be DC-coupled to a compliant HDMI transmitter. Each input data channel contains an equalizer to compensate for cable or board losses.

#### 8.2.8 Receiver Equalizer

The equalizer is used to clean up inter-symbol interference (ISI) jitter or loss from the bandwidth-limited board traces or cables. TDP1204 supports fixed receiver equalizer by setting the EQ0 and EQ1 pins or through the I<sup>2</sup>C register. 表 8-6 lists the pin strap settings and EQ values.

The TDP1204 has three sets of CTLE curves (3-Gbps CTLE, 6-Gbps CTLE, and 12-Gbps CTLE) with each curve having 16 AC gain settings and 3 DC gain settings.  $\frac{1}{2}$  8-6 provides details about the 16 AC gain settings with GLOBAL\_DCG = 0x2.

The TDP1204 in pin-strap mode has three CTLE HDMI Datarate Maps: Map A, Map B, and Map C. 表 8-7 provides details about these maps. The expectation is Map A and C should be used if TDP1204 is used in a source application and Map B for a sink application.

表 8-8 lists how the sampled state of the CTLEMAP\_SEL pin determines the default CTLE HDMI Datarate map when the TDP1204 is configured for pin-strap mode.

In I<sup>2</sup>C mode, the default CTLE (3-Gbps, 6-Gbps, or 12-Gbps) used for each HDMI mode can be controlled from a register.

Product Folder Links: TDP1204

Copyright © 2023 Texas Instruments Incorporated

資料に関するフィードバック(ご意見やお問い合わせ)を送信

27



### 表 8-6. Receiver EQ Settings When GLOBAL\_DCG = 0x2

|                           |                                                                       |                                                                     | _                                                                       |         |         |
|---------------------------|-----------------------------------------------------------------------|---------------------------------------------------------------------|-------------------------------------------------------------------------|---------|---------|
| EQ Setting <sup>(1)</sup> | RX EQ Level for 3-Gbps CTLE<br>(Gain at 1.5-GHz – Gain at 10-<br>MHz) | RX EQ Level for 6-Gbps CTLE<br>(Gain at 3-GHz – Gain at 10-<br>MHz) | RX EQ Level for 12-Gbps<br>CTLE<br>(Gain at 6-GHz – Gain at 10-<br>MHz) | EQ1 PIN | EQ0 PIN |
| 0(2)                      | 1.0                                                                   | 0.5                                                                 | 0                                                                       | 0       | 0       |
| 1                         | 2.0                                                                   | 1.0                                                                 | 0.8                                                                     | 0       | R       |
| 2                         | 3.2                                                                   | 2.4                                                                 | 1.8                                                                     | 0       | F       |
| 3                         | 4.2                                                                   | 3.3                                                                 | 2.7                                                                     | 0       | 1       |
| 4                         | 5.3                                                                   | 4.4                                                                 | 3.7                                                                     | R       | 0       |
| 5                         | 6.0                                                                   | 5.2                                                                 | 4.4                                                                     | R       | R       |
| 6                         | 7.0                                                                   | 6.0                                                                 | 5.0                                                                     | R       | F       |
| 7                         | 7.7                                                                   | 6.8                                                                 | 5.8                                                                     | R       | 1       |
| 8                         | 9.0                                                                   | 7.5                                                                 | 6.5                                                                     | F       | 0       |
| 9                         | 9.5                                                                   | 8.2                                                                 | 7.5                                                                     | F       | R       |
| 10                        | 10.0                                                                  | 8.8                                                                 | 8.3                                                                     | F       | F       |
| 11                        | 10.5                                                                  | 9.3                                                                 | 9.1                                                                     | F       | 1       |
| 12                        | 11.0                                                                  | 10.0                                                                | 9.8                                                                     | 1       | 0       |
| 13                        | 11.5                                                                  | 10.5                                                                | 10.3                                                                    | 1       | R       |
| 14                        | 12.0                                                                  | 11.0                                                                | 11.0                                                                    | 1       | F       |
| 15                        | 12.3                                                                  | 11.8                                                                | 11.6                                                                    | 1       | 1       |

- (1) CLK EQ, D0 EQ, D1 EQ, and D2 EQ registers determine the receiver EQ setting in I2C mode.
- (2) When CTLEBYP\_EN = 1 and DCGAIN = 0-dB, EQ settings 0 will be 0-dB due to the CTLE is bypassed.

### 表 8-7. CTLE HDMI Datarate Map A, B, and C

|             | 24 0 11 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 |              |              |  |
|-------------|-------------------------------------------|--------------|--------------|--|
| HDMI Mode   | Мар А                                     | Мар В        | Map C        |  |
| 1.4         | 12 Gbps CTLE                              | 3 Gbps CTLE  | 6 Gbps CTLE  |  |
| 2.0         | 12 Gbps CTLE                              | 6 Gbps CTLE  | 6 Gbps CTLE  |  |
| 3 Gbps FRL  | 12 Gbps CTLE                              | 3 Gbps CTLE  | 6 Gbps CTLE  |  |
| 6 Gbps FRL  | 12 Gbps CTLE                              | 6 Gbps CTLE  | 6 Gbps CTLE  |  |
| 8 Gbps FRL  | 12 Gbps CTLE                              | 12 Gbps CTLE | 12 Gbps CTLE |  |
| 10 Gbps FRL | 12 Gbps CTLE                              | 12 Gbps CTLE | 12 Gbps CTLE |  |
| 12 Gbps FRL | 12 Gbps CTLE                              | 12 Gbps CTLE | 12 Gbps CTLE |  |
|             |                                           | I .          |              |  |

### 表 8-8. Pin-strap Mode CTLE HDMI Datarate Mapping

|                        | Sampled State of CTLEMAP_SEL pin |       |       |       |
|------------------------|----------------------------------|-------|-------|-------|
|                        | "0" "R" "F" "1"                  |       |       | "1"   |
| CTLE HDMI Datarate Map | Map A                            | Мар С | Мар А | Мар В |

注

The clock lane EQ when operating in HDMI 1.4 or 2.0 will use the 3-Gbps CTLE and will be set to the zero EQ setting.

### 8.2.9 CTLE Bypass

The TDP1204 will operate as a buffer when CTLE bypass is enabled. In pin-strap mode, this feature is disabled. In  $I^2C$  mode, this feature is enabled when CTLEBYP\_EN = 1h and GLOBAL\_DCG = 2h. Any lane that has EQ setting of 0h will operate in CTLE bypass.

Product Folder Links: TDP1204

資料に関するフィードバック(ご意見やお問い合わせ) を送信

Copyright © 2023 Texas Instruments Incorporated

#### 8.2.10 Adaptive Equalization in HDMI 2.1 FRL

The TDP1204 supports adaptive equalization (AEQ) for HDMI 2.1 FRL. It does not support AEQ for HDMI 1.4 or 2.0. In HDMI 1.4 and HDMI 2.0 modes, TDP1204 will use the sampled state of the EQ[1:0] pins or value programmed into the register. The AEQ is supported in some pin-strap modes as well as in I<sup>2</sup>C mode. In I<sup>2</sup>C mode, AEQ can be enabled by setting the AEQ\_EN register. The TDP1204 adaptation algorithm scans through available equalization settings searching for a setting for which the incoming high-speed signal is not over equalized.

The TDP1204 will perform adaptive equalization when FRL link training begins. It will also re-adapt each time the data rate changes. The adaption will only occur during the TXFFE0 portion of FRL link training when LTP5, LTP6, LTP7, or LTP8 is being received. The TDP1204 adaption will complete within  $t_{AEQ\_DONE}$  from the time FRL link training begins. If the sink requests additional TXFFE levels (TXFFE1, 2, or 3), then the TDP1204 will keep its equalizer settings fixed at the value adapted during TXFFE0. If for some reason the FRL link training fails and transitions to legacy mode (HDMI 1.4 or HDMI 2.0), then the EQ [1:0] pins sample the EQ settings that the TDP1204 switches to if in pin-strap mode or programmed into the register (if in I2C mode).

The TDP1204 will keep OUT\_D[2:0] and OUT\_CLK disabled until after adaptation completes. After adaptation completes, the appropriate lanes will be enabled. In I<sup>2</sup>C mode, this behavior can be overridden by clearing the AEQ\_TX\_DELAY\_EN field.

| & o o. Adaptive Equalization Enable and Bloable |                           |                           |                           |                           |
|-------------------------------------------------|---------------------------|---------------------------|---------------------------|---------------------------|
|                                                 |                           | CTLEMAP_SEL pin level     |                           |                           |
| MODE pin level                                  | 0                         | R                         | F                         | 1                         |
| 0                                               | AEQ disabled              | AEQ disable               | AEQ disabled              | AEQ disabled              |
| R                                               | AEQ disabled              | AEQ disabled              | AEQ enabled               | AEQ enabled               |
| F                                               | I <sup>2</sup> C register |
| 1                                               | AEQ disabled              | AEQ disabled              | AEQ enabled               | AEQ enabled               |

表 8-9. Adaptive Equalization Enable and Disable

注

The AEQ operates only on IN\_D1 pins (pins 12 and 13). The EQ value determined by AEQ will be applied to the other FRL data lanes.

#### 8.2.10.1 HDMI 2.1 TX Compliance Testing with AEQ Enabled

Care must be taken when performing HDMI 2.1 TX compliance testing with AEQ enabled. Because the TDP1204 will only adapt to LTP5 through 8 during the TXFFE0 part of link training, it is important the test equipment initiate a FRL link training before performing any TX measurements, especially TX eye and jitter measurement. After completion of FRL link training, the test equipment can then switch the current pattern (LTP5, LTP6, LTP7, or LTP8) to the desired test pattern (LTP1, LTP2, LTP3, or LTP4). If the test equipment request LTP1, LTP2, LTP3, or LTP4 before initiating link training, the TDP1204 will use the sampled state of EQ[1:0] pins.

The following HDMI 2.1 TX tests use LTP5, LTP6, LTP7, and LTP8 as the required pattern for the measurement: HFR1-1, HFR1-2, HFR1-4, HFR1-7, and HFR1-8. If the TDP1204 AEQ adaption has not completed and instead uses sampled state of EQ[1:0] pins, then it is possible these tests may fail or inaccurately represent system performance.

### 8.2.11 HDMI 2.1 Link Training Compatible Rx EQ

This mode is recommended in source applications in which the GPU is unaware of the TDP1204 presence and will adjust its transmitter levels (VOD, de-emphasis, and pre-shoot) during HDMI 2.1 FRL link training. This mode is only supported if the TDP1204 is enabled for limited redriver. 表 8-10 lists the TXFFE levels that this mode assumes the GPU is using.

Product Folder Links: TDP1204

Copyright © 2023 Texas Instruments Incorporated

資料に関するフィードバック(ご意見やお問い合わせ)を送信

29



This feature is supported in I<sup>2</sup>C mode and all pin-strap modes with the exception of MODE = "0".

In HDMI 2.1 with AEQ disabled, the TDP1204 will initially set the RX EQ based on the EQ0 and EQ1 pins. The pins determine what value will be used when the TXFFE0 is snooped during FRL link training. 表 8-11 lists how TDP1204 uses the EQ setting for each increase in TXFFE level (TXFFE1, 2, or 3) from the sampled state of the EQ [1:0] pins.

When HDMI 2.1 with AEQ is enabled, the TDP1204 will adapt during the TXFFE0 portion of FRL link training. 表 8-11 lists how TDP1204 uses the EQ setting for each increase in TXFFE level (TXFFE1, 2, or 3) from the adapted EQ value.

表 8-10. Recommended GPU FRL TXFFE Levels

| GPU FRL TXFFE Levels | Pre-Shoot (dB) | De-Emphasis (dB) |
|----------------------|----------------|------------------|
| TXFFE0               | 2.18           | -3.10            |
| TXFFE1               | 2.50           | -4.43            |
| TXFFE2               | 2.92           | -6.02            |
| TXFFE3               | 3.52           | -7.96            |

表 8-11. Link Training Compatible RX EQ Adjustments

| Initial EQ Setting from sampled<br>state of EQ[1:0] pins or<br>adapted EQ value | EQ Setting Used for TXFFE1 | EQ Setting Used for TXFFE2 | EQ Setting Used for TXFFE3 |
|---------------------------------------------------------------------------------|----------------------------|----------------------------|----------------------------|
| 0                                                                               | 0                          | 0                          | 0                          |
| 1                                                                               | 0                          | 0                          | 0                          |
| 2                                                                               | 1                          | 0                          | 0                          |
| 3                                                                               | 1                          | 0                          | 0                          |
| 4                                                                               | 2                          | 1                          | 0                          |
| 5                                                                               | 2                          | 1                          | 0                          |
| 6                                                                               | 3                          | 1                          | 0                          |
| 7                                                                               | 3                          | 1                          | 0                          |
| 8                                                                               | 4                          | 2                          | 1                          |
| 9                                                                               | 5                          | 3                          | 1                          |
| 10                                                                              | 6                          | 4                          | 1                          |
| 11                                                                              | 7                          | 5                          | 1                          |
| 12                                                                              | 8                          | 6                          | 2                          |
| 13                                                                              | 9                          | 7                          | 3                          |
| 14                                                                              | 10                         | 8                          | 4                          |
| 15                                                                              | 11                         | 9                          | 5                          |

### 8.2.12 Input Signal Detect

When standby is enabled and swap is disabled, the TDP1204 waits for a signal on either IN\_CLK (if HDMI 1.4 or 2.0) or IN\_D2 (if HDMI 2.1). When standby is enabled and swap is enabled, the TDP1204 looks for a signal on either IN\_CLK (if HDMI 2.1) or IN\_D2 (if HDMI 1.4 or 2.0). The TDP1204 is fully functional when a signal is detected. If no signal is detected, then the device reenters standby state waiting for a signal again. In the standby state, all of the TMDS outputs are in high-Z status. In both pin-strap mode and I<sup>2</sup>C mode, standby is enabled by default. In I<sup>2</sup>C mode, standby can be disabled by setting the STANDBY\_DISABLE register mode.

世) を送信 Copyright © 2023 Texas Instruments Incorporated Product Folder Links: *TDP1204* 

### 8.2.13 Main Link Outputs

#### 8.2.13.1 Transmitter Bias

The TDP1204 transmitter supports both external (DC-coupled) and internal bias (AC-coupled) to a receiver. Selection between DC and AC-coupled is done through use of the AC\_EN pin in pin-strap mode and  $TX_AC_EN$  register in  $I^2C$  mode. The AC\_EN pin informs the TDP1204 whether or not an external AC-coupling capacitor is present. When AC\_EN is greater than VIH, then TDP1204 transmitters are internally biased to approximately  $V_{CC}$ . For DisplayPort, HDMI 2.1 FRL AC-coupled, or any other AC-coupled application, the AC\_EN pin should be connected to greater than VIH and an external AC-coupling capacitor should be placed on each of the OUT\_D[2:0] pins and the OUT\_CLK pin. If the AC\_EN pin is connected to less than VIL, then the AC\_EN pin will inform TDP1204 that AC\_EN pin is DC-coupled (externally biased) to the far-end HDMI compliant receiver.

注

 $\boxtimes$  8-3 shows that if using AC-coupled TX mode (AC\_EN = high) in an HDMI source application, then an external 499  $\Omega$  pull-down to GND must be placed on each OUT pin (OUT\_D2:0p/n and OUT\_CLKp/n) between the AC-coupling capacitor and the HDMI receptacle. The purpose of the 499  $\Omega$  resistor is to set the common mode voltage to HDMI compliant levels.



図 8-2. DC-Coupled TX in HDMI Source Application (AC\_EN = Low). External ESD is Not Shown.

31





図 8-3. AC-Coupled TX in HDMI Source Application (AC\_EN = High). External ESD is Not Shown.

#### 8.2.13.2 Transmitter Impedance Control

HDMI 2.0 standards require a source termination impedance approximately 100-Ω for data rates > 3.4-Gbps. HDMI 1.4b requires no source termination but has a provision for termination for higher data rates greater than 1.65-Gbps. Enabling this termination is optional.  $\frac{1}{2}$  8-13 lists how the TDP1204 terminations are controlled automatically when in pin strap mode. Depending on the MODE pin, the CFG0 pin can be used to select the HDMI 1.4 termination between open and 300-Ω.

The TDP1204 supports automatic selection between open and  $300-\Omega$  termination when operating in HDMI 1.4. In pin-strap mode with CTL0 low, the TDP1204 will enable open termination when HDMI clock frequency is less than f<sub>HDMI14\_open</sub> and will enable  $300-\Omega$  termination when HDMI clock frequency is greater than f<sub>HDMI14\_300</sub>. TXTERM\_AUTO\_HDMI14 register controls this feature in I2C mode.

In I<sup>2</sup>C mode, termination is controlled through the registers as provided in 表 8-12.

TXTERM AUTO HDMI14 TX\_AC\_EN Register **TERM Register Source Termination** Register n 00 Χ 0 01 Χ Parallel ≅ 300-Ω across P and N Automatic. HDMI 2.0 or HDM 2.1. parallel ≅ 100-Ω 0 10 Χ across P and N Automatic. HDMI 1.4. parallel ≅ 300-Ω across P and N 0 10 1 Automatic. HDMI 1.4. No termination if HDMI clock 0 10 0 frequency is  $\leq f_{HDMI14\_open}$ . Automatic. HDMI 1.4. Parallel ≅ 300-Ω across P and N 0 10 0 termination if HDMI clock frequency is ≥ f<sub>HDMI14 300</sub>. 0 11 Х Parallel ≈ 100-Ω across P and N 1 00 Χ  $\cong$  150- $\Omega$  to supply (V<sub>CC</sub>) on both P and N Χ  $\cong$  150- $\Omega$  to supply (V<sub>CC</sub>) on both P and N 01 1 Automatic.  $\cong$  150- $\Omega$  to supply (V<sub>CC</sub>) on both P and N for HDMI 1.4. Otherwise  $\cong 50-\Omega$  to supply (V<sub>CC</sub>) on Χ 1 10 both P and N. 1 11 Х  $\cong$  50- $\Omega$  to supply (V<sub>CC</sub>) on both P and N

表 8-12. Source Termination Control in I2C mode

資料に関するフィードバック(ご意見やお問い合わせ)を送信

Copyright © 2023 Texas Instruments Incorporated

### 表 8-13. Automatic Source Termination Control in Pin-Strap Mode

| HDMI Mode | AC_EN pin | Source Termination                                                         |
|-----------|-----------|----------------------------------------------------------------------------|
| HDMI 1.4  | 0         | None or parallel ≅ 300-Ω across P and N depending on state of SCL/CFG0 pin |
| HDMI 2.0  | 0         | Parallel ≅ 100-Ω across P and N                                            |
| HDMI 1.4  | 1         | ≅ 150- $\Omega$ to supply (V <sub>CC</sub> ) on both P and N               |
| HDMI 2.0  | 1         | $\cong$ 50- $\Omega$ to supply (V <sub>CC</sub> ) on both P and N          |

#### 8.2.13.3 TX Slew Rate Control

The TDP1204 has the ability to slow down the TMDS output edge rates. In pin-strap mode, the TX slew rate can not be controlled. In I<sup>2</sup>C mode, both clock and data lanes slew rate can be controlled from a register. 表 8-14 lists the supported settings for each slew rate register based on HDMI data rate. The TDP1204 must be configured in limited redriver mode to control the TX slew rate.

表 8-14. I<sup>2</sup>C Mode TX Slew Register Supported Settings

| storing appoint of the second |                                                                                   |                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| SLEW_CLK Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | SLEW_3G Register                                                                  | SLEW_6G Register                                                                                                                                                                                                                                                                                                                   | SLEW_8G10G12G<br>Register                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| 3'b000 through 3'b011                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 3'b010 through 3'b101                                                             | N/A                                                                                                                                                                                                                                                                                                                                | N/A                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| 3'b000 through 3'b011                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | N/A                                                                               | 3'b011 through 3'b110                                                                                                                                                                                                                                                                                                              | N/A                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| N/A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 3'b010 through 3'b101                                                             | N/A                                                                                                                                                                                                                                                                                                                                | N/A                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| N/A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | N/A                                                                               | 3'b011 through 3'b110                                                                                                                                                                                                                                                                                                              | N/A                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| N/A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | N/A                                                                               | N/A                                                                                                                                                                                                                                                                                                                                | 3'b100 through 3'b111                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
| N/A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | N/A                                                                               | N/A                                                                                                                                                                                                                                                                                                                                | 3'b110 through 3'b111                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
| N/A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | N/A                                                                               | N/A                                                                                                                                                                                                                                                                                                                                | 3'b111                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | SLEW_CLK Register 3'b000 through 3'b011 3'b000 through 3'b011 N/A N/A N/A N/A N/A | SLEW_CLK Register         SLEW_3G Register           3'b000 through 3'b011         3'b010 through 3'b101           3'b000 through 3'b011         N/A           N/A         3'b010 through 3'b101           N/A         N/A           N/A         N/A           N/A         N/A           N/A         N/A           N/A         N/A | SLEW_CLK Register         SLEW_3G Register         SLEW_6G Register           3'b000 through 3'b011         3'b010 through 3'b101         N/A           3'b000 through 3'b011         N/A         3'b011 through 3'b110           N/A         N/A         N/A           N/A         N/A         N/A |  |  |  |  |

### 8.2.13.4 TX Pre-Emphasis and De-Emphasis Control

The TDP1204 provides pre-emphasis and de-emphasis on the data lanes allowing the output signal preconditioning to offset interconnect losses between the TDP1204 outputs and a TMDS receiver. Pre-emphasis and de-emphasis is not implemented on the clock lane unless the TDP1204 is in HDMI 2.1 FRL mode and at which time the clock lane becomes a data lane. There are two methods to implement pre-emphasis, pin strapping or through I<sup>2</sup>C programming. TX pre-emphasis and de-emphasis control is only supported in limited mode.

When using pin strap mode, the TXPRE pin controls four different global pre-emphasis and de-emphasis values for all data lanes when TDP1204 is operating in HDMI 1.4 or HDMI 2.0. 表 8-15 lists these pre-emphasis and de-emphasis values. In HDMI 2.1 FRL mode, the de-emphasis value used is based on the DDC TXFFE snooped value. 表 8-16 lists how the TDP1204 uses the de-emphasis level for each TX FFE level.

表 8-15. Pin-Strap TXPRE Pin Function

|           | LINEAR_EN pin = "0"  |                             |                | LINEAR_EN pin = "F"<br>or "1" | LINEAR_EN pin = "R" |
|-----------|----------------------|-----------------------------|----------------|-------------------------------|---------------------|
| TXPRE pin | HDMI 1.4 or HDMI 2.0 | HDMI 2.1 FRL<br>TXFF0 Level | AEQ ADJUSTMENT | AEQ ADJUSTMENT                | AEQ ADJUSTMENT      |
| 0         | 3.5 dB pre-emphasis  | Refer to 表 8-16.            | 0              | +1                            | 0                   |
| R         | -2.5 dB de-emphasis  | Refer to 表 8-16.            | 0              | +4                            | 0                   |
| F         | 0 dB                 | Refer to 表 8-16.            | 0              | 0                             | 0                   |
| 1         | 6.0 dB pre-emphasis  | Refer to 表 8-16             | 0              | +2                            | 0                   |

Product Folder Links: TDP1204

Copyright © 2023 Texas Instruments Incorporated

資料に関するフィードバック(ご意見やお問い合わせ)を送信

33



#### 表 8-16. HDMI 2.1 FRL TX FFE Levels

| FRL TX FFE Snooped Level | De-Emphasis<br>(dB) |
|--------------------------|---------------------|
| TXFFE0                   | -2.5                |
| TXFFE1                   | -3.5                |
| TXFFE2                   | -3.7                |
| TXFFE3                   | -4.6                |

### 8.2.13.5 TX Swing Control

The TDP1204 transmitter swing level can be adjusted in both pin strap and I<sup>2</sup>C mode. In I<sup>2</sup>C mode, TX swing settings are controlled independently for each lane (both clock and data) through registers.

In I2C mode, the TX swing used when operating in HDMI 1.4 and HDMI 2.0 can be independently controlled through HDMI14\_VOD and HDMI20\_VOD registers.

表 8-17 lists how the TXSWG pin adjusts the default 1000 mV swing in pin strap mode with limited redeliver mode enabled. In HDMI 1.4 the TXSWG controls the swing for both the data and clock lanes. In HDMI 2.0, the TXSWG pin controls the data lanes while the clock lane will remain at the default value. In HDMI 2.1, the TXSWG pin controls data and clock lanes.

In pin-strap mode with linear enabled, the linearity range is fixed at the highest level (1200 mVpp) and therefore TXSWG pin is not used. In I<sup>2</sup>C mode, the linearity range can be adjusted from a register.

表 8-17. Pin Strap TXSWG Control

| TXSWG pin | Limited Mode for HDMI 1.4 | Limited Mode for HDMI 2.0 | Limited Mode for HDMI 2.1 | Linear Mode |
|-----------|---------------------------|---------------------------|---------------------------|-------------|
| 0         | Default (1000 mVpp)       | Default (1000 mVpp)       | Default + 10%             | 1200 mVpp   |
| R         | Default - 5%              | Default - 5%              | Default - 5%              | 1200 mVpp   |
| F         | Default (1000 mVpp)       | Default (1000 mVpp)       | Default (1000 mVpp)       | 1200 mVpp   |
| 1         | Default (1000 mVpp)       | Default + 5%              | Default + 5%              | 1200 mVpp   |

#### 8.2.14 DDC Buffer

The TDP1204 has a DDC buffer for capacitance isolation and for shifting 5-V levels present on the HDMI connector to as low as 1.2-V levels on the GPU source side. The HV\_DDC\_SDA and HV\_DDC\_SCL pins support 5-V levels while the LV\_DDC\_SDA and LV\_DDC\_SCL pins support 1.2-V, 1.8-V, and 3.3-V levels. When the DDC buffer is used in source application, the HV side must be pulled up using 1.5-k $\Omega$  to 2-k $\Omega$  resistors. It is recommended to use 1.8-k $\Omega$  ±5% resistor. HV\_DDC\_SDA and HV\_DDC\_SCL pins will typically be pulled up to HDMI 5-V. The LV\_DDC\_SDA and LV\_DDC\_SCL are internally pulled up to VIO.

世) を送信 Copyright © 2023 Texas Instruments Incorporated Product Folder Links: *TDP1204* 

The TDP1204 enables DDC translation from low voltage (system side) voltage levels to 5-V (HDMI cable side) voltage levels without degradation of system performance. The TDP1204 contains 2 bidirectional, open-drain buffers specifically designed to support up and down-translation between the low voltage (LV) side DDC-bus and the high voltage (HV) 5-V DDC-bus. The HV I/Os (HV\_DDC\_SCL and HV\_DDC\_SDA) are overvoltage tolerant to 5.5-V. After HPD\_IN high, a LOW level on LV side (below VILC = 0.08 × VIO) turns the corresponding HV driver (either SDA or SCL) on and drives HV side down to  $V_{HVOL}$ . When LV side rises above approximately 0.10 × VIO, the HV pulldown driver is turned off and the internal pullup resistor pulls the pin HIGH. When HV side falls first and goes below 1.6-V, a CMOS hysteresis input buffer detects the falling edge, turns on the LV driver, and pulls LV down to approximately  $V_{LVOL}$  = 0.16 × VIO. The LV side pulldown is not enabled unless the LV voltage goes below VILC. If the LV side low voltage goes below VILC, the HV side pulldown driver is enabled until LV side rises above (VILC +  $\Delta$ VT-HYST), then HV side, if not externally driven LOW, continues to rise being pulled up by the external pullup resistor.



図 8-4. DDC Buffer Block Diagram

⊠ 8-5 shows the connection of the LV and HV DDC pins when using the DDC buffer. This connection is supported in pin-strap mode when MODE pin is "0" or "1". In I2C mode, the DDCBUF\_EN register must be set to enable the DDC Buffer.

注

The TDP1204 has integrated pullups to VIO on the DDC LV pins. Therefore, no external pull-ups shall be present between the TDP1204's DDC LV pins and DDC host when using TDP1204's DDC buffer.



図 8-5. Source Application: DDC Buffer Enabled

⊠ 8-6 shows an example source application of snooping from the HV DDC pins. In this example, the DDC buffer must be enabled and the LV DDC pins must be floating. This connection is supported in pin-strap mode when MODE pin is "0" or "1". In I2C mode, the DDCBUF\_EN register must be set to enable the DDC Buffer.

Product Folder Links: TDP1204

Copyright © 2023 Texas Instruments Incorporated

資料に関するフィードバック(ご意見やお問い合わせ)を送信

35





図 8-6. Source Application: DDC Buffer Enabled and Snoop from HV DDC pins

⊠ 8-7 shows an example source application of snooping from the LV DDC pins. In this example, the DDC buffer must be disabled and the HV DDC pins must be floating. This connection is supported in pin-strap mode when MODE pin is "R". In I2C mode, the DDCBUF\_EN register must be cleared to disable the DDC Buffer.



図 8-7. Source Application: DDC Buffer Disabled and Snoop from LV DDC pins

⊠ 8-8 shows the connection of the LV and HV DDC pins when using the DDC buffer in a sink application. This connection is supported in pin-strap mode when MODE pin is "0" or "1". In I2C mode, the DDCBUF\_EN register must be set to enable the DDC Buffer.



図 8-8. Sink Application: DDC Buffer Enabled

⊠ 8-9 shows an example sink application of snooping from the LV DDC pins. In this example, the DDC buffer must be disabled and the HV DDC pins must be floating. This connection is supported in pin-strap mode when MODE pin is "R". In I2C mode, the DDCBUF\_EN register must be cleared to disable the DDC Buffer.

世) を送信 Copyright © 2023 Texas Instruments Incorporated Product Folder Links: *TDP1204* 



図 8-9. Sink Application: DDC Buffer Disabled and Snoop from LV DDC pins

⊠ 8-10 shows an example sink application of snooping from the HV DDC pins. In this example, the DDC buffer must be enabled and the LV DDC pins must be floating. This connection is supported in pin-strap mode when MODE pin is "0" or "1". In I2C mode, the DDCBUF\_EN register must be set to enable the DDC Buffer.



図 8-10. Sink Application: DDC Buffer Enable and Snoop from HV DDC pins

### 8.2.15 HDMI DDC Capacitance

The HDMI specification limits the DDC bus capacitance to ≤ 50-pF for both an HDMI source and sink. Therefore, care must be taken to make sure the total capacitance of all components (TDP1204, FR4 trace, ESD, source, and sink) is less than 50-pF.

The TDP1204s DDC Buffer offers capacitance isolation between the LV DDC pins and the HV DDC pin. The total capacitance of components, including the FR4 trace, between the TDP1204 HV\_DDC\_SDA/SCL pins and the HDMI receptacle must be  $\leq$  (50-pF - C<sub>IOHV</sub>).

If implementing a DDC level shifter using pass gates, then the total capacitance will include all components between source or sink and the HDMI receptacle. These components include and are not limited to Source or Sink, the FR4 trace, ESD components, and TDP1204.

注

Trace capacitance can be in the range of 2 to 5-pF per inch. A general rule is a  $50-\Omega$  FR4 trace will be around 3.3-pF per inch.

English Data Sheet: SLLSFI6



### 8.2.16 DisplayPort

The TDP1204 supports DisplayPort at datarates up to 8.1 Gbps (HBR3) when configured for either pin-strap and I<sup>2</sup>C mode. In pin-strap mode, DisplayPort mode is enabled as provided in 表 8-18. In I<sup>2</sup>C mode, DisplayPort mode is enabled when FRL\_RATE field (offset 0x31) is programmed to 0x6, RATE\_SNOOP\_CTRL (offset 0xA bit 2) is disabled, and TXFFE\_SNOOP\_CTLE (offset 0xA bits 1:0) is disabled.

注

The TDP1204 must be configured as a linear redriver when enabled for DisplayPort mode. The linear range should be programmed to highest level ( $Dx_VOD = 0x3$  and  $CLK_VOD = 0x3$ ). The TDP1204 TX termination must be set to 100-ohms (TERM = 0x3) and TX bias must be set to ac-coupled (TX AC EN = 0x1).

#### 8.3 Device Functional Modes

#### 8.3.1 MODE Control

The MODE pin provides four modes of operation. There are three pin-strap modes and one I<sup>2</sup>C mode. In all three pin strap modes, DDC snooping feature is enabled. In I<sup>2</sup>C mode, DDC snoop feature is enabled by default but can be disabled by a register.

### 8.3.1.1 $I^2$ C Mode (MODE = "F")

In  $I^2C$  mode, all settings of the TDP1204 can be controlled through the registers. The TDP1204 7-bit  $I^2C$  address is determined by the ADDR/EQ0 pin. All other 4-level and 2-level pins are not used in  $I^2C$  mode since the functions exist in a register. The SCL/CFG0 pin will function as the  $I^2C$  clock and the SDA/CFG1 pin will function as the  $I^2C$  data.

The TDP1204 defaults to power down in I<sup>2</sup>C mode. Upon completion of initialization of the TDP1204, software must clear the PD\_EN field to exit the power down state. The HPD\_OUT pin will be asserted low while the PD\_EN register is set.

The TDP1204 supports 1.2-V, 1.8-V, and 3.3-V  $I^2C$  signaling levels. Selection of 1.2-V, 1.8-V, or 3.3-V is determined by the VIO pin as provided in  $\frac{1}{2}$  8-2.

### 8.3.1.2 Pin Strap Modes

表 8-18 and 表 8-19 lists how the SCL/CFG0 and the SDA/CFG1 pins will be used to control the HDMI 1.4 termination, lane SWAP function, and the DisplayPort mode in pin-strap mode.

表 8-18. SCL/CFG0 Pin in Pin-Strap Mode

| SCL/CFG0 Pin | AC_EN Pin | TDP1204 Function                                                                                     |
|--------------|-----------|------------------------------------------------------------------------------------------------------|
| 0            | 0         | HDMI 1.4 termination is open if HDMI clock frequency ≤ f <sub>HDMI14_open</sub>                      |
| 0            | 0         | HDMI 1.4 termination is ≅300-Ω if HDMI clock frequency ≥ f <sub>HDMI14_300</sub>                     |
| 1            | 0         | HDMI 1.4 termination is ≅300-Ω                                                                       |
| 0            | 1         | Normal HDMI. Function determined by MODE pin.                                                        |
| 1            | 1         | DisplayPort mode. DDC snoop disabled. All four lanes enabled when HPD_IN is high. 12 Gbps CTLE used. |

表 8-19. SDA/CFG1 Pin in Pin-Strap Mode

| SDA/CFG1 Pin | TDP1204 Function     |
|--------------|----------------------|
| 0            | Normal Lane ordering |
| 1            | Lane Swap enabled    |

Product Folder Links: TDP1204

資料に関するフィードバック(ご意見やお問い合わせ)を送信

注

The SCL/CFG0 is the only two-level pin that is continuously sampled in pin-strap mode. AC\_EN, HPDOUT SEL, and SDA/CFG1 will not be continuously sampled in pin-strap mode unless indicated otherwise.

The TDP1204 must be configured as a linear redriver when operating in DisplayPort mode.

#### 8.3.1.2.1 Pin-Strap: HDMI 1.4 and HDMI 2.0 Functional Description

The TDP1204 will always use the sampled state of EQ[1:0] pins when operating in either HDMI 1.4 and HDMI 2.0. The amount of EQ applied is determined by the CTLE Map used (for more information, refer to セクション 8.2.8).

If TDP1204 is configured for limited redriver mode, then the OUT D[2:0] and OUT CLKP/N levels will be fixed based on the sampled state of TXSWG pin (表 8-17 provides more information) and TXPRE pin (表 8-15 provides more information).

If TDP1204 is configured for linear redriver mode, then OUT D[2:0] and OUT CLK will be a linear function of the input signals.

注

In source application, it is recommended to use limited redriver mode for both HDMI 1.4 and HDMI 2.0.

#### 8.3.1.2.2 Pin-Strap HDMI 2.1 Function (MODE = "0"): Fixed Rx EQ and DDC Buffer Enabled

This mode is recommended in a source applications in which the GPU is aware of the TDP1204 presence and keeps its transmitter levels (VOD, de-emphasis and pre-shoot) fixed during HDMI 2.1 FRL link training. In this mode, the TDP1204 will provide an HDMI compliant signal at the HDMI receptacle.

In this mode, the TDP1204 will operate with a fixed RX EQ based on the value set by EQ0 and EQ1 pins.

In HDMI 2.1 FRL with limited redriver enabled, OUT D[2:0] and OUT CLK outputs will change based on the snooped value of TXFFE levels. 表 8-16 lists the TXFFE level used for each snooped value.

In HDMI 2.1 FRL with linear redriver enabled, OUT\_D[2:0] and OUT\_CLK outputs will function as described in 🛨 クション 8.2.6.

注

Adaptive EQ is not supported in this mode. Link Training Compatible Rx EQ is not supported in this mode.

#### 8.3.1.2.3 Pin-Strap HDMI 2.1 Function (MODE = "1"): Flexible RX EQ and DDC Buffer Enabled

This mode is recommended in a source applications in which the GPU is unaware of the TDP1204 presence and will adjust its transmitter levels (VOD, de-emphasis, and pre-shoot) during HDMI 2.1 FRL link training.

In this mode, the TDP1204 supports both セクション 8.2.10 and セクション 8.2.11.

If TDP1204 is configured for limited redriver mode, then the OUT D[2:0] and OUT CLKP/N VOD level will be fixed based on the sampled state of TXSWG (refer to 表 8-17). In HDMI 2.1 FRL, these outputs will change based on the snooped value of TXFFE levels. 表 8-11 lists the TXFFE level used for each snooped value.

In this mode with limited redriver enabled, it is highly that the recommended GPU use TXFFE levels listed in 表 8-10.

Product Folder Links: TDP1204

### 8.3.1.2.4 Pin-Strap HDMI 2.1 Function (MODE = "R"): Flexible Rx EQ and DDC Buffer Disabled

This pin strap mode is the same as MODE ="1" with the exception the DDC buffer is disabled.

Copyright © 2023 Texas Instruments Incorporated

資料に関するフィードバック(ご意見やお問い合わせ)を送信

39



注

This mode is intended to be used when external discrete DDC buffer or level shifter is used. HV\_DDC\_SDA and HV\_DDC\_SCL pins can be left floating in this mode.

#### 8.3.2 DDC Snoop Feature

As part of discovery the source reads the sink E-EDID information to understand the sink's capabilities. Part of this read is HDMI Forum Vendor Specific Data Block (HF-VSDB) located at target address 0xA8. From the LV\_DDC\_SDA and LV\_DDC\_SCL pins, the TDP1204 DDC snoop function will monitor both reads and writes to specific offsets of the Status and Control Data Channel Structure (SCDCS) located within the HF-VSDB. The following SCDCS offsets are monitored: Update Flags at offset 10h, TMDS Configuration at offset 20h, Sink Configuration at offset 31h, Source Test Configuration at offset 35h, and Status Flags located at offsets 41h and 42h. The DDC snoop function resides on the LV DDC SDA and LV DDC SCL pins.

The TDP1204 has similar SCDCS registers within its register space. Through TDP1204 local I<sup>2</sup>C interface, external microprocessor can control TDP1204 to perform all the necessary functions required for each HDMI type.

### 8.3.2.1 HDMI Type

表 8-20 lists the TDP1204 monitors offsets 20h and 31h to determine HDMI type as either HDMI 1.4, HDMI 2.0, or HDMI 2.1 FRL.

| 表 8-20. | HDMI | Typo | SAI | oction |   |
|---------|------|------|-----|--------|---|
| ₹ 0-ZU. | пиип | ivbe | ъeі | ection | ı |

| HDMI Type           | TMDS_CLK_RATIO<br>SCDCS Offset 20h[1] | FRL_RATE<br>SCDCS Offset 31h[3:0] |
|---------------------|---------------------------------------|-----------------------------------|
| HDMI 1.4 (TMDS x10) | 0                                     | 0h                                |
| HDMI 2.0 (TMDS x40) | 1                                     | 0h                                |
| HDMI 2.1 FRL        | X                                     | Not 0h                            |

注

TDP1204 will default to HDMI 1.4 following a power-on reset or whenever it enters the power down state. Upon exiting standby, the TDP1204 will hold data rate value (HDMI 1.4, 2.0, or 2.1) prior to entering the standby.

#### 8.3.2.2 HDMI 2.1 FRL Snoop

In HDMI 2.1 FRL mode, the TDP1204 monitors offset 31h, 35h, 41h, and 42h. Each offset contains information that the TDP1204 uses during FRL link training or during TX compliance testing.

Offset 31h contains FRL lane count (3 or 4 lanes), data rate (3, 6, 8, 10, or 12 Gbps), and maximum TXFFE levels supported. TDP1204 enables the appropriate number of lanes based on the lane count. The TDP1204 uses the data rate information to determine the duration of the TXFFE de-emphasis. The maximum number of supported TXFFE levels sets the number of TXFFE levels TDP1204 uses during FRL link training. 表 8-16 lists the TDP1204 does support all four possible TXFFE levels (TXFFE0 through TXFFE3).

Values snooped from offset 35h is used by TDP1204 during TX FFE compliance testing.

#### 8.3.3 Low Power States

The TDP1204 has two low power states: Power Down and Standby.  $\frac{1}{8}$  8-21 lists both lower power states. Power down is entered when HPD\_IN is low for  $t_{HPD\_PWRDOWN}$  or in I<sup>2</sup>C if PD\_EN bit is set. Power down is also entered when the EN pin is low. The TDP1204 will exit power down to the standby state when HPD\_IN is high for  $t_{HPD\_STANDBY}$ .

Product Folder Links: TDP1204

The TDP1204 implements a two stage standby power process when HPD\_IN is high.

Copyright © 2023 Texas Instruments Incorporated

Stage 1: if there is no signal (electrical idle) on the IN\_CLK lane, and if HDMI 1.4/2.0 or IN\_D2 if HDMI 2.1, then the TDP1204 will enter Standby State within  $t_{STANDBY\ ENTRY}$ .

Stage 2: if a signal is detected which last longer than  $t_{SIGDET\_DB}$ , then TDP1204 will declare a valid signal and exit standby within  $t_{STANDY\_EXIT}$ .

- If a signal is detected, then the TDP1204 will go into normal active operation and signals present at IN\_CLK and IN\_D[2:0] inputs will be passed through to the OUT\_CLK and OUT\_D[2:0] outputs.
- If it is determined that no signal is present, then the TDP1204 will reenter stage 1.

The TDP1204 will exit standby state and immediately enter active state if LTP1, LTP2, LTP3, or LTP4 is snooped while monitoring status flags at SCDCS offset 41h or 42h.

The TDP1204 will exit normal operation and return to the standby state within t<sub>STANDBY\_ENTRY</sub> anytime electrical idle is detected.

INPUTS STATUS HDMI STANDBY HPD PWRDW 1.4/2.0: HPD\_IN PD\_EN OUT\_Dx OUT\_CLK EN pin DISABLE N\_DISABLE IN\_CLK pin HPD\_OUT pin SDA/SCL DDC IN\_Dx pins State register register -register HDMI 2.1: IN D2 pins Power L Х Χ Disabled High-Z Disabled Х Х High-Z High-Z Down State Power Н L Х 0 0 Х L High-Z Active High-Z Disabled Down State Power н Х Х Х Х 1 High-Z Active High-Z Disabled Down State All RX Normal Н Н 1 Х 0 Х HPD\_IN Active TX Active Active All RX Normal Н Х 1 1 0 Х Н Active TX Active Active Active operation HDMI 1.4/2.0: Standby IN\_CLK State Н Н 0 Х 0 No signal HPD IN Active Active High-Z Active (Squelch HDMI 2.1: waiting) IN\_D2 Active All RX Valid signal Normal Н Н 0 Х 0 HPD IN TX Active Active Active detected Active operation HDMI 1.4/2.0: Standby IN\_CLK State н Х 0 0 Active 1 No signal Н High-Z Active Active (Squelch HDMI 2.1: waiting) IN D2 Active

Valid signal

detected

0

表 8-21. Power States

Н

Х

0

1

All RX

Active

Active

TX Active

Н

Normal

operation

Active



#### 8.4 Programming

#### 8.4.1 Pseudocode Examples

These are examples of configuring TDP1204 when it is configured for I2C mode.

### 8.4.1.1 HDMI 2.1 Source Example with DDC Snoop and DDC Buffer Enabled

When using TDP1204's DDC buffer with snooping enabled, this example can be used. In this example, adaptive EQ for HDMI 2.1 is disabled.

This example will initialize the following:

- · Limited redriver mode with DC-coupled output
- · TX slew rate for each data rate
- CTLE used for each data rate
- · Receiver EQ setting for each lane (clock, D0, D1, and D2)
- TX voltage swing for each lane (clock, D0, D1, and D2)
- TX pre-emphasis or de-emphasis for HDMI 1.4 and 2.0

```
// (address, data)
// Initial power-on configuration.
(0x0A, 0x00), // Rate snoop and TXFFE snoop enabled.
(0x0B, 0x23), // 3G and 6G slew rate control
(0x0C, 0x70), // HDMI clock and 8G10G12G tx slew rate control
(0x0D, 0x22), // Limited mode, DC-coupled TX, 0 dB DCG, Auto Term, disable CTLE bypass
(0x0E, 0x97), // HDMI14, 2.0 and 2.1 CTLE selection
(0x10, 0x03), // Enabled DDC DCC correction and DDC buffer
(0x12, 0x03), // Clock lane VOD and TXFFE
(0x13, 0x00), // Clock lane EQ.
(0x14, 0x03), // D0 lane EQ. Set "Y" to desired value.
(0x16, 0x03), // D1 lane VOD and TXFFE.
(0x17, 0x0Y), // D1 lane EQ. Set "Y" to desired value.
(0x18, 0x03), // D2 lane EQ. Set "Y" to desired value.
(0x19, 0x0Y), // D2 lane EQ. Set "Y" to desired value.
(0x19, 0x0Y), // D2 lane EQ. Set "Y" to desired value.
(0x19, 0x0Y), // D2 lane EQ. Set "Y" to desired value.
```

#### 8.4.1.2 HDMI 2.1 Source Example with DDC Snoop Disabled and DDC Buffer Disabled

When using an external discrete DDC buffer with snooping disabled, this example can be used. In this example, adaptive EQ for HDMI 2.1 is disabled. Also, this example assumes the source only wants to support TXFFE0 level when operating in HDMI 2.1 FRL mode.

This example will initialize the following:

- · Limited redriver mode with DC-coupled output
- · TX slew rate for each data rate
- CTLE used for each data rate

```
// (address, data)
// Initial power-on configuration.
(0x0A, 0x05), // Rate snoop disabled and TXFFE controlled by 35h, 41h, and 42h
(0x0B, 0x23), // 3G and 6G tx slew rate control
(0x0C, 0x70), // HDMI clock and 8G10G12G TX slew rate control
(0x0E, 0x97), // HDMI 1.4, 2.0 and 2.1 CTLE selection
(0x11, 0x00), // Disable all four lanes.
(0x09, 0x00), // Take out of PD state. Should be done after initialization is complete.

// Selection between HDMI modes (1.4, 2.0, and 2.1)
switch (HDMI_MODE) {
    case 'HDMI14_165' : // HDMI 1.4 configuration for less than 1.65 Gbps
        (0x11, 0x00), // Disable all four lanes.
        (0x0D, 0x20), // Limited mode, DC-coupled TX, OdB DCG, Term open, disable CTLE bypass
        (0x12, 0x03), // Clock lane VOD and TXFFE
        (0x13, 0x00), // Clock lane EQ.
        (0x14, 0x03), // D0 lane VOD and TXFFE.
        (0x15, 0x0y), // D0 lane EQ. Set "Y" to desired value.
```

資料に関するフィードバック(ご意見やお問い合わせ)を送信

Copyright © 2023 Texas Instruments Incorporated



```
(0x16,\ 0x03),\ //\ D1 lane VOD and TXFFE. (0x17,\ 0x0Y),\ //\ D1 lane EQ. Set "Y" to desired value. (0x18,\ 0x03),\ //\ D2 lane VOD and TXFFE. (0x19,\ 0x0Y),\ //\ D2 lane EQ. Set "Y" to desired value. (0x20,\ 0x00),\ //\ Clear\ TMDS\_CLK\_RATIO (0x31,\ 0x00),\ //\ Disable\ FRL (0x11,\ 0x0F),\ //\ Enable\ all\ four\ lanes. hereak
          break;
case 'HDMI14_340' :
                                                // HDMI 1.4 configuration for greater than 1.65 Gbps
          (0x11, 0x00), // Disable all four lanes.
          (0x0D, 0x21), // Disable all four lanes.
(0x0D, 0x21), // Limited mode, DC-coupled TX, 0dB DCG, Term 300, disable CTLE bypass
(0x12, 0x03), // Clock lane VOD and TXFFE
(0x13, 0x00), // Clock lane EQ.
(0x14, 0x03), // DO lane VOD and TXFFE.
(0x15, 0x0Y), // DO lane EQ. Set "Y" to desired value.
(0x16, 0x03), // DI lane VOD and TXFFE
          (0x16, 0x03), // D1 lane VOD and TXFFE.
(0x17, 0x0Y), // D1 lane EQ. Set "Y" to desired value.
          (0x17, 0x0Y), // D1 lane EQ. Set "Y" to desired value. (0x18, 0x03), // D2 lane VOD and TXFFE. (0x19, 0x0Y), // D2 lane EQ. Set "Y" to desired value. (0x20, 0x00), // Clear TMDS_CLK_RATIO (0x31, 0x00), // Disable FRL (0x11, 0x0F), // Enable all four lanes.
          break;
                                        // HDMI 2.0 configuration
case 'HDMI20'
          (0x11, 0x00), // Disable all four lanes
          (0x0D, 0x23), // Limited mode, DC-coupled TX, OdB DCG, Term 100, disable CTLE bypass
          (0x12, 0x03), // clock lane VOD and TXFFE
(0x13, 0x00), // clock lane EQ.
(0x14, 0x03), // DO lane VOD and TXFFE.
(0x15, 0x07), // DO lane EQ. Set "Y" to desired value.
          (0x15, 0x0Y), // DO Tane EQ. Set Y to desired value. (0x16, 0x03), // D1 lane VOD and TXFFE. (0x17, 0x0Y), // D1 lane EQ. Set "Y" to desired value. (0x18, 0x03), // D2 lane VOD and TXFFE. (0x19, 0x0Y), // D2 lane EQ. Set "Y" to desired value. (0x20, 0x02), // Set TMDS_CLK_RATIO (0x31, 0x00), // Disable FRL (0x11, 0x0F), // Enable all four lanes.
          break
          'HDMI21_3G' : // HDMI 2.1 3 Gbps FRL (0x11, 0x00), // Disable all four lanes.
case
          (0x0D, 0x23), // Limited mode, DC-coupled TX, 0 dB DCG, Term 100, disable CTLE bypass (0x12, 0x03), // Clock lane VOD and TXFFE (0x13, 0x00), // Clock lane EQ.
                          0x03), // DO lane VOD and TXFFE.
0x0Y), // DO lane EQ. Set "Y" to desired value.
           (0x14,
           (0x15,
          (0x16, 0x03), // D1 lane EQ. Set 7 to desired value. (0x16, 0x03), // D1 lane EQ. Set "Y" to desired value. (0x17, 0x0Y), // D1 lane EQ. Set "Y" to desired value. (0x18, 0x03), // D2 lane VOD and TXFFE.
          (0x16, 0x03), // D2 lane VOD and TXFFE.
(0x19, 0x07), // D2 lane EQ. Set "Y" to desired value.
(0x20, 0x00), // Clear TMDS_CLK_RATIO
(0x31, 0x01), // Set to 3G FRL. Only TXFFE0 supported.
(0x11, 0x0F), // Enable all four lanes.
          break:
          'HDMI21_6G_3lane': // HDMI 2.1 6 Gbps FRL 3 lanes (0x11, 0x00), // Disable all four lanes. (0x0D, 0x23), // Limited mode, DC-coupled TX, 0 dB DCG, Term 100, disable CTLE bypass (0x12, 0x03), // Clock lane you and TYPET
case 'HDMI21_6G_3lane' :
          (0x12, 0x03), // Clock lane VOD and TXFFE (0x13, 0x00), // Clock lane EQ.
          (0x14, 0x03), // DO lane VOD and TXFFE.
(0x15, 0x0Y), // DO lane EQ. Set "Y" to desired value.
          (0x16, 0x03), // D1 lane VOD and TXFFE.
          (0x17, 0x09), // D1 lane EQ. Set "Y" to desired value. (0x18, 0x03), // D2 lane VOD and TXFFE. (0x19, 0x0Y), // D2 lane EQ. Set "Y" to desired value. (0x20, 0x00), // Clear TMDS_CLK_RATIO (0x31, 0x02), // Set to 6G FRL and 3 lanes. Only TXFFEO supported. (0x11, 0x0E) // Enable all four lane.
          (0x11, 0x0F), // Enable all four lanes.
          'HDM121_6G_4lane' : // HDMI 2.1 6 Gbps FRL 4 lanes (0x11, 0x00), // Disable all four lanes. (0x00, 0x23), // Limited mode, DC-coupled TX, 0 dB DCG, Term 100, disable CTLE bypass
case 'HDMI21_6G_4lane' :
          (0x12, 0x03), // Clock lane VOD and TXFFE (0x13, 0x0Y), // Clock lane EQ. Set to "Y" to desired value. (0x14, 0x03), // DO lane VOD and TXFFE.
          (0x15, 0x0Y), // DO lane EQ. Set "Y" to desired value.
```



```
(0x16, 0x03), // D1 lane VOD and TXFFE. (0x17, 0x0Y), // D1 lane EQ. Set "Y" to desired value.
           (0x18, 0x03), // D2 lane VOD and TXFFE.
                                       lane EQ. Set "Y" to desired value.
            (0x19, 0x0Y), // D2
           (0x20, 0x00), // Clear TMDS_CLK_RATIO
                     0x00), // Creal IMDS_CEN_RATIO
0x03), // Set to 6G FRL and 4 lanes. Only TXFFEO supported.
0x0F), // Enable all four lanes.
           (Ox31,
           (0x11.
           break;
     case 'HDMI21_8G'
                             : //HDMI 2.1 8 Gbps FRL
           (0x11, 0x00), // Disable all four lanes.
           (0x0D, 0x23), // Limited mode, DC-coupled TX, 0 dB DCG, Term 100, disable CTLE bypass
                     0x03), // Clock lane VOD and TXFFE 0x0Y), // Clock lane EQ. Set "Y" to desired value.
           (0x12,
            (0x13,
                     0x03), // DO lane VOD and TXFFE.
0x0Y), // DO lane EQ. Set "Y" to desired value.
            (0x14,
            (0x15,
                     0x03), // D1 lane VOD and TXFFE.
0x0Y), // D1 lane EQ. Set "Y" to desired value.
            (0x16,
            (0x17,
                     0x03), // D2
0x0Y), // D2
                                       lane VOD and TXFFE.
lane EQ. Set "Y" to desired value.
            (0x18,
            (0x19,
           (0x20, 0x00), // Clear TMDS_CLK_RATIO
(0x31, 0x04), // Set to 8G FRL and 4 lanes. Only TXFFEO supported.
           (0x11,
                     0x0F), // Enable all four lanes.
           break;
     case
             'HDMI21_10G'
                                  //HDMI 2.1 10 Gbps FRL
           (0x11, 0x00), // Disable all four lanes
                     0x23), // Limited mode, DC-coupled TX, 0 dB DCG, Term 100, disable CTLE bypass
           (OxOD,
           (0x12, 0x03), // Clock lane VOD and TXFFE (0x13, 0x0Y), // Clock lane EQ. Set "Y" to desired value.
                     0x03), // DO lane VOD and TXFFE.
0x0Y), // DO lane EQ. Set "Y" to desired value.
            (0x14,
            (0x15,
                     0x03), // D1 lane VOD and TXFFE.
0x0Y), // D1 lane EQ. Set "Y" to desired value.
            (0x16,
            (0x17,
                                       lane EQ. Set
           (0x18, 0x03), // D2 lane VOD and TXFFE.
                     0x0Y), // D2 lane EQ. Set "Y" to desired value.
           (0x19,
           (0x20, 0x00), // Clear TMDS_CLK_RATIO
           (0x31, 0x05), // Set to 10G FRL and 4 lanes. Only TXFFEO supported. (0x11, 0x0F), // Enable all four lanes.
           break
           'HDMI21_12G' : //HDMI 2.1 12 Gbps FRL (0x11, 0x00), // Disable all four lanes
             'HDMI21 12G'
                                  //HDMI_2.1_12_Gbps_FRL
     case
           (0x0D, 0x23), // Limited mode, DC-coupled TX, 0 dB DCG, Term 100, disable CTLE bypass (0x12, 0x03), // Clock lane VOD and TXFFE (0x13, 0x0Y), // Clock lane EQ. Set "Y" to desired value.
                     0x03), // DO lane VOD and TXFFE.
0x0Y), // DO lane EQ. Set "Y" to desired value.
            (0x14,
           (0x16, 0x03), // D1 lane VOD and TXFFE. (0x17, 0x0Y), // D1 lane EQ. Set "Y" to desired value. (0x18, 0x03), // D2 lane VOD and TXFFE. (0x18, 0x03), // D2 lane VOD and TXFFE.
            (0x15,
                     0x0y), // D2 lane EQ. Set "Y" to desired value. 0x00), // Clear TMDS_CLK_RATIO
            (0x19,
            (0x20,
           (0x31, 0x06), // Set to 12G FRL and 4 lanes. Only TXFFEO supported.
           (0x11, 0x0F), // Enable all four lanes.
           break:
}
```

## 8.4.2 TDP1204 I<sup>2</sup>C Address Options

For further programmability, the TDP1204 can be controlled using  $I^2C$ . The SCL/CFG0 and SDA/CFG1 terminals are used for  $I^2C$  clock and  $I^2C$  data respectively.

ADDR/EQ0 pin Bit 7 (MSB) Bit 6 Bit 5 Bit 4 Bit 3 Bit 1 Bit 0 (W/R) HEX 0 0 1 1 1 1 0 0/1 BC/BD 0 0 0/1 BA/BB R 1 1 1 1 1 1 0 1 1 0 0 0/1 B8/B9 1 0 1 0 B6/B7

表 8-22. TDP1204 I<sup>2</sup>C Device Address Description

資料に関するフィードバック(ご意見やお問い合わせ) を送信

Copyright © 2023 Texas Instruments Incorporated

## 8.4.3 I<sup>2</sup>C Target Behavior



図 8-11. I<sup>2</sup>C Write with Data

The following procedure should be followed to write data to TDP1204 I<sup>2</sup>C registers (refer to 🗵 8-11):

- 1. The controller initiates a write operation by generating a start condition (S), followed by the TDP1204 7-bit address and a zero-value "W/R" bit to indicate a write cycle.
- 2. The TDP1204 acknowledges the address cycle.
- 3. The controller presents the register offset within TDP1204 to be written, consisting of one byte of data, MSB-first
- 4. The TDP1204 acknowledges the sub-address cycle.
- 5. The controller presents the first byte of data to be written to the I<sup>2</sup>C register.
- 6. The TDP1204 acknowledges the byte transfer.
- The controller may continue presenting additional bytes of data to be written, with each byte transfer completing with an acknowledge from the TDP1204.
- 8. The controller terminates the write operation by generating a stop condition (P).



図 8-12. I2C Read Without Repeated Start

The following procedure should be followed to read the TDP1204  $I^2C$  registers without a repeated Start (refer to  $\boxtimes$  8-12).

- 1. The controller initiates a read operation by generating a start condition (S), followed by the TDP1204 7-bit address and a zero-value "W/R" bit to indicate a read cycle.
- 2. The TDP1204 acknowledges the 7-bit address cycle.
- 3. Following the acknowledge the controller continues sending clock.
- 4. The TDP1204 transmit the contents of the memory registers MSB-first starting at register 00h or last read register offset+1. If a write to the I<sup>2</sup>C register occurred prior to the read, then the TDP1204 shall start at the register offset specified in the write.
- 5. The TDP1204 waits for either an acknowledge (ACK) or a not-acknowledge (NACK) from the controller after each byte transfer; the I<sup>2</sup>C controller acknowledges reception of each data byte transfer.

Product Folder Links: TDP1204

- 6. If an ACK is received, then the TDP1204 transmits the next byte of data as long as controller provides the clock. If a NAK is received, then the TDP1204 stops providing data and waits for a stop condition (P).
- 7. The controller terminates the write operation by generating a stop condition (P).

Copyright © 2023 Texas Instruments Incorporated

資料に関するフィードバック(ご意見やお問い合わせ)を送信

45





図 8-13. I2C Read with Repeated Start

The following procedure should be followed to read the TDP1204 I<sup>2</sup>C registers with a repeated Start (refer to ⊠ 8-13).

- 1. The controller initiates a read operation by generating a start condition (S), followed by the TDP1204 7-bit address and a zero-value "W/R" bit to indicate a write cycle.
- 2. The TDP1204 acknowledges the 7-bit address cycle.
- The controller presents the register offset within TDP1204 to be written, consisting of one byte of data, MSBfirst
- 4. The TDP1204 acknowledges the register offset cycle.
- 5. The controller presents a repeated start condition (Sr).
- 6. The controller initiates a read operation by generating a start condition (S), followed by the TDP1204 7-bit address and a one-value "W/R" bit to indicate a read cycle.
- 7. The TDP1204 acknowledges the 7-bit address cycle.
- 8. The TDP1204 transmit the contents of the memory registers MSB-first starting at the register offset.
- 9. The TDP1204 shall wait for either an acknowledge (ACK) or a not-acknowledge (NACK) from the controller after each byte transfer; the I<sup>2</sup>C controller acknowledges reception of each data byte transfer.
- 10. If an ACK is received, then the TDP1204 transmits the next byte of data as long as controller provides the clock. If a NAK is received, then the TDP1204 stops providing data and waits for a stop condition (P).
- 11. The controller terminates the read operation by generating a stop condition (P).



図 8-14. I2C Write Without Data

The following procedure should be followed for setting a starting sub-address for  $I^2C$  reads (refer to  $\boxtimes$  8-14).

- 1. The controller initiates a write operation by generating a start condition (S), followed by the TDP1204 7-bit address and a zero-value "W/R" bit to indicate a write cycle.
- 2. The TDP1204 acknowledges the address cycle.
- 3. The controller presents the register offset within TDP1204 to be written, consisting of one byte of data, MSB-first.
- 4. The TDP1204 acknowledges the register offset cycle.
- 5. The controller terminates the write operation by generating a stop condition (P).

閉い合わせ) を送信 Copyright © 2023 Texas Instruments Incorporated Product Folder Links: *TDP1204* 

注

№ 8-12 that if no register offset is included for the read procedure after initial power-up, then reads start at register offset 00h and continue byte by byte through the registers until the I2C controller terminates the read operation. During a read operation, the TDP1204 auto-increments the I²C internal register address of the last byte transferred independent of whether or not an ACK was received from the I2C controller.

## 8.5 Register Maps

### 8.5.1 TDP1204 Registers

表 8-23 lists the memory-mapped registers for the TDP1204 registers. All register offset addresses not listed in 表 8-23 should be considered as reserved locations and the register contents should not be modified.

表 8-23. TDP1204 Registers

| Offset | Acronym          | Register Name                                            | Section |
|--------|------------------|----------------------------------------------------------|---------|
| 8h     | REV_ID           | Revision ID                                              | Go      |
| 9h     | PD_RST           | Power Down and Reset control                             | Go      |
| Ah     | MISC_CONTROL     | Misc Control                                             | Go      |
| Bh     | GBL_SLEW_CTRL    | Global TX Slew control for data lanes in HDMI1.4 and 2.0 | Go      |
| Ch     | GBL_SLEW_CTRL2   | Global TX Slew control for data and clock                | Go      |
| Dh     | GBL_CTRL1        | Global control                                           | Go      |
| Eh     | GBL_CTLE_CTRL    | Global CTLE control                                      | Go      |
| 10h    | DDC_CFG          | DDC Buffer controls                                      | Go      |
| 11h    | LANE_ENABLE      | Lane enables                                             | Go      |
| 12h    | CLK_CONFIG1      | CLK lane TX swing and FFE control                        | Go      |
| 13h    | CLK_CONFIG2      | CLK lane RX EQ control                                   | Go      |
| 14h    | D0_CONFIG1       | D0 lane TX swing and FFE control                         | Go      |
| 15h    | D0_CONFIG2       | D0 lane RX EQ control                                    | Go      |
| 16h    | D1_CONFIG1       | D1 lane TX swing and FFE control                         | Go      |
| 17h    | D1_CONFIG2       | D1 lane RX EQ control                                    | Go      |
| 18h    | D2_CONFIG1       | D2 lane TX swing and FFE control                         | Go      |
| 19h    | D2_CONFIG2       | D2 lane RX EQ control                                    | Go      |
| 1Ah    | SIGDET_TH_CFG    | SIGDET voltage threshold control                         | Go      |
| 1Ch    | GBL_STATUS       | Global Powerdown and Standby Status                      | Go      |
| 1Dh    | AEQ_CONTROL1     | Adaptive EQ control1                                     | Go      |
| 1Eh    | AEQ_CONTROL2     | Adaptive EQ control2                                     | Go      |
| 20h    | SCDC_TMDS_CONFIG | SCDC TMDS Clock Ratio                                    | Go      |
| 31h    | SCDC_SINK_CONFIG | SCDC SNK FRL FFE and Rate                                | Go      |
| 35h    | SCDC_SRC_TEST    | SCDC Test                                                | Go      |
| 41h    | SCDC_STATUS10    | Lanes 0 and 1 FRL Training Status                        | Go      |
| 42h    | SCDC_STATUS32    | Lanes 2 and 3 FRL Training Status                        | Go      |
| 50h    | AEQ_STATUS       | Adaptive EQ Status                                       | Go      |
| 51h    | AEQ_STATUS2      | Adaptive EQ Status                                       | Go      |

Complex bit access types are encoded to fit into small table cells.  $\pm$  8-24 shows the codes that are used for access types in this section.

47

Product Folder Links: TDP1204



表 8-24. TDP1204 Access Type Codes

| Access Type            | Code    | Description                            |  |  |
|------------------------|---------|----------------------------------------|--|--|
| Read Type              |         |                                        |  |  |
| Н                      | Н       | Set or cleared by hardware             |  |  |
| R                      | R       | Read                                   |  |  |
| RH                     | R<br>H  | Read<br>Set or cleared by hardware     |  |  |
| Write Type             |         |                                        |  |  |
| W                      | W       | Write                                  |  |  |
| W1S                    | W<br>1S | Write<br>1 to set                      |  |  |
| WtoP                   | W       | Write                                  |  |  |
| Reset or Default Value |         |                                        |  |  |
| -n                     |         | Value after reset or the default value |  |  |

## 8.5.1.1 REV\_ID Register (Offset = 8h) [Reset = 03h]

REV\_ID is shown in 表 8-25.

Return to the Summary Table.

## 表 8-25. REV\_ID Register Field Descriptions

| Bit | Field  | Туре | Reset | Description      |
|-----|--------|------|-------|------------------|
| 7-0 | REV_ID | RH   | 3h    | Device revision. |

## 8.5.1.2 PD\_RST Register (Offset = 9h) [Reset = 01h]

資料に関するフィードバック(ご意見やお問い合わせ)を送信

PD\_RST is shown in 表 8-26.

Return to the Summary Table.

## 表 8-26. PD\_RST Register Field Descriptions

| Bit | Field                  | Туре  | Reset | Description                                                                                                                                                                                                                                                                                                                  |
|-----|------------------------|-------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     |                        | 1900  |       | •                                                                                                                                                                                                                                                                                                                            |
| 7   | SOFT_RST               | HWtoP | 0h    | Writing a 1 to this field resets all fields                                                                                                                                                                                                                                                                                  |
| 6   | SCDC_SOFT_RST          | HWtoP | 0h    | Writing a 1 to this field resets the fields in the SCDC registers 20h, 31h, 35h, 41h and 42h.                                                                                                                                                                                                                                |
| 5   | RESERVED               | R     | 0h    | Reserved                                                                                                                                                                                                                                                                                                                     |
| 4   | RESERVED               | R/W   | 0h    | Reserved                                                                                                                                                                                                                                                                                                                     |
| 3   | RESERVED               | R     | 0h    | Reserved                                                                                                                                                                                                                                                                                                                     |
| 2   | HPD_PWRDWN_DISABL<br>E | R/W   | Oh    | Mode to ignore HPD pin and always enter active state unless PD_EN is high 0h = Automatically enter power down based on HPD_IN 1h = Always remain in active state or Standby                                                                                                                                                  |
| 1   | STANDBY_DISABLE        | R/W   | Oh    | When high, Standby state is disabled and the device will immediately enter active mode with all lanes enabled when not in power down.  When low, the device will enter Standby state when exiting power down and wait for incoming data before entering active mode.  0h = Standby state enabled 1h = Standby state disabled |

Product Folder Links: TDP1204

English Data Sheet: SLLSFI6

## 表 8-26. PD\_RST Register Field Descriptions (続き)

| Bit | Field | Туре | Reset | Description                                                                                                                                                                                       |
|-----|-------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | PD_EN | R/W  |       | I2C power down. Software should clear this field after it has completed initialization. HPD_OUT will be asserted low when this field is set.  0h = Normal operation 1h = Forced power down by I2C |

## 8.5.1.3 MISC\_CONTROL Register (Offset = Ah) [Reset = 08h]

MISC\_CONTROL is shown in 表 8-27.

Return to the Summary Table.

## 表 8-27. MISC\_CONTROL Register Field Descriptions

| Bit | Field            | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                  |
|-----|------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | LANE_SWAP        | R/W  | 0h    | This field swaps the input and output lanes.  0h = No lanes swapped  1h = Both input and output lanes swapped                                                                                                                                                                                                                                                                                |
| 6   | RESERVED         | R/W  | 0h    | Reserved                                                                                                                                                                                                                                                                                                                                                                                     |
| 5   | RX_TERM_DISABLE  | R/W  | 0h    | When set will disable Rx termination.  0h = Enabled when HPD_IN high.  1h = Disable                                                                                                                                                                                                                                                                                                          |
| 4   | HPD_OUT_SEL      | R/W  | 0h    | Selects whether HPD_OUT is push/pull or open-drain. 0h = Push Pull 1h = Open Drain                                                                                                                                                                                                                                                                                                           |
| 3   | EQ_SNOOP_CTRL    | R/W  | 1h    | Control whether Rx EQ is adjusted in response to snooped TXFFE when TXFFE snooping is enabled through registers 41h and 42h.  0h = Rx EQ automatically adjusted for TXFFE  1h = Rx EQ is fixed                                                                                                                                                                                               |
| 2   | RATE_SNOOP_CTRL  | R/W  | 0h    | Control snooping of HDMI rates. When snooping is disabled, correct HDMI rate must be written through I2C to registers 20h and 31h. 0h = Snooping enabled 1h = Snooping disabled                                                                                                                                                                                                              |
| 1-0 | TXFFE_SNOOP_CTRL | R/W  | Oh    | Control snooping of TXFFE  0h = DDC snooping through registers 35h, 41h and 42h  1h = DDC snooping disabled. TXFFE controlled through I2C writes to 35h, 41h and 42h  2h = DDC snooping disabled. TXFFE controlled through writes to CLK_TXFFE, D0_TXFFE, D1_TXFFE, and D2_TXFFE  3h = DDC snooping disabled. TXFFE controlled through writes to CLK_TXFFE, D0_TXFFE, D1_TXFFE, and D2_TXFFE |

## 8.5.1.4 GBL\_SLEW\_CTRL Register (Offset = Bh) [Reset = 34h]

GBL\_SLEW\_CTRL is shown in 表 8-28.

Return to the Summary Table.

## 表 8-28. GBL\_SLEW\_CTRL Register Field Descriptions

| Bit | Field    | Туре | Reset | Description                                                                                                                        |
|-----|----------|------|-------|------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RESERVED | R    | 0h    | Reserved                                                                                                                           |
| 6-4 | SLEW_3G  | R/W  |       | Field controls slew rate for HDMI 1.4 data lane and HDMI 2.1 3 Gbps FRL data lanes.  0h = slowest edge rate 7h = fastest edge rate |
| 3   | RESERVED | R    | 0h    | Reserved                                                                                                                           |

Product Folder Links: TDP1204



## 表 8-28. GBL\_SLEW\_CTRL Register Field Descriptions (続き)

| Bit | Field   | Туре | Reset | Description                                                                                                                        |
|-----|---------|------|-------|------------------------------------------------------------------------------------------------------------------------------------|
| 2-0 | SLEW_6G | R/W  | 4h    | Field controls slew rate for HDMI 2.0 data lanes and HDMI 2.1 6 Gbps FRL data lanes. 0h = slowest edge rate 7h = fastest edge rate |

## 8.5.1.5 GBL\_SLEW\_CTRL2 Register (Offset = Ch) [Reset = 71h]

GBL\_SLEW\_CTRL2 is shown in 表 8-29.

Return to the Summary Table.

### 表 8-29. GBL\_SLEW\_CTRL2 Register Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                                                                                         |
|-----|---------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RESERVED      | R    | 0h    | Reserved                                                                                                                            |
| 6-4 | SLEW_8G10G12G | R/W  | 7h    | Field controls slew rate for data lanes for 8 Gbps, 10 Gbps and 12 Gbps FRL datarates 0h = slowest edge rate 7h = fastest edge rate |
| 3   | RESERVED      | R    | 0h    | Reserved                                                                                                                            |
| 2-0 | SLEW_CLK      | R/W  | 1h    | Field control slew rate of clock lane in HDMI 1.4b and HDMI 2.0 modes.  0h = slowest edge rate 7h = fastest edge rate               |

## 8.5.1.6 GBL\_CTRL1 Register (Offset = Dh) [Reset = 22h]

資料に関するフィードバック(ご意見やお問い合わせ)を送信

GBL\_CTRL1 is shown in 表 8-30.

Return to the Summary Table.

## 表 8-30. GBL\_CTRL1 Register Field Descriptions

| Bit | Field              | Туре | Reset | Description                                                                                                                                                                                                              |
|-----|--------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | GLOBAL_LINR_EN     | R/W  | Oh    | Global control for selecting between linear redriver or limited redriver.  0h = Limited  1h = Linear                                                                                                                     |
| 6   | TX_AC_EN           | R/W  | 0h    | Controls selection of ac-coupled or dc-coupled TX termination. When AC-coupled is enabled, 50 $\Omega$ termination on both P and N to VCC will be enabled. 0h = dc-coupled 1h = ac-coupled                               |
| 5-4 | GLOBAL_DCG         | R/W  | 2h    | CTLE DCGain for all lane.<br>0h = -3  dB<br>1h = -3  dB<br>2h = 0  dB<br>3h = +1  dB                                                                                                                                     |
| 3   | TXTERM_AUTO_HDMI14 | R/W  | 0h    | Selects between no termination and 300 $\Omega$ s when TERM = 2h and operating in HDMI1.4. 0h = No termination for clock less than or equal to 165 MHz and 300 $\Omega$ for clock greater than 225 MHz 1h = 300 $\Omega$ |
| 2   | CTLEBYP_EN         | R/W  | 0h    | Selects whether or not CTLE bypass is enabled or not when GLOBAL_DCG is set to 2h and EQ set to 0h.  0h = CTLE bypass disabled  1h = CTLE bypass enabled                                                                 |

Product Folder Links: TDP1204

## 表 8-30. GBL\_CTRL1 Register Field Descriptions (続き)

| Bit | Field | Туре | Reset | Description                                                                                                   |
|-----|-------|------|-------|---------------------------------------------------------------------------------------------------------------|
| 1-0 | TERM  | R/W  |       | TX termination control 0h = No termination 1h = 300 $\Omega$ 2h = Automatic based HDMI mode 3h = 100 $\Omega$ |

## 8.5.1.7 GBL\_CTLE\_CTRL Register (Offset = Eh) [Reset = 3Fh]

GBL\_CTLE\_CTRL is shown in 表 8-31.

Return to the Summary Table.

## 表 8-31. GBL\_CTLE\_CTRL Register Field Descriptions

| D:4 |                 |      |       | Resembles                                                                                                                                                                                                                                              |
|-----|-----------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Field           | Туре | Reset | Description                                                                                                                                                                                                                                            |
| 7-6 | GLOBAL_CTLEBW   | R/W  | 0h    | CTLE bandwidth control. 0 is lowest and 3h is highest.                                                                                                                                                                                                 |
| 5-4 | HDMI14_CTLE_SEL | R/W  | 3h    | Selects the CTLE used when datarate is HDMI 1.4. Value programmed into this field will apply to data lanes only. Clock lane will always use 3 Gbps CTLE.  0h = 3 Gbps CTLE 1h = 6 Gbps CTLE 2h = Auto select based on snoop datarate 3h = 12 Gbps CTLE |
| 3-2 | HDMI20_CTLE_SEL | R/W  | 3h    | Selects the CTLE used when datarate is HDMI 2.0. Value programmed into this field will apply to data lanes only. Clock lane will always use 3 Gbps CTLE.  0h = 3 Gbps CTLE 1h = 6 Gbps CTLE 2h = Auto select based on snoop datarate 3h = 12 Gbps CTLE |
| 1-0 | HDMI21_CTLE_SEL | R/W  | 3h    | Selects the CTLE used when datarate is HDMI 2.1. Value programmed into this field will apply to all four lanes.  0h = 3 Gbps CTLE  1h = 6 Gbps CTLE  2h = Auto select based on snoop datarate  3h = 12 Gbps CTLE                                       |

## 8.5.1.8 DDC\_CFG Register (Offset = 10h) [Reset = 02h]

DDC\_CFG is shown in 表 8-32.

Return to the Summary Table.

## 表 8-32. DDC\_CFG Register Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                                                                                                                                                                                            |
|-----|---------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-2 | RESERVED      | R    | 0h    | Reserved                                                                                                                                                                                                                               |
| 1   | DDC_LV_DCC_EN | R/W  | 1h    | Controls whether duty cycle correction is enabled for DDC LV side.  0h = DCC disabled  1h = DCC enabled                                                                                                                                |
| 0   | DDCBUF_EN     | R/W  | 0h    | Controls whether or not DDC buffer is enabled. Regardless of the state of this field, the device will always disable the DDC buffer anytime HPD_IN is low or when PD_EN field is 1.  0h = DDC Buffer Disabled  1h = DDC Buffer Enabled |

Product Folder Links: TDP1204

Copyright © 2023 Texas Instruments Incorporated

資料に関するフィードバック(ご意見やお問い合わせ)を送信

51



## 8.5.1.9 LANE\_ENABLE Register (Offset = 11h) [Reset = 5Fh]

LANE\_ENABLE is shown in 表 8-33.

Return to the Summary Table.

## 表 8-33. LANE\_ENABLE Register Field Descriptions

| Bit | Field       | Туре | Reset | Description                                                                                                                                                        |
|-----|-------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-6 | HDMI20_VOD  | R/W  | 1h    | VOD control for limited redriver in HDMI 2.0 0h = Use values in CLK_VOD, D0_VOD, D1_VOD and D2_VOD 1h = Default (1000 mV) 2h = Default - 5% 3h = Default + 5%      |
| 5-4 | HDMI14_VOD  | R/W  | 1h    | VOD control for limited redriver in HDMI 1.4  0h = Use values in CLK_VOD, D0_VOD, D1_VOD and D2_VOD  1h = Default (1000 mV)  2h = Default - 5%  3h = Default - 10% |
| 3   | CLK_LANE_EN | R/W  | 1h    | Enable for CLK lane 0h = Disabled 1h = Enabled                                                                                                                     |
| 2   | D0_LANE_EN  | R/W  | 1h    | Enable for D0 lane 0h = Disabled 1h = Enabled                                                                                                                      |
| 1   | D1_LANE_EN  | R/W  | 1h    | Enable for D0 lane 0h = Disabled 1h = Enabled                                                                                                                      |
| 0   | D2_LANE_EN  | R/W  | 1h    | Enable for D0 lane 0h = Disabled 1h = Enabled                                                                                                                      |

## 8.5.1.10 CLK\_CONFIG1 Register (Offset = 12h) [Reset = 03h]

CLK\_CONFIG1 is shown in 表 8-34.

Return to the Summary Table.

## 表 8-34. CLK\_CONFIG1 Register Field Descriptions

| Bit | Field     | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                 |
|-----|-----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RESERVED  | R    | 0h    | Reserved                                                                                                                                                                                                                                                                                                                    |
| 6-4 | CLK_TXFFE | R/W  | Oh    | TXFFE control for CLK lane. This field is only honored in HDMI 2.1. $0h = 0.0 \text{ dB}$ $1h = 3.5 \text{ dB}$ $2h = 6.0 \text{ dB}$ $3h = \text{Reserved}$ $4h = -1.5 \text{ dB}$ $5h = -2.5 \text{ dB}$ $6h = -3.5 \text{ dB}$ $7h = -4.8 \text{ dB}$                                                                    |
| 3   | RESERVED  | R    | 0h    | Reserved                                                                                                                                                                                                                                                                                                                    |
| 2-0 | CLK_VOD   | R/W  | 3h    | Differential Swing control for CLK lane.  0h = Limited -15% Linear 800 mV  1h = Limited -10% Linear 900 mV  2h = Limited - 5% Linear 1000 mV  3h = Limited 800 mV Linear 1200 mV  4h = Limited +5% Linear Reserved  5h = Limited +10% Linear Reserved  6h = Limited +15% Linear Reserved  7h = Limited +20% Linear Reserved |

*資料に関するフィードバック (ご意見やお問い合わせ) を送信*Product Folder Links: *TDP1204* 

## 8.5.1.11 CLK\_CONFIG2 Register (Offset = 13h) [Reset = 00h]

CLK\_CONFIG2 is shown in 表 8-35.

Return to the Summary Table.

## 表 8-35. CLK\_CONFIG2 Register Field Descriptions

| Bit | Field    | Туре | Reset | Description                                                                               |
|-----|----------|------|-------|-------------------------------------------------------------------------------------------|
| 7-4 | RESERVED | R    | 0h    | Reserved                                                                                  |
| 3-0 | CLK_EQ   | R/W  |       | EQ control for CLK lane. This field is only honored in HDMI 2.1.  0h = Min EQ Fh = Max EQ |

## 8.5.1.12 D0\_CONFIG1 Register (Offset = 14h) [Reset = 03h]

D0\_CONFIG1 is shown in 表 8-36.

Return to the Summary Table.

## 表 8-36. D0 CONFIG1 Register Field Descriptions

|     |          | 5-36. DU_C | JNFIG1 Re | gister Field Descriptions                                                                                                                                                                                                                                                                                                  |
|-----|----------|------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Field    | Туре       | Reset     | Description                                                                                                                                                                                                                                                                                                                |
| 7   | RESERVED | R          | 0h        | Reserved                                                                                                                                                                                                                                                                                                                   |
| 6-4 | D0_TXFFE | R/W        | Oh        | TXFFE control for D0 lane.<br>0h = 0.0 dB<br>1h = 3.5 dB<br>2h = 6.0 dB<br>3h = Reserved<br>4h = -1.5 dB<br>5h = -2.5 dB<br>6h = -3.5 dB<br>7h = -4.8 dB                                                                                                                                                                   |
| 3   | RESERVED | R          | 0h        | Reserved                                                                                                                                                                                                                                                                                                                   |
| 2-0 | D0_VOD   | R/W        | 3h        | Differential Swing control for D0 lane.  0h = Limited -15% Linear 800 mV  1h = Limited -10% Linear 900 mV  2h = Limited -5% Linear 1000 mV  3h = Limited 1000 mV Linear 1200 mV  4h = Limited +5% Linear Reserved  5h = Limited +10% Linear Reserved  6h = Limited +15% Linear Reserved  7h = Limited +20% Linear Reserved |

### 8.5.1.13 D0\_CONFIG2 Register (Offset = 15h) [Reset = 00h]

D0\_CONFIG2 is shown in 表 8-37.

Return to the Summary Table.

## 表 8-37. D0\_CONFIG2 Register Field Descriptions

| Bit | Field    | Туре | Reset | Description                                      |
|-----|----------|------|-------|--------------------------------------------------|
| 7-4 | RESERVED | R    | 0h    | Reserved                                         |
| 3-0 | D0_EQ    | R/W  |       | EQ control for D0 lane.  0h = Min EQ Fh = Max EQ |

Product Folder Links: TDP1204

Copyright © 2023 Texas Instruments Incorporated

資料に関するフィードバック(ご意見やお問い合わせ)を送信

53

## 8.5.1.14 D1\_CONFIG1 Register (Offset = 16h) [Reset = 03h]

D1\_CONFIG1 is shown in 表 8-38.

Return to the Summary Table.

表 8-38. D1\_CONFIG1 Register Field Descriptions

| Bit | Field    | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                 |
|-----|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RESERVED | R    | 0h    | Reserved                                                                                                                                                                                                                                                                                                                    |
| 6-4 | D1_TXFFE | R/W  | Oh    | TXFFE control for D1 lane. 0h = 0.0 dB 1h = 3.5 dB 2h = 6.0 dB 3h = Reserved 4h = -1.5 dB 5h = -2.5 dB 6h = -3.5 dB 7h = -4.8 dB                                                                                                                                                                                            |
| 3   | RESERVED | R    | 0h    | Reserved                                                                                                                                                                                                                                                                                                                    |
| 2-0 | D1_VOD   | R/W  | 3h    | Differential Swing control for D1 lane.  0h = Limited -15% Linear 800 mV  1h = Limited -10% Linear 900 mV  2h = Limited - 5% Linear 1000 mV  3h = Limited 1000 mV Linear 1200 mV  4h = Limited +5% Linear Reserved  5h = Limited +10% Linear Reserved  6h = Limited +15% Linear Reserved  7h = Limited +20% Linear Reserved |

## 8.5.1.15 D1\_CONFIG2 Register (Offset = 17h) [Reset = 00h]

D1\_CONFIG2 is shown in 表 8-39.

Return to the Summary Table.

### 表 8-39. D1\_CONFIG2 Register Field Descriptions

| Bit | Field    | Туре | Reset | Description                                    |
|-----|----------|------|-------|------------------------------------------------|
| 7-4 | RESERVED | R    | 0h    | Reserved                                       |
| 3-0 | D1_EQ    | R/W  |       | EQ control for D1 lane 0h = Min EQ Fh = Max EQ |

### 8.5.1.16 D2\_CONFIG1 Register (Offset = 18h) [Reset = 03h]

D2\_CONFIG1 is shown in 表 8-40.

Return to the Summary Table.

### 表 8-40. D2\_CONFIG1 Register Field Descriptions

| Bit | Field    | Туре | Reset | Description                                                                                                                     |
|-----|----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------|
| 7   | RESERVED | R    | 0h    | Reserved                                                                                                                        |
| 6-4 | D2_TXFFE | R/W  | Oh    | TXFFE control for D2 lane 0h = 0.0 dB 1h = 3.5 dB 2h = 6.0 dB 3h = Reserved 4h = -1.5 dB 5h = -2.5 dB 6h = -3.5 dB 7h = -4.8 dB |

資料に関するフィードバック(ご意見やお問い合わせ) を送信

Copyright © 2023 Texas Instruments Incorporated

表 8-40. D2\_CONFIG1 Register Field Descriptions (続き)

|     | St 0-40. DZ_OOM TOT Register Field Descriptions (Maca) |      |       |                                                                                                                                                                                                                                                                                                                             |  |  |  |
|-----|--------------------------------------------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit | Field                                                  | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                 |  |  |  |
| 3   | RESERVED                                               | R    | 0h    | Reserved                                                                                                                                                                                                                                                                                                                    |  |  |  |
| 2-0 | D2_VOD                                                 | R/W  | 3h    | Differential Swing control for D2 lane.  0h = Limited -15% Linear 800 mV  1h = Limited -10% Linear 900 mV  2h = Limited - 5% Linear 1000 mV  3h = Limited 1000 mV Linear 1200 mV  4h = Limited +5% Linear Reserved  5h = Limited +10% Linear Reserved  6h = Limited +15% Linear Reserved  7h = Limited +20% Linear Reserved |  |  |  |

## 8.5.1.17 D2\_CONFIG2 Register (Offset = 19h) [Reset = 00h]

D2\_CONFIG2 is shown in 表 8-41.

Return to the Summary Table.

## 表 8-41. D2\_CONFIG2 Register Field Descriptions

| Bit | Field    | Туре | Reset | Description                                      |
|-----|----------|------|-------|--------------------------------------------------|
| 7-4 | RESERVED | R    | 0h    | Reserved                                         |
| 3-0 | D2_EQ    | R/W  |       | EQ control for D2 lane.  0h = Min EQ Fh = Max EQ |

## 8.5.1.18 SIGDET\_TH\_CFG Register (Offset = 1Ah) [Reset = 44h]

SIGDET\_TH\_CFG is shown in 表 8-42.

Return to the Summary Table.

## 表 8-42. SIGDET\_TH\_CFG Register Field Descriptions

| Bit | Field           | Туре | Reset | Description                                                                                                                                                                                                                                   |
|-----|-----------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RESERVED        | R    | 0h    | Reserved                                                                                                                                                                                                                                      |
| 6-4 | CFG_SIGDET_HYST | R/W  | 4h    | Controls the SIGDET hysteresis. Value programmed into this field plus value programmed into CFG_SIGDET_VTH field defines the SIGDET assert threshold.  0h = 0 mV 1h = 12 mV 2h = 25 mV 3h = 37 mV 4h = 55 mV 5h = 63 mV 6h = 75 mV 7h = 90 mV |
| 3   | RESERVED        | R    | 0h    | Reserved                                                                                                                                                                                                                                      |
| 2-0 | CFG_SIGDET_VTH  | R/W  | 4h    | Controls the SIGDET de-assert voltage threshold.  0h = 58 mV 1h = 60 mV 2h = 72 mV 3h = 84 mV 4h = 95 mV 5h = 108 mV 6h = 120 mV 7h = 135 mV                                                                                                  |

Product Folder Links: TDP1204

Copyright © 2023 Texas Instruments Incorporated

資料に関するフィードバック(ご意見やお問い合わせ)を送信

55



## 8.5.1.19 GBL\_STATUS Register (Offset = 1Ch) [Reset = 00h]

GBL\_STATUS is shown in 表 8-43.

Return to the Summary Table.

表 8-43. GBL\_STATUS Register Field Descriptions

| Bit | Field          | Туре | Reset | Description       |
|-----|----------------|------|-------|-------------------|
| 7   | PD_STATUS      | RH   | 0h    | Power Down status |
| 6   | STANDBY_STATUS | RH   | 0h    | Standby Status    |
| 5-0 | RESERVED       | R    | 0h    | Reserved          |

## 8.5.1.20 AEQ\_CONTROL1 Register (Offset = 1Dh) [Reset = F3h]

AEQ\_CONTROL1 is shown in 表 8-44.

Return to the Summary Table.

表 8-44. AEQ\_CONTROL1 Register Field Descriptions

| Bit | Field            | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----|------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | FULLAEQ_UPPER_EQ | R/W  | Fh    | Maximum EQ value to check for full AEQ mode                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 3-2 | AEQ_PATTERN_CTRL | R/W  | Oh    | Control how link training pattern snooping for EQ adaptation 0h = Require a read of pattern register 41h/42h after a rate change. Allow eq adaptation for patterns 0, 5, 6, 7, and 8. 1h = Require a read of pattern register 41h/42h after a rate change. Allow eq adaptation for patterns 5, 6, 7, and 8. 2h = Allow eq adaptation for patterns 0, 5, 6, 7, and 8. No need for read after rate change 3h = Allow eq adaptation for patterns 5, 6, 7, and 8. No need for read after rate change. |
| 1   | AEQ_START_CTRL   | R/W  | 1h    | Control whether starts based on signal detect or both signal detect and FLT_UPDATE cleared 0h = Only require signal detect 1h = Require signal detect and clearing of FLT_UPDATE                                                                                                                                                                                                                                                                                                                  |
| 0   | AEQ_TX_DELAY_EN  | R/W  | 1h    | Control whether TX remains disabled during EQ adaptation 0h = TX active during adaptation 1h = TX disabled during adaptation                                                                                                                                                                                                                                                                                                                                                                      |

## 8.5.1.21 AEQ\_CONTROL2 Register (Offset = 1Eh) [Reset = 00h]

資料に関するフィードバック(ご意見やお問い合わせ)を送信

AEQ\_CONTROL2 is shown in 表 8-45.

Return to the Summary Table.

表 8-45. AEQ\_CONTROL2 Register Field Descriptions

| Bit | Field        | Туре | Reset | Description                                                                                                                                       |
|-----|--------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | AEQ_MODE     | R/W  | 0h    | Selects between two Adaption modes  0h = AEQ with hits counted at mideye for every EQ.  1h = AEQ with hits counted at mideye only for EQ equal 0. |
| 6   | AEQ_EN       | R/W  | 0h    | Controls whether or not adaptive EQ is enabled.  0h = AEQ disabled  1h = AEQ enabled                                                              |
| 5-4 | RESERVED     | R/W  | 0h    | Reserved                                                                                                                                          |
| 3   | OVER_EQ_SIGN | R/W  | Oh    | Selects the sign for OVER_EQ_CTRL field.  0h = positive 1h = negative                                                                             |

Product Folder Links: TDP1204

表 8-45. AEQ\_CONTROL2 Register Field Descriptions (続き)

|     |              | <del>-</del> |       | greet French Brothe (Myse)                                                                                                                                                                                                                                                                                                                                  |
|-----|--------------|--------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Field        | Туре         | Reset | Description                                                                                                                                                                                                                                                                                                                                                 |
| 2-0 | OVER_EQ_CTRL | R/W          | 0h    | This field will increase or decrease the AEQ by value programmed into this field. For example, full AEQ value is 6 and this field is programmed to 2 and OVER_EQ_SIGN = 0, then EQ value used will be 8. This field is only used in Full AEQ mode.  0h = 0 or -8 1h = 1 or -7 2h = 2 or -6 3h = 3 or -5 4h = 4 or -4 5h = 5 or -3 6h = 6 or -2 7h = 7 or -1 |

## 8.5.1.22 SCDC\_TMDS\_CONFIG Register (Offset = 20h) [Reset = 00h]

SCDC\_TMDS\_CONFIG is shown in 表 8-46.

Return to the Summary Table.

表 8-46. SCDC\_TMDS\_CONFIG Register Field Descriptions

| Bit | Field          | Туре | Reset | Description                                                                                                                                           |
|-----|----------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-2 | RESERVED       | R    | 0h    | Reserved                                                                                                                                              |
| 1   | TMDS_CLK_RATIO | RH/W | 0h    | TMDS Bit Period to TMDS Clock Period Ratio. Reads last value snooped through DDC read/write or I2C write.  0h = 1/10 (HDMI 1.4b) 1h = 1/40 (HDMI 2.0) |
| 0   | RESERVED       | R    | 0h    | Reserved                                                                                                                                              |

## 8.5.1.23 SCDC\_SINK\_CONFIG Register (Offset = 31h) [Reset = 00h]

SCDC\_SINK\_CONFIG is shown in 表 8-47.

Return to the Summary Table.

#### 表 8-47. SCDC SINK CONFIG Register Field Descriptions

|     | 20         |      |       | 2 Register Field Descriptions                                                                                                                                                                                                                               |
|-----|------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Field      | Туре | Reset | Description                                                                                                                                                                                                                                                 |
| 7-4 | FFE_LEVELS | RH/W | 0h    | Indicates the maximum TXFFE level supported for the current FRL rate. Read last value snooped through DDC read/write or I2C write.  0h = Only TXFFE0 supported 1h = TXFFE0-1 supported 2h = TXFFE0-2 supported 3h = TXFFE0-3 supported                      |
| 3-0 | FRL_RATE   | RH/W | Oh    | Selects FRL rate and lane count. Read last value snooped through DDC read/write or I2C write.  0h = Disable FRL 1h = 3 Gbps on 3 lanes 2h = 6 Gbps on 3 lanes 3h = 6 Gbps on 4 lanes 4h = 8 Gbps on 4 lanes 5h = 10 Gbps on 4 lanes 6h = 12 Gbps on 4 lanes |

## 8.5.1.24 SCDC\_SRC\_TEST Register (Offset = 35h) [Reset = 00h]

SCDC\_SRC\_TEST is shown in 表 8-48.



Return to the Summary Table.

## 表 8-48. SCDC\_SRC\_TEST Register Field Descriptions

| Bit | Field            | Туре | Reset | Description                                                                                                                                           |
|-----|------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-6 | RESERVED         | R    | 0h    | Reserved                                                                                                                                              |
| 5   | FLT_NO_TIMEOUT   | RH/W | 0h    | Set by sink test equipment to have source not time out during FRL link training 0h = Normal operation 1h = Source does not timeout                    |
| 4   | RESERVED         | R    | 0h    | Reserved                                                                                                                                              |
| 3   | TX_NO_FFE        | RH/W | 0h    | Test mode to disable FFE. Read last value snooped through DDC read/write or I2C write.  0h = Normal TXFFE  1h = TX sent with no FFE                   |
| 2   | TX_DEEMPH_ONLY   | RH/W | 0h    | Test mode to enable de-emphasis only. Read last value snooped through DDC read/write or I2C write.  0h = Normal TXFFE  1h = TX sent de-emphasis only  |
| 1   | TX_PRESHOOT_ONLY | RH/W | 0h    | Test mode to enable pre-shoot only. Read last value snooped through DDC read/write or I2C write.  0h = Normal TXFFE  1h = TX sent with pre-shoot only |
| 0   | RESERVED         | R    | 0h    | Reserved                                                                                                                                              |

## 8.5.1.25 SCDC\_STATUS10 Register (Offset = 41h) [Reset = 00h]

SCDC\_STATUS10 is shown in 表 8-49.

Return to the Summary Table.

## 表 8-49. SCDC\_STATUS10 Register Field Descriptions

| Bit | Field       | Туре | Reset | Description                                                                                                                                                                                                                                                                                 |
|-----|-------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | LN1_LTP_REQ | RH/W | 0h    | Link training pattern request for lane 1. Reads last value read through DDC or written through I2C. A DDC read/I2C write of Eh advances the current FFE level for this lane saturating at the value of FFE_LEVELS. A DDC read/I2C write of Fh clears for FFE level for all lanes to TXFFE0. |
| 3-0 | LN0_LTP_REQ | RH/W | 0h    | Link training pattern request for lane 0. Reads last value read through DDC or written through I2C. A DDC read/I2C write of Eh advances the current FFE level for this lane saturating at the value of FFE_LEVELS. A DDC read/I2C write of Fh clears for FFE level for all lanes to TXFFE0. |

## 8.5.1.26 SCDC\_STATUS32 Register (Offset = 42h) [Reset = 00h]

SCDC\_STATUS32 is shown in 表 8-50.

Return to the Summary Table.

## 表 8-50. SCDC\_STATUS32 Register Field Descriptions

| Bit | Field       | Туре | Reset | Description                                                                                                                                                                                                                                                                                 |
|-----|-------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | LN3_LTP_REQ | RH/W |       | Link training pattern request for lane 3. Reads last value read through DDC or written through I2C. A DDC read/I2C write of Eh advances the current FFE level for this lane saturating at the value of FFE_LEVELS. A DDC read/I2C write of Fh clears for FFE level for all lanes to TXFFE0. |

Product Folder Links: TDP1204

資料に関するフィードバック(ご意見やお問い合わせ)を送信

表 8-50. SCDC\_STATUS32 Register Field Descriptions (続き)

| Bit | Field       | Туре | Reset | Description                                                                                                                                                                                                                                                                                 |
|-----|-------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3-0 | LN2_LTP_REQ | RH/W |       | Link training pattern request for lane 2. Reads last value read through DDC or written through I2C. A DDC read/I2C write of Eh advances the current FFE level for this lane saturating at the value of FFE_LEVELS. A DDC read/I2C write of Fh clears for FFE level for all lanes to TXFFE0. |

## 8.5.1.27 AEQ\_STATUS Register (Offset = 50h) [Reset = 80h]

AEQ\_STATUS is shown in 表 8-51.

Return to the Summary Table.

## 表 8-51. AEQ\_STATUS Register Field Descriptions

|     | 2, 0 0 11 7 12 4 2 1 1 1 1 0 0 1 1 1 1 1 1 1 1 1 1 1 1 1 |      |       |                                                                                                                                                                                                                  |  |  |  |  |  |
|-----|----------------------------------------------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Bit | Field                                                    | Туре | Reset | Description                                                                                                                                                                                                      |  |  |  |  |  |
| 7   | AEQDONE_STAT                                             | RH   | 1h    | This field is low while AEQ is active and high when it is done. It is valid when FRL training and AEQ_EN = 1 or when FORCE_AEQ_EN = 1 and HW has reset FORCE_AEQ back to 0. 0h = AEQ is running 1h = AEQ is done |  |  |  |  |  |
| 6   | AEQ_HC_OVERFLOW                                          | RH   | 0h    | 13-bit AEQ hit counter overflow status                                                                                                                                                                           |  |  |  |  |  |
| 5   | RESERVED                                                 | R    | 0h    | Reserved                                                                                                                                                                                                         |  |  |  |  |  |
| 4   | RXD1_DONE_STAT                                           | RH   | 0h    | This flag is set after DAC wait timer expires.                                                                                                                                                                   |  |  |  |  |  |
| 3-0 | RXD1_AEQ_STAT                                            | RH   | 0h    | Optimal EQ determined by FSM after the completion of Full AEQ. This field will include the value programmed into OVER_EQ_CTRL field.                                                                             |  |  |  |  |  |

## 8.5.1.28 AEQ\_STATUS2 Register (Offset = 51h) [Reset = 00h]

AEQ\_STATUS2 is shown in 表 8-52.

Return to the Summary Table.

## 表 8-52. AEQ\_STATUS2 Register Field Descriptions

| Bit | Field          | Туре | Reset | Description                                                            |
|-----|----------------|------|-------|------------------------------------------------------------------------|
| 7   | RESERVED       | R    | 0h    | Reserved                                                               |
| 6-4 | VOD_RANGE_STAT | RH   | 0h    | VOD range selected by the last AEQ run                                 |
| 3-0 | AEQ_EYE_STAT   | RH   | 0h    | EYE status from the last AEQ run. Relative to the maximum limit of 15. |



## 9 Application and Implementation

注

以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。

TDP1204 is designed to accept AC or DC-coupled HDMI input signals. The device provides signal conditioning and level shifting functions to drive a compliant HDMI source connector. The device can be used in an HDMI sink application such as monitor or TV. The TDP1204 can also be used as an DP/HDMI redriver in an embedded application. In many major PC or gaming systems APU/GPU will provide AC-coupled HDMI signals. TDP1204 is suitable for such platforms.

## 9.1 Application Information

The TDP1204 is designed to work in source applications such as Blu-ray<sup>™</sup> DVD player, gaming system, desktops, notebooks, or audio video receivers (AVR) and in sink applications such as TV or monitors. The following sections provide design considerations for various types of applications.

## 9.2 Typical Source-Side Application

☑ 9-1 shows a schematic representation of what is considered a standard source implementation.



図 9-1. TDP1204 in Source Side Application

かせ) を送信 Copyright © 2023 Texas Instruments Incorporated Product Folder Links: *TDP1204* 

### 9.2.1 Design Requirements

The TDP1204 can be designed into many different applications. In all the applications there are certain requirements for the system to work properly. The EN pin must have a 0.1- $\mu$ F capacitor to ground. The processor can drive the EN pin, but the EN pin needs to change states (low to high) after the voltage rails have stabilized. Using I<sup>2</sup>C is the best way to configure the device, but pin strapping is also provided as I<sup>2</sup>C and is not available in all cases. As sources may have many different naming conventions, it is necessary to confirm that the link between the source and the TDP1204 are correctly mapped. A Swap function is provided for the input pins in case signaling is reversed between the source and receptacle.  $\frac{1}{2}$  9-1 lists information on expected values to perform properly.

For this design example, the TDP1204 is assumed to be configured for pin-strap mode. If I2C mode is desired, the MODE pin should be set to "F" and software must configure TDP1204. For how to configure TDP1204, refer to セクション 8.4.1.

表 9-1. Design Parameters

| Design Parameter                                                                                                                                          | Value                                                                                                                                                                                                                          |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>CC</sub>                                                                                                                                           | 3.3-V                                                                                                                                                                                                                          |
| V <sub>IO</sub> (1.2-V, 1.8-V, or 3.3-V LVCMOS levels)                                                                                                    | 1.8-V                                                                                                                                                                                                                          |
| Maximum HDMI 2.1 FRL Datarate (3, 6, 8, 10, or 12-Gbps)                                                                                                   | 12-Gbps                                                                                                                                                                                                                        |
| Pin-strap or I2C mode (if I2C, then MODE = "F").                                                                                                          | Pin-strap                                                                                                                                                                                                                      |
| Pin Strap Mode.(MODE = "0", "R" or "1").                                                                                                                  | Mode = "0" (Fixed EQ with DDC Buffer support)                                                                                                                                                                                  |
| DDC Snoop Feature. (Y/N). Required when in pin strap. Optional in I2C mode.                                                                               | Yes                                                                                                                                                                                                                            |
| SWAP function (Y / N). In pin strap mode controlled by SDA/CFG1 pin.                                                                                      | No. SDA/CFG1 pin = L.                                                                                                                                                                                                          |
| DDC Level Shifter Support (Y / N)                                                                                                                         | Yes                                                                                                                                                                                                                            |
| HPD_IN to HPD_OUT Level Shifter Support (Y / N)                                                                                                           | Yes, HPD_OUT is used. If no, then HPD_OUT can be left floating.                                                                                                                                                                |
| Pre-Channel Length (表 9-2 provides the length restrictions)                                                                                               | Length = 8 inches (≅ 7.2-dB at 6-GHz insertion loss)                                                                                                                                                                           |
| Post-Channel Length (表 9-2 provides the length restrictions)                                                                                              | Length = 2 inches (≅ 1.8-dB at 6-GHz insertion loss)                                                                                                                                                                           |
| Limited or linear redriver mode?                                                                                                                          | Limited redriver (LINEAR_EN pin = "0").                                                                                                                                                                                        |
| TX is DC or AC-coupled to HDMI receptacle?                                                                                                                | DC-coupled. AC_EN pin = Low.                                                                                                                                                                                                   |
| GPU Launch Voltage (500 mV to 1200 mV) if using limited redriver mode. If using linear redriver mode, then refer to the GPU requirements listed in 表 8-4. | 500-mV                                                                                                                                                                                                                         |
| GPU HDMI 2.1 pre-shoot and de-emphasis levels used if using redriver in limited mode                                                                      | If MODE = "0" or "R", GPU's TX FFE pre-shoot and de-emphasis levels shall be set to 0-dB for all four TXFFE levels If MODE = "1", then GPU TXFFE pre-shoot and de-emphasis levels shall meet the requirements listed in 表 8-4. |
| CTLE HDMI Datarate Map (Map A, Map B, or Map C)                                                                                                           | Мар С                                                                                                                                                                                                                          |
| RX EQ (16 possible values. Value chosen based on pre-channel length).                                                                                     | EQ1 pin: "R"<br>ADDR/EQ0 pin: "R"<br>(7.5-dB)                                                                                                                                                                                  |
| TX Pre-emphasis. In pre-strap mode controlled by TXPRE pin.                                                                                               | Default 0-dB of pre-emphasis. Float TXPRE pin.                                                                                                                                                                                 |
| TX Swing. In pre-strap mode controlled by TXSWG pin.                                                                                                      | Default TX swing level. Float TXSWG pin.                                                                                                                                                                                       |



## 表 9-2. Source Layout and Component Placement Constraints

|                         |                                                                                 | •          |      |     |      |                    |
|-------------------------|---------------------------------------------------------------------------------|------------|------|-----|------|--------------------|
| Symbol                  | Parameter                                                                       | Condition  | Min  | Тур | Max  | Units              |
| R <sub>ESD</sub>        | External series resistor between ESD component and TDP1204                      |            | 0    |     | 2.5  | Ω                  |
| L <sub>AB</sub> (1) (2) | PCB trace length from GPU to TDP1204                                            | At 12-Gbps | 1    |     | 10   | inches             |
| L <sub>INTRA-AB</sub>   | Intra-pair skew from GPU to TDP1204                                             |            |      |     | 5    | mil                |
| L <sub>CD</sub> (1)     | PCB trace length from TDP1204 to receptacle                                     | At 12-Gbps | 0.75 |     | 2    | inches             |
| L <sub>INTRA-CD</sub>   | Intra-pair skew from TDP1204 to receptacle                                      |            |      |     | 5    | mil                |
| L <sub>CAP-RX</sub>     | PCB trace length from TDP1204 to optional external C <sub>AC-RX</sub> capacitor |            | 0.3  |     |      | inches             |
| L <sub>CAP-TX</sub>     | PCB trace length from TDP1204 to optional external C <sub>AC-TX</sub> capacitor |            | 0.3  |     |      | inches             |
| L <sub>ESD</sub>        | PCB trace length from ESD component to receptacle                               |            |      |     | 0.5  | inches             |
| L <sub>R_ESD</sub>      | PCB trace length from R <sub>ESD</sub> to ESD component                         |            |      |     | 0.25 | inches             |
| L <sub>INTER-PAIR</sub> | Inter-pair skew between all four channels (D0, D1, D2, and CLK)                 |            |      |     | 1    | inches             |
| IL <sub>PCB</sub>       | PCB trace insertion loss                                                        |            | 0.1  |     | 0.17 | dB / inch /<br>GHz |
| Z <sub>PCB_AB</sub>     | Differential impedance of L <sub>AB</sub>                                       |            | 75   |     | 110  | Ω                  |
| Z <sub>PCB_CD</sub>     | Differential impedance of L <sub>CD</sub>                                       |            | 90   |     | 110  | Ω                  |
| VIA <sub>AB</sub>       | Number of vias between GPU and TDP1204                                          |            |      |     | 2    | VIA                |
| VIA <sub>CD</sub>       | Number of vias between HDMI connector and TDP1204                               |            |      |     | 1    | VIA                |
| XTALK                   | Differential crosstalk between adjacent differential pairs on PCB.              | ≦ 3 GHz    |      |     | -24  | dB                 |

<sup>(1)</sup> Maximum distance assumes PCB trace insertion loss meets IL<sub>PCB</sub> requirement. If PCB trace insertion loss exceeds the maximum limit, then distance needs be reduced.

Product Folder Links: TDP1204

<sup>(2)</sup> Minimum distance assumes PCB trace insertion loss meets IL<sub>PCB</sub> requirement. If PCB trace insertion loss is less than the minimum limit, then distance needs to be increased.

<sup>(3)</sup> Calculation of channel length is the sum of  $L_{AB}$  and  $L_{CD}$ .



## 9.2.2 Detailed Design Procedure



図 9-2. TDP1204 in Source Application Schematics

63

Product Folder Links: TDP1204

### 9.2.2.1 Pre-Channel (LAB)

The TDP1204 can support up to 12-dB at 6-GHz of insertion loss. The loss profile between the GPU and the TDP1204 input (referred to the pre-channel as shown in ☑ 9-1) should be less than the TDP1204 maximum receiver equalization. ☑ 9-3 shows the loss profile of FR4 trace at different lengths. The TDP1204 EQ0 and EQ1 pins should be configured to match the pre-channel insertion loss. 表 8-6 lists the EQ0 and EQ1 configuration options.

The GPU transmitter differential output voltage swing must be large enough so that the TDP1204's  $V_{ID(DC)}$  and  $V_{ID(EYE)}$  requirements are met. The  $V_{ID(EYE)}$  is the eye height after the contribution of ISI jitter only. Because a redriver can only compensate for ISI jitter, all non-ISI sources of jitter (random, sinusoidal, and so forth) will be passed through TDP1204. If the system designer requires the worse case channel length of 10 inches, then the GPU transmitter differential voltage swing without de-emphasis should be at least 1000 mVpp to meet the  $V_{ID(DC)}$  and  $V_{ID(EYE)}$  requirements of the TDP1204. A GPU transmitter, which incorporates de-emphasis, can meet the requirement with less than 1000 mVpp.

#### 9.2.2.2 Post-Channel (L<sub>CD</sub>)

図 9-1 shows the post-channel, which should be 2 inches or less. If ESD devices are used, then it may be necessary to overcome the insertion loss of the ESD device by increasing the TDP1204 transmitter voltage swing. 表 8-17 lists how this is done by configuring the TXSWG pin to the appropriate value.

If post-channel is greater than 2 inches, then transmitter pre-emphasis may need to be employed. 表 8-15 lists how this is done by configuring the TDP1204 TXPRE pin to the appropriate setting. Adjusting the TDP1204 transmitter voltage swing may also be necessary.

#### 9.2.2.3 Common Mode Choke

It may be necessary to incorporate a common mode choke (CMC) to reduce EMI. The purpose of a CMC is to have a minimal impact to the differential signal while attenuating common mode noise thereby reducing radiated emissions. The CMC should be placed between the TDP1204 and the ESD device.

| Manufacturer | Part Number   |  |  |  |  |  |
|--------------|---------------|--|--|--|--|--|
| Murata       | DLM0QSB120HY2 |  |  |  |  |  |
| Murata       | DLM0NSB120HY2 |  |  |  |  |  |
| Murata       | NFG0QHB542HS2 |  |  |  |  |  |

表 9-3. Recommended Common Mode Chokes

### 9.2.2.4 ESD Protection

It may be necessary to incorporate an ESD component to protect the TDP1204 from electrostatic discharge (ESD). It is recommended that the ESD protection component has a breakdown voltage of  $\geq$ 4.5 V and a clamp voltage of  $\leq$ 4.3 V. A clamp voltage greater than 4.3 V will require a R<sub>ESD</sub> on each high-speed differential pin. The ESD component should be placed near the HDMI connector.

表 9-4. Recommended ESD Protection Component

| Manufacturer | Part Number |
|--------------|-------------|
| NXP          | PUSB3FR4    |

Product Folder Links: TDP1204

English Data Sheet: SLLSFI6

### 9.2.3 Application Curves



## 9.3 Typical Sink-Side Application

🗵 9-9 shows a schematic representation of what is considered a standard sink implementation.





図 9-9. TDP1204 in Sink Side Application

## 9.3.1 Design Requirements

表 9-5. Design Parameters

| AX 3-3. Design Farameters                                                                                                  |                                                                       |  |  |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|--|--|--|--|--|
| Design Parameter                                                                                                           | Value                                                                 |  |  |  |  |  |
| V <sub>CC</sub>                                                                                                            | 3.3-V (±5%)                                                           |  |  |  |  |  |
| V <sub>IO</sub> (1.2-V, 1.8-V, or 3.3-V LVCMOS levels)                                                                     | 1.8-V                                                                 |  |  |  |  |  |
| Maximum HDMI 2.1 FRL Datarate (6, 8, 10, or 12-Gbps)                                                                       | 12-Gbps                                                               |  |  |  |  |  |
| Pin-strap or I2C mode (if I2C, then MODE = "F").                                                                           | Pin-strap                                                             |  |  |  |  |  |
| Pin Strap Mode.(MODE = "0", "R" or "1").                                                                                   | Mode = "1" (Adaptive EQ with DDC Buffer support)                      |  |  |  |  |  |
| DDC Snoop Feature. (Y/N). Required when in pin strap. Optional in I2C mode.                                                | Yes                                                                   |  |  |  |  |  |
| SWAP function (Y / N). In pin strap mode controlled by SDA/CFG1 pin.                                                       | Yes. SDA/CFG1 pin = H.                                                |  |  |  |  |  |
| DDC Level Shifter Support (Y / N)                                                                                          | Yes                                                                   |  |  |  |  |  |
| HPD_IN to HPD_OUT Level Shifter Support (Y / N)                                                                            | No, then HPD_OUT can be left floating.                                |  |  |  |  |  |
| Pre-Channel Length (表 9-6 lists the length restrictions)                                                                   | Length = 1 inches; Width = 4 mil. (≅ 1-dB at 6-GHz insertion loss)    |  |  |  |  |  |
| Post-Channel Length (表 9-6 lists the length restrictions)                                                                  | Length = 6 inches; Width = 4 mil (≅ 6-dB at 6-GHz insertion loss)     |  |  |  |  |  |
| Limited or linear redriver mode?                                                                                           | Linear redriver (LINEAR_EN pin = "F") recommended in sink application |  |  |  |  |  |
| TX is DC or AC-coupled to HDMI receptacle?                                                                                 | AC-coupled. AC_EN pin = High.                                         |  |  |  |  |  |
| RX EQ (16 possible values. Value chosen based on pre-channel length).                                                      | EQ1 pin: "0"<br>ADDR/EQ0 pin: "1"<br>(2.7-dB)                         |  |  |  |  |  |
| CTLE Map (Map A, Map B or Map C). In pre-strap controlled by CTLEMAP_SEL pin.                                              | For Sink application recommend Map B or C.                            |  |  |  |  |  |
| TX pre-emphasis. In pre-strap mode controlled by TXPRE pin. TX pre-emphasis control not supported in linear redriver mode. | Float TXPRE pin.                                                      |  |  |  |  |  |
| TX Swing. In pre-strap mode controlled by TXSWG pin.                                                                       | Default TX swing level. Float TXSWG pin.                              |  |  |  |  |  |
|                                                                                                                            |                                                                       |  |  |  |  |  |

Copyright © 2023 Texas Instruments Incorporated

## 表 9-6. Sink Layout and Component Placement Constraints

| 32 3-0. Olik Layout and Component Flacoment Constraints |                                                                        |           |      |     |      |                    |  |
|---------------------------------------------------------|------------------------------------------------------------------------|-----------|------|-----|------|--------------------|--|
| Symbol                                                  | Parameter                                                              | Condition | Min  | Тур | Max  | Units              |  |
| R <sub>ESD</sub>                                        | External series resistor between ESD component and TDP1204             |           | 0    |     | 2.5  | Ω                  |  |
| L <sub>AB</sub> (1) (2)                                 | PCB trace length from receptacle to TDP1204                            |           | 0.75 |     | 2    | inches             |  |
| L <sub>INTRA-AB</sub>                                   | Intra-pair skew from receptacle to TDP1204                             |           |      |     | 2    | mil                |  |
| L <sub>CD</sub> (1)                                     | PCB trace length from TDP1204 to sink                                  |           | 1    |     | 6    | inches             |  |
| L <sub>INTRA-CD</sub>                                   | Intra-pair skew from TDP1204 to sink                                   |           |      |     | 2    | mil                |  |
| L <sub>CAP-TX</sub>                                     | PCB trace length from TDP1204 to external C <sub>AC-TX</sub> capacitor |           | 0.3  |     |      | inches             |  |
| L <sub>ESD</sub>                                        | PCB trace length from ESD component to receptacle                      |           |      |     | 0.5  | inches             |  |
| L <sub>R_ESD</sub>                                      | PCB trace length from R <sub>ESD</sub> to ESD component                |           |      |     | 0.25 | inches             |  |
| L <sub>INTER-PAIR</sub> (3)                             | Inter-pair skew between all four channels (D0, D1, D2, and CLK)        |           |      |     | 0.10 | inches             |  |
| IL <sub>PCB</sub>                                       | PCB trace insertion loss                                               |           | 0.1  |     | 0.17 | dB / inch /<br>GHz |  |
| Z <sub>PCB_AB</sub>                                     | Differential impedance of L <sub>AB</sub>                              |           | 90   |     | 110  | Ω                  |  |
| Z <sub>PCB_CD</sub>                                     | Differential impedance of L <sub>CD</sub>                              |           | 90   |     | 110  | Ω                  |  |
| VIA <sub>AB</sub>                                       | Number of vias between receptacle and TDP1204                          |           |      |     | 1    | VIA                |  |
| VIA <sub>CD</sub>                                       | Number of vias between sink and TDP1204                                |           |      |     | 2    | VIA                |  |
| XTALK                                                   | Differential crosstalk between adjacent differential pairs on PCB.     | ≦ 3-GHz   |      |     | -24  | dB                 |  |

<sup>(1)</sup> Maximum distance assumes PCB trace insertion loss meets IL<sub>PCB</sub> requirement. If PCB trace insertion loss exceeds the maximum limit, then distance needs to be reduced.

<sup>(2)</sup> Minimum distance assumes PCB trace insertion loss meets IL<sub>PCB</sub> requirement. If PCB trace insertion loss is less than the minimum limit, then distance needs to be increased.

<sup>(3)</sup> Calculation of channel length is the sum of  $L_{AB}$  and  $L_{CD}$ .



#### 9.3.2 Detailed Design Procedures



図 9-10. TDP1204 in Sink Application Schematics

### 9.4 Power Supply Recommendations

## 9.4.1 Supply Decoupling

Texas Instruments recommends a single bulk capacitor of  $10-\mu F$  on the  $V_{CC}$  supply. Along with the bulk capacitor, Texas Instruments recommends a  $0.1-\mu F$  decoupling capacitor on each TDP1204  $V_{CC}$  pin that is placed as close to the  $V_{CC}$  pin as possible.  $\boxtimes$  9-2 shows an example.

問い合わせ) を送信 Copyright © 2023 Texas Instruments Incorporated Product Folder Links: *TDP1204* 

### 9.5 Layout

### 9.5.1 Layout Guidelines

For the TDP1204 on a high-K board, it is required to solder the PowerPAD $^{\text{TM}}$  onto the thermal land to ground. A thermal land is the area of solder-tinned-copper underneath the PowerPAD package. On a high-K board, the TDP1204 can operate over the full temperature range by soldering the PowerPAD onto the thermal land. For the device to operate across the temperature range on a low-K board, a 1-oz Cu trace connecting the GND pins to the thermal land must be used. A simulation shows  $R_{\theta JA} = 30.9^{\circ}$ C/W allowing 950-mW power dissipation at 70°C ambient temperature. For information about a general PCB design guide for PowerPAD packages, refer to the *PowerPAD Thermally Enhanced Package* application report. TI recommends using a four layer stack up at a minimum to accomplish a low-EMI PCB design. TI recommends four layers as the TDP1204 is a single voltage rail device.

- Routing the high-speed TMDS traces on the top layer avoids the use of vias (and the introduction of their inductances) and allows for clean interconnects from the HDMI connectors to the Redriver inputs and outputs. It is important to match the electrical length of these high speed traces to minimize both inter-pair and intra-pair skew.
- Placing a solid ground plane next to the high-speed single layer establishes controlled impedance for transmission link interconnects and provides an excellent low-inductance path for the return current flow.
- Placing a power plane next to the ground plane creates an additional high-frequency bypass capacitance.
- Routing slower seed control signals on the bottom layer allows for greater flexibility as these signal links usually have margin to tolerate discontinuities such as vias.
- If an additional supply voltage plane or signal layer is needed, add a second power or ground plane system to the stack to keep symmetry. This makes the stack mechanically stable and prevents it from warping. Also the power and ground plane of each power system can be placed closer together, thus increasing the high frequency bypass capacitance significantly.
- To minimize crosstalk between adjacent differential pairs, the distance between the differential pairs should be at least five times longer than the trace width (5W rule). For the clock differential pair, the distance should be increased to 8W or 10W.



図 9-11. Recommended 4 or 6-Layer PCB Stack

English Data Sheet: SLLSFI6



## 9.5.2 Layout Example



図 9-12. Source Example Layout



# 10 デバイスおよびドキュメントのサポート 10.1 ドキュメントのサポート

#### 10.1.1 関連資料

関連資料については、以下を参照してください。

• テキサス・インスツルメンツ、『熱特性強化型パッケージ PowerPAD』アプリケーション・レポート

## 10.2 ドキュメントの更新通知を受け取る方法

ドキュメントの更新についての通知を受け取るには、ti.com のデバイス製品フォルダを開いてください。「更新の通知を受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。

### 10.3 サポート・リソース

TI E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。

リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。

#### 10.4 商標

HDMI<sup>™</sup> is a trademark of HDMI Licensing Administrator, Inc.. Blu-ray<sup>™</sup> is a trademark of Blu-ray Disc Association (BDA). PowerPAD<sup>™</sup> and TI E2E<sup>™</sup> are trademarks of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。

### 10.5 静電気放電に関する注意事項



この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。

ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。

### 10.6 用語集

テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。

### 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: TDP1204

Copyright © 2023 Texas Instruments Incorporated

資料に関するフィードバック(ご意見やお問い合わせ)を送信

71

www.ti.com 9-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/        | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|-----------------|-----------------------|------|---------------|--------------------|--------------|--------------|
|                       | (1)    | (2)           |                 |                       | (3)  | Ball material | Peak reflow        |              | (6)          |
|                       |        |               |                 |                       |      | (4)           | (5)                |              |              |
| TDP1204IRNQR          | Active | Production    | WQFN (RNQ)   40 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | TDP04        |
| TDP1204IRNQR.B        | Active | Production    | WQFN (RNQ)   40 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | TDP04        |
| TDP1204IRNQT          | Active | Production    | WQFN (RNQ)   40 | 250   SMALL T&R       | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | TDP04        |
| TDP1204IRNQT.B        | Active | Production    | WQFN (RNQ)   40 | 250   SMALL T&R       | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | TDP04        |
| TDP1204RNQR           | Active | Production    | WQFN (RNQ)   40 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | 0 to 85      | TDP04        |
| TDP1204RNQR.B         | Active | Production    | WQFN (RNQ)   40 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | 0 to 85      | TDP04        |
| TDP1204RNQT           | Active | Production    | WQFN (RNQ)   40 | 250   SMALL T&R       | Yes  | NIPDAU        | Level-1-260C-UNLIM | 0 to 85      | TDP04        |
| TDP1204RNQT.B         | Active | Production    | WQFN (RNQ)   40 | 250   SMALL T&R       | Yes  | NIPDAU        | Level-1-260C-UNLIM | 0 to 85      | TDP04        |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# **PACKAGE OPTION ADDENDUM**

www.ti.com 9-Nov-2025

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 3-Oct-2023

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TDP1204IRNQR | WQFN            | RNQ                | 40 | 3000 | 330.0                    | 12.4                     | 4.3        | 6.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TDP1204IRNQT | WQFN            | RNQ                | 40 | 250  | 180.0                    | 12.4                     | 4.3        | 6.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TDP1204RNQR  | WQFN            | RNQ                | 40 | 3000 | 330.0                    | 12.4                     | 4.3        | 6.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TDP1204RNQT  | WQFN            | RNQ                | 40 | 250  | 180.0                    | 12.4                     | 4.3        | 6.3        | 1.1        | 8.0        | 12.0      | Q2               |

www.ti.com 3-Oct-2023



### \*All dimensions are nominal

| 7 till dillitoriolorio di o riorriiridi |              |                 |      |      |             |            |             |
|-----------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                                  | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| TDP1204IRNQR                            | WQFN         | RNQ             | 40   | 3000 | 367.0       | 367.0      | 35.0        |
| TDP1204IRNQT                            | WQFN         | RNQ             | 40   | 250  | 210.0       | 185.0      | 35.0        |
| TDP1204RNQR                             | WQFN         | RNQ             | 40   | 3000 | 367.0       | 367.0      | 35.0        |
| TDP1204RNQT                             | WQFN         | RNQ             | 40   | 250  | 210.0       | 185.0      | 35.0        |



PLASTIC QUAD FLATPACK - NO LEAD



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TIの製品は、TIの販売条件、TIの総合的な品質ガイドライン、 ti.com または TI 製品などに関連して提供される他の適用条件に従い提供されます。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 TI がカスタム、またはカスタマー仕様として明示的に指定していない限り、TI の製品は標準的なカタログに掲載される汎用機器です。

お客様がいかなる追加条項または代替条項を提案する場合も、TIはそれらに異議を唱え、拒否します。

Copyright © 2025, Texas Instruments Incorporated

最終更新日: 2025 年 10 月