









THS4031, THS4032 JAJSFG7L - JUNE 1999 - REVISED JULY 2024

## THS403x 100MHz、低ノイズ、高速アンプ

## 1 特長

- **1.2nV**/√**Hz** の非常に低い電圧ノイズ
- 高速度:
  - 100MHz の帯域幅 [G = 2 (-1)、-3dB]
  - スルー レート: 100V/μs
- 非常に低い歪み
  - THD = -81dBc (f = 1MHz,  $R_1$  = 150 $\Omega$ )
  - THD = -96dBc (f = 1MHz,  $R_L = 1k\Omega$ )
- 低い入力オフセット電圧: 0.3mV (標準値)
- 200mA の出力電流ドライブ (標準値)
- ±4.5V~±16V の標準動作範囲
- THS4031 のオフセット ヌルピン

## 2 アプリケーション

- 産業アプリケーション向けの低ノイズ、広帯域アンプ
- 電圧制御の発振器
- アクティブ フィルタ
- ビデオアンプ
- ケーブルドライバ
- 超音波スキャナ
- ベクトル信号トランシーバ (VST)
- データ アクイジション (DAQ)

## 3 概要

THS4031 および THS4032(THS403x) は電圧ノイズが 非常に低い高速電圧帰還アンプで、通信やイメージング など低い電圧ノイズが要求されるアプリケーションに最適 です。シングル アンプの THS4031 とデュアル アンプの THS4032 は AC 特性が優れており、100MHz の帯域幅 (G = 2)、 $100V/\mu s$  のスルーレート、70ns のセトリング タイ ム (0.1%) を実現しています。THS403x は、120MHz の 帯域幅でユニティゲイン安定です。これらのアンプには、 200mA の大きい駆動能力があり、チャネルごとに 7.5mA の電流しか消費しません。THS403x は、f = 1MHz にお いて総高調波歪 (THD) が -96dBc で、ノイズが 1.2nV/√ Hz と非常に低く、A/D コンバータのバッファなど、低い歪 みと低ノイズが要求されるアプリケーション向けに設計され ています。

#### パッケージ情報

| 部品番号     | アンプ | パッケージ <sup>(1)</sup> | パッケージ サイズ<br>(2) |
|----------|-----|----------------------|------------------|
| THS4031  | 1   | D (SOIC, 8)          | 4.9mm × 6mm      |
| 11134031 | 1   | DGN (HVSSOP, 8)      | 3.0mm × 4.9mm    |
| THS4032  | 2   | D (SOIC, 8)          | 4.9mm × 6mm      |
| 11134032 | 2   | DGN (HVSSOP, 8)      | 3.0mm × 4.9mm    |

- 詳細については、セクション 10 を参照してください。
- パッケージ サイズ (長さ×幅) は公称値であり、該当する場合はピ ンも含まれます。



16 ビット SAR ADC 用の高性能、低ノイズのドライバ



電圧ノイズおよび電流ノイズと周波数との関係



## **Table of Contents**

| 1 特長                                                   |    |
|--------------------------------------------------------|----|
|                                                        |    |
| 2 アプリケーション                                             |    |
| 3 概要                                                   | ·  |
| 4 Pin Configuration and Functions                      |    |
| 5 Specifications                                       |    |
| 5.1 Absolute Maximum Ratings                           |    |
| 5.2 ESD Ratings                                        |    |
| 5.3 Recommended Operating Conditions                   | 4  |
| 5.4 Thermal Information - THS4031                      |    |
| 5.5 Thermal Information - THS4032                      |    |
| 5.6 Electrical Characteristics - R <sub>L</sub> = 150Ω | (  |
| 5.7 Electrical Characteristics - $R_L = 1 k\Omega$     | 8  |
| 5.8 Typical Characteristics                            | 10 |
| 6 Detailed Description                                 | 16 |
| 6.1 Overview                                           |    |
| 6.2 Functional Block Diagrams                          | 16 |
| 6.3 Feature Description                                |    |

| 6.4 Device Functional Modes             | 17               |
|-----------------------------------------|------------------|
| 7 Application and Implementation        | 18               |
| 7.1 Application Information             | 18               |
| 7.2 Typical Application                 | <mark>2</mark> 0 |
| 7.3 Power Supply Recommendations        | 23               |
| 7.4 Layout                              | <mark>23</mark>  |
| 8 Device and Documentation Support      | <mark>27</mark>  |
| 8.1 Documentation Support               | <mark>27</mark>  |
| 8.2ドキュメントの更新通知を受け取る方法                   | <mark>27</mark>  |
| 8.3 サポート・リソース                           | <mark>27</mark>  |
| 8.4 商標                                  | 27               |
| 8.5 静電気放電に関する注意事項                       | <mark>27</mark>  |
| 8.6 用語集                                 | <mark>27</mark>  |
| 9 Revision History                      | <mark>27</mark>  |
| 10 Mechanical, Packaging, and Orderable |                  |
| Information                             | 28               |
|                                         |                  |

English Data Sheet: SLOS224



## **4 Pin Configuration and Functions**



図 4-1. THS4031: D Package, 8-Pin SOIC, or DGN Package, 8-pin HVSSOP (Top View)

表 4-1. Pin Functions: THS4031

| P                 | PIN  |        | DESCRIPTION                                                                                                                                                                                                                                                                                |
|-------------------|------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME              | NO.  | IIFE   | DESCRIPTION                                                                                                                                                                                                                                                                                |
| IN-               | 2    | Input  | Inverting input                                                                                                                                                                                                                                                                            |
| IN+               | 3    | Input  | Noninverting input                                                                                                                                                                                                                                                                         |
| NC                | 5    | _      | No connection                                                                                                                                                                                                                                                                              |
| NULL              | 1, 8 | Input  | Voltage offset adjust                                                                                                                                                                                                                                                                      |
| OUT               | 6    | Output | Output of amplifier                                                                                                                                                                                                                                                                        |
| V <sub>CC</sub> - | 4    | _      | Negative power supply                                                                                                                                                                                                                                                                      |
| V <sub>CC+</sub>  | 7    | _      | Positive power supply                                                                                                                                                                                                                                                                      |
| Thermal<br>Pad    | Pad  | _      | Thermal pad. DGN (HVSSOP) package only. For the best thermal performance, connect this pad to a large copper plane. The thermal pad can be connected to any pin on the device, or any other potential on the board, as long as the voltage on the thermal pad remains between VCC+ and VCC |



図 4-2. THS4032: D Package, 8-Pin SOIC, or DGN Package, 8-pin HVSSOP (Top View)

表 4-2. Pin Functions: THS4032

| PIN               |     | TYPE   | DESCRIPTION                                                                                                                                                                                                                                                                                |  |  |  |  |  |
|-------------------|-----|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| NAME              | NO. | 1117   | DESCRIPTION                                                                                                                                                                                                                                                                                |  |  |  |  |  |
| 1IN-              | 2   | Input  | Channel 1 inverting input                                                                                                                                                                                                                                                                  |  |  |  |  |  |
| 1IN+              | 3   | Input  | Channel 1 noninverting input                                                                                                                                                                                                                                                               |  |  |  |  |  |
| 10UT              | 1   | Output | Channel 1 output                                                                                                                                                                                                                                                                           |  |  |  |  |  |
| 2IN-              | 6   | Input  | Channel 2 inverting input                                                                                                                                                                                                                                                                  |  |  |  |  |  |
| 2IN+              | 5   | Input  | Channel 2 noninverting input                                                                                                                                                                                                                                                               |  |  |  |  |  |
| 2OUT              | 7   | Output | Channel 2 output                                                                                                                                                                                                                                                                           |  |  |  |  |  |
| V <sub>CC</sub> - | 4   | _      | Negative power supply                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| V <sub>CC+</sub>  | 8   | _      | Positive power supply                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| Thermal<br>Pad    | Pad | _      | Thermal pad. DGN (HVSSOP) package only. For the best thermal performance, connect this pad to a large copper plane. The thermal pad can be connected to any pin on the device, or any other potential on the board, as long as the voltage on the thermal pad remains between VCC+ and VCC |  |  |  |  |  |



## **5 Specifications**

#### 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                     |                                       |                                                                                          | MIN | MAX              | UNIT |
|---------------------|---------------------------------------|------------------------------------------------------------------------------------------|-----|------------------|------|
| V <sub>CC+</sub> to | Supply voltage                        |                                                                                          |     | 33               | V    |
| VI                  | Input voltage                         |                                                                                          |     | ±V <sub>CC</sub> | V    |
| Io                  | Output current <sup>(2)</sup>         |                                                                                          |     | 240              | mA   |
| V <sub>IO</sub>     | Differential input voltage            |                                                                                          |     | ±1.5             | V    |
| I <sub>IN</sub>     | Continuous input current              |                                                                                          |     | 10               | mA   |
| т                   | Operating free-air temperature        | C-suffix                                                                                 | 0   | 0 70             |      |
| T <sub>A</sub>      | Operating free-air temperature        | I-suffix                                                                                 | -40 |                  | °C   |
|                     |                                       | Any condition                                                                            |     | 150              |      |
| T <sub>J</sub>      | Junction temperature                  | Maximum junction temperature, continuous operation, long term reliability <sup>(3)</sup> |     | 130              | °C   |
|                     | Lead temperature 1,6 mm (1/16 inch) f | rom case for 10 seconds                                                                  |     | 300              | °C   |
| T <sub>stg</sub>    | Storage temperature                   |                                                                                          | -65 | 150              | °C   |

- (1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.
- (2) When continuously operating at any output current, do not exceed the maximum junction temperature. Keep the output current less than the absolute maximum rating regardless of time interval.
- (3) The maximum junction temperature for continuous operation is limited by package constraints. Operation greater than this temperature can result in reduced reliability, lifetime of the device, or both.

## 5.2 ESD Ratings

|                    |                         |                                                                                 | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup> | ±1000 | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JS-002 <sup>(2)</sup>       | ±1000 | V    |

- (1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process.

#### 5.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                               | 3 1 3 1                        | ,             |     |     |     |      |
|-----------------------------------------------|--------------------------------|---------------|-----|-----|-----|------|
|                                               |                                |               | MIN | NOM | MAX | UNIT |
| V Supply veltage                              | Dual-supply                    | ±4.5          | ±15 | ±16 | \/  |      |
| V CC                                          | V <sub>CC</sub> Supply voltage | Single-supply | 9   | 30  | 32  | V    |
| т                                             |                                | C-suffix      | 0   | 25  | 70  | °C   |
| T <sub>A</sub> Operating free-air temperature | I-suffix                       | -40           | 25  | 85  | 0   |      |

資料に関するフィードバック(ご意見やお問い合わせ)を送信

Copyright © 2024 Texas Instruments Incorporated

English Data Sheet: SLOS224



#### 5.4 Thermal Information - THS4031

|                       |                                              | THS      | 4031         |      |
|-----------------------|----------------------------------------------|----------|--------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | D (SOIC) | DGN (HVSSOP) | UNIT |
|                       |                                              | 8 PINS   | 8 PINS       |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 124.5    | 60.7         | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 65.0     | 87.4         | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 72.2     | 33           | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 13.6     | 7.9          | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 71.3     | 32.9         | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A      | 17.2         | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

#### 5.5 Thermal Information - THS4032

|                       |                                              | TH       | S4032        |      |
|-----------------------|----------------------------------------------|----------|--------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | D (SOIC) | DGN (HVSSOP) | UNIT |
|                       |                                              | 8 PINS   | 8 PINS       |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 120.6    | 52.0         | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 62.7     | 75.2         | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 63.9     | 24.5         | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 16.2     | 4.0          | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 62.2     | 24.5         | °C/W |
| R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A      | 9.1          | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



## 5.6 Electrical Characteristics - $R_L$ = 150 $\Omega$

at  $T_A$  = 25°C,  $V_{CC}$  = ±15V, and  $R_L$  = 150 $\Omega$  (unless otherwise noted)

| Λ                                     | PARAMETER                     | TEST CONI                                                  |                                  | MIN   | TYP             | MAX | UNIT   |
|---------------------------------------|-------------------------------|------------------------------------------------------------|----------------------------------|-------|-----------------|-----|--------|
| DYNAMI                                | IC PERFORMANCE                |                                                            |                                  |       |                 |     |        |
|                                       |                               |                                                            | V <sub>CC</sub> = ±15V           |       | 100             |     |        |
| BW                                    | Small-signal bandwidth (–3dB) | Gain = -1V/V or 2V/V                                       | $V_{CC} = \pm 5V$                |       | 90              |     | MHz    |
|                                       |                               |                                                            | V <sub>CC</sub> = ±15V           |       | 9               |     |        |
|                                       | Bandwidth for 0.1dB flatness  | Gain = -1V/V or 2V/V                                       | $V_{CC} = \pm 5V$                |       | 9               |     | MHz    |
|                                       |                               |                                                            | V <sub>CC</sub> = ±15V, 20V step |       | 100             |     |        |
| SR                                    | Slew rate <sup>(1)</sup>      | Gain = -1V/V                                               | $V_{CC} = \pm 5V$ , 5V step      |       | 80              |     | V/µs   |
|                                       |                               |                                                            | V <sub>CC</sub> = ±15V, 5V step  |       | 70              |     |        |
|                                       |                               | To 0.1%, gain = -1V/V                                      | $V_{CC} = \pm 5V$ , 2.5V step    |       | 55              |     |        |
| ts                                    | Settling time                 |                                                            | V <sub>CC</sub> = ±15V, 5V step  |       | 90              |     | ns     |
|                                       |                               | To 0.01%, gain = -1V/V                                     | $V_{CC}$ = ±5V, 2.5V step        |       | 80              |     |        |
| NOISE A                               | AND DISTORTION PERFORMANCE    | <u> </u>                                                   | 100 201, 200 201                 |       |                 |     |        |
|                                       |                               | Gain = 2V/V, V <sub>CC</sub> = ±5V or ±15V,                | THS4031                          |       | <del>-</del> 81 |     |        |
| THD                                   | Total harmonic distortion     | $f = 1MHz V_{O(pp)} = 2V$                                  | THS4032                          |       | -72             |     | dBc    |
| V <sub>n</sub>                        | Input voltage noise           | V <sub>CC</sub> = ±5V or ±15V, f > 10kHz                   |                                  |       | 1.2             |     | nV/√Hz |
| I <sub>n</sub>                        | Input current noise           | $V_{CC} = \pm 5V \text{ or } \pm 15V, f > 10kHz$           |                                  |       | 2.3             |     | pA/√Hz |
|                                       |                               | 100 200 1000                                               | V <sub>CC</sub> = ±15V           |       | 0.015%          |     | 0      |
|                                       | Differential gain error       | Gain = 2V/V, 40 IRE modulation,                            | $V_{CC} = \pm 5V$                |       | 0.02%           |     |        |
|                                       |                               | NTSC and PAL, ±100 IRE ramp                                | $V_{CC} = \pm 15V$               |       | 0.025           |     |        |
|                                       | Differential phase error      |                                                            | $V_{CC} = \pm 5V$                |       | 0.03            |     |        |
|                                       | Channel-to-channel crosstalk  |                                                            | 100 201                          |       |                 |     |        |
|                                       | (THS4032 only)                | $V_{CC}$ = ±5V or ±15V, f = 1MHz                           |                                  |       | <del>-</del> 61 |     | dBc    |
| DC PER                                | FORMANCE                      |                                                            |                                  |       |                 |     |        |
|                                       |                               | $V_{CC} = \pm 15V, V_{O} = \pm 10V$                        | T <sub>A</sub> = 25°C            | 93    | 100             |     |        |
|                                       | Open loop gain                | VCC = 113V, VO = 110V                                      | T <sub>A</sub> = full range      | 92    |                 |     | dВ     |
|                                       | Open-loop gain                | V <sub>CC</sub> = ±5V, V <sub>O</sub> = ±2.5V              | T <sub>A</sub> = 25°C            | 90    | 98              |     | dB     |
|                                       |                               |                                                            | T <sub>A</sub> = full range      | 89    |                 |     |        |
| · · · · · · · · · · · · · · · · · · · | Input offeet voltage          | \\ \forall \( \sigma \) = \forall \( \sigma \) \\          | T <sub>A</sub> = 25°C            |       | 0.3             | 2   | mV     |
| V <sub>OS</sub>                       | Input offset voltage          | V <sub>CC</sub> = ±5V or ±15V                              | T <sub>A</sub> = full range      |       |                 | 3   | IIIV   |
|                                       | Offset voltage drift          | V <sub>CC</sub> = ±5V or ±15V, T <sub>A</sub> = full range | 9                                |       | 2               |     | μV/°C  |
| 1                                     | Input bigg ourrent            | V <sub>CC</sub> = ±5V or ±15V                              | T <sub>A</sub> = 25°C            |       | 9               | 20  | ^      |
| I <sub>IB</sub>                       | Input bias current            | ACC - #34 OI #134                                          | T <sub>A</sub> = full range      |       |                 | 33  | μA     |
|                                       | Innut offeet current          | \\IE\\ or_I4E\\                                            | T <sub>A</sub> = 25°C            |       | 30              | 250 | Λ      |
| los                                   | Input offset current          | $V_{CC} = \pm 5V \text{ or } \pm 15V$                      | T <sub>A</sub> = full range      |       |                 | 400 | nA     |
|                                       | Input offset current          | V <sub>CC</sub> = ±5V or ±15V, T <sub>A</sub> = full range | e                                |       | 0.2             |     | nA/°C  |
| INPUT C                               | CHARACTERISTICS               |                                                            |                                  |       |                 |     |        |
| · · · · · · · · · · · · · · · · · · · | Common-mode input voltage     | V <sub>CC</sub> = ±15V                                     |                                  | ±13.5 | ±14.3           |     | 17     |
| $V_{ICR}$                             | range                         | V <sub>CC</sub> = ±5V                                      |                                  | ±3.8  | ±4.3            |     | V      |
|                                       |                               | V = 145V V = 140V                                          | T <sub>A</sub> = 25°C            | 85    | 95              |     |        |
| CMDD                                  | Common made!!                 | $V_{CC} = \pm 15V$ , $V_{ICR} = \pm 12V$                   | T <sub>A</sub> = full range      | 80    |                 |     | dB     |
| CMRR                                  | Common-mode rejection ratio   | V - 15V/V 10.5V                                            | T <sub>A</sub> = 25°C            | 90    | 100             |     |        |
|                                       |                               | $V_{CC} = \pm 5V$ , $V_{ICR} = \pm 2.5V$                   | T <sub>A</sub> = full range      | 85    |                 |     |        |
| R <sub>i</sub>                        | Input resistance              |                                                            |                                  |       | 2               |     | ΜΩ     |
| C <sub>i</sub>                        | Input capacitance             |                                                            |                                  |       | 1.5             |     | pF     |



## 5.6 Electrical Characteristics - $R_L$ = 150 $\Omega$ (続き)

at T<sub>A</sub> = 25°C, V<sub>CC</sub> = ±15V, and R<sub>L</sub> = 150 $\Omega$  (unless otherwise noted)

| PARAMETER       |                                 | TEST CONDITIONS                     |                             | MIN | TYP   | MAX  | UNIT |
|-----------------|---------------------------------|-------------------------------------|-----------------------------|-----|-------|------|------|
| OUTPUT          | CHARACTERISTICS                 |                                     |                             |     |       |      |      |
| V               | Output voltage swing            | $V_{CC} = \pm 15V, R_L = 250\Omega$ |                             | ±12 | ±12.9 |      | V    |
| Vo              | Output voltage swing            | V <sub>CC</sub> = ±5V               |                             | ±3  | ±3.5  |      | V    |
|                 | Output current <sup>(2)</sup>   | $R_{L} = 10\Omega$                  | V <sub>CC</sub> = ±15V      | 60  | 200   | ı    | mA   |
| I <sub>O</sub>  | Output current-/                | KL - 1022                           | V <sub>CC</sub> = ±5V       | 50  | 160   |      | IIIA |
| R <sub>O</sub>  | Output resistance               | Open loop                           |                             |     | 5     |      | Ω    |
| POWER           | SUPPLY                          |                                     |                             |     |       |      |      |
|                 |                                 | \/ - +15\/                          | T <sub>A</sub> = 25°C       |     | 7.5   | 10   |      |
|                 | Supply current (each amplifier) | $V_{CC} = \pm 15V$                  | T <sub>A</sub> = full range |     |       | 11   | mA   |
| I <sub>CC</sub> | Supply current (each amplifier) | V <sub>CC</sub> = ±5V               | T <sub>A</sub> = 25°C       |     | 6.5   | 9    |      |
|                 |                                 | V <sub>CC</sub> - ±3V               | T <sub>A</sub> = full range |     |       | 10.5 |      |
| PSRR            | Dower aupply rejection ratio    | \/ - +5\/ or +15\/                  | T <sub>A</sub> = 25°C       | 85  | 95    |      | dB   |
| FORK            | Power-supply rejection ratio    | V <sub>CC</sub> = ±5V or ±15V       | T <sub>A</sub> = full range | 80  |       |      | ub   |

<sup>1)</sup> Slew rate is measured from an output level range of 25% to 75%.

<sup>(2)</sup> Keep junction temperature less than the absolute maximum rating when the output is heavily loaded or shorted; see also Section 5.1.



## 5.7 Electrical Characteristics - $R_L = 1k\Omega$

at  $T_A$  = full range,  $V_{CC}$  = ±15V, and  $R_L$  = 1k $\Omega$  (unless otherwise noted)

|                 | PARAMETER                           | TEST CON                                                  | DITIONS                          | MIN                | TYP | MAX  | UNIT  |  |
|-----------------|-------------------------------------|-----------------------------------------------------------|----------------------------------|--------------------|-----|------|-------|--|
| DYNAM           | IC PERFORMANCE                      | •                                                         |                                  |                    |     |      |       |  |
|                 | Unity gain bandwidth                | V <sub>CC</sub> = ±15V, closed loop                       |                                  | 100 <sup>(1)</sup> | 120 |      | MHz   |  |
| D)A/            | Small-signal bandwidth              | 0: 4)/0/ 0)/0/                                            | V <sub>CC</sub> = ±15V           |                    | 100 |      |       |  |
| BW              | (–3dB)                              | Gain = -1V/V or 2V/V                                      | V <sub>CC</sub> = ±5V            |                    | 90  |      | MHz   |  |
|                 | D 1 : 111 C 0 4 ID 0 1              | 0: 4)/0/ 0/0/                                             | V <sub>CC</sub> = ±15V           |                    | 9   |      |       |  |
|                 | Bandwidth for 0.1dB flatness        | Gain = -1V/V or 2V/V                                      | V <sub>CC</sub> = ±5V            |                    | 9   |      | MHz   |  |
|                 | E II (2)                            | $V_{CC} = \pm 15V, V_{O(pp)} = 20V$                       |                                  | 1.6                |     |      |       |  |
|                 | Full power bandwidth <sup>(2)</sup> | $V_{CC} = \pm 5V, V_{O(pp)} = 5V$                         |                                  |                    | 5.1 |      | MHz   |  |
| SR              | Slew rate                           |                                                           | 80 <sup>(1)</sup>                | 100                |     | V/µs |       |  |
|                 |                                     | T 0.40/ : 4)/0/                                           | V <sub>CC</sub> = ±15V, 5V step  |                    | 70  |      |       |  |
|                 | 0.44141                             | To 0.1%, gain = -1V/V                                     | V <sub>CC</sub> = ±5V, 2.5V step |                    | 55  |      |       |  |
| t <sub>S</sub>  | Settling time                       | T 0.040/ : 4)/0/                                          | V <sub>CC</sub> = ±15V, 5V step  |                    | 90  |      | ns    |  |
|                 |                                     | To 0.01%, gain = -1V/V                                    | V <sub>CC</sub> = ±5V, 2.5V step |                    | 80  |      |       |  |
| NOISE A         | AND DISTORTION PERFORMANC           | <b>E</b>                                                  |                                  |                    |     |      |       |  |
| TUD             | T. 11                               | Gain =2V/V, V <sub>CC</sub> = ±5V or ±15V,                | THS4031                          |                    | -96 |      | ın    |  |
| THD             | Total harmonic distortion           | f = 1MHz V <sub>O(pp)</sub> = 2V                          | THS4032                          |                    | -90 |      | dBc   |  |
| DC PER          | FORMANCE                            |                                                           |                                  |                    |     |      |       |  |
|                 |                                     | V .45V.V .40V                                             | T <sub>A</sub> = 25°C            | 93                 | 100 |      |       |  |
|                 |                                     | $V_{CC} = \pm 15V, V_{O} = \pm 10V$                       | T <sub>A</sub> = full range      | 92                 |     |      | ٩D    |  |
| C               | Open-loop gain                      | V <sub>CC</sub> = ±5V, V <sub>O</sub> = ±2.5V             | T <sub>A</sub> = 25°C            | 92                 | 98  |      | dB    |  |
|                 |                                     |                                                           | T <sub>A</sub> = full range      | 91                 |     |      |       |  |
| .,              |                                     |                                                           | T <sub>A</sub> = 25°C            |                    | 0.3 | 2    | .,    |  |
| Vos             | Input offset voltage                | $V_{CC} = \pm 5V \text{ or } \pm 15V$                     | T <sub>A</sub> = full range      |                    |     | 3    | mV    |  |
|                 | Offset voltage drift                | V <sub>CC</sub> = ±5V or ±15V, T <sub>A</sub> = full rang | e                                |                    | 2   |      | μV/°C |  |
|                 | 1 11                                | 1/ .51/ .451/                                             | T <sub>A</sub> = 25°C            |                    | 9   | 20   |       |  |
| I <sub>IB</sub> | Input bias current                  | $V_{CC} = \pm 5V \text{ or } \pm 15V$                     | T <sub>A</sub> = full range      |                    |     | 33   | μA    |  |
|                 |                                     |                                                           | T <sub>A</sub> = 25°C            | 30                 |     | 250  |       |  |
| los             | Input offset current                | $V_{CC} = \pm 5V \text{ or } \pm 15V$                     | T <sub>A</sub> = full range      |                    |     | 400  | nA    |  |
|                 | Input offset current drift          | V <sub>CC</sub> = ±5V or ±15V, T <sub>A</sub> = full rang | e                                |                    | 0.2 |      | nA/°C |  |
| INPUT C         | CHARACTERISTICS                     |                                                           |                                  |                    |     |      |       |  |
| .,              | Common-mode input voltage           | V <sub>CC</sub> = ±15V                                    | ±13.5                            | ±14.3              |     | .,   |       |  |
| $V_{ICR}$       | range                               | V <sub>CC</sub> = ±5V                                     | ±3.8                             | ±4.3               |     | V    |       |  |
|                 |                                     |                                                           | T <sub>A</sub> = 25°C            | 85                 | 95  |      | dB    |  |
| OMBE            |                                     | $V_{CC} = \pm 15V, V_{ICR} = \pm 12V$                     | T <sub>A</sub> = full range      | 80                 |     |      |       |  |
| CMRR            | Common-mode rejection ratio         | .5)()(                                                    | T <sub>A</sub> = 25°C            | 90                 | 100 |      |       |  |
|                 |                                     | $V_{CC} = \pm 5V$ , $V_{ICR} = \pm 2.5V$                  | T <sub>A</sub> = full range      | 85                 |     |      |       |  |
| Ri              | Input resistance                    |                                                           |                                  |                    | 2   |      | ΜΩ    |  |
| Ci              | Input capacitance                   |                                                           |                                  |                    | 1.5 |      | pF    |  |

English Data Sheet: SLOS224



## 5.7 Electrical Characteristics - $R_L$ = 1k $\Omega$ (続き)

at  $T_A$  = full range,  $V_{CC}$  = ±15V, and  $R_L$  = 1k $\Omega$  (unless otherwise noted)

|                                     | PARAMETER                       | TEST                          | MIN                         | TYP   | MAX | UNIT |      |
|-------------------------------------|---------------------------------|-------------------------------|-----------------------------|-------|-----|------|------|
| OUTPU                               | T CHARACTERISTICS               |                               |                             |       |     |      |      |
| V                                   | Output voltage ewing            | V <sub>CC</sub> = ±15V        | ±13                         | ±13.6 |     | V    |      |
| V <sub>O</sub> Output voltage swing |                                 | V <sub>CC</sub> = ±5V         | ±3.4                        | ±3.8  |     | _ v  |      |
| R <sub>O</sub>                      | Output resistance               | Open loop                     |                             | 5     |     | Ω    |      |
| POWER                               | RSUPPLY                         |                               |                             |       |     |      |      |
|                                     |                                 | \/ - 145\/                    | T <sub>A</sub> = 25°C       |       | 7.5 | 10   |      |
| .                                   | Supply current (each amplifier) | V <sub>CC</sub> = ±15V        | T <sub>A</sub> = full range |       |     | 11   | mA   |
| Icc                                 | Supply current (each amplifier) | ` ' '                         | T <sub>A</sub> = 25°C       |       | 6.5 | 9    | IIIA |
|                                     |                                 | $V_{CC} = \pm 5V$             | T <sub>A</sub> = full range |       |     | 10   |      |
| PSRR                                | Dower cumply rejection ratio    | \/ = \F\/ or \145\/           | T <sub>A</sub> = 25°C       | 85    | 95  |      | dB   |
| FORK                                | Power-supply rejection ratio    | V <sub>CC</sub> = ±5V or ±15V | T <sub>A</sub> = full range | 80    |     |      | ub   |

<sup>(1)</sup> This minimum value is not tested.

<sup>(2)</sup> Full power bandwidth = slew rate /  $[\pi V_{O(pp))}]$ .



## 5.8 Typical Characteristics



























## **6 Detailed Description**

#### 6.1 Overview

The THS403x are high-speed operational amplifiers configured in a voltage-feedback architecture. These amplifiers are built using a 30V, complementary bipolar process with NPN and PNP transistors that possess an  $f_T$  of several GHz. This configuration results in exceptionally high-performance amplifiers with wide bandwidth, high slew rate, fast settling time, and low distortion.

#### **6.2 Functional Block Diagrams**



図 6-1. THS4031: Single Channel



図 6-2. THS4032: Dual Channel





図 6-3. THS4031 Simplified Schematic

## **6.3 Feature Description**

#### 6.3.1 Offset Nulling

The THS403x have a very low input offset voltage for high-speed amplifiers. However, if additional correction is required, an offset nulling function has been provided on the THS4031. To adjust the input offset voltage, place a potentiometer between pin 1 and pin 8 of the device, and tie the wiper to the negative supply. ☒ 6-4 shows this feature.



図 6-4. Offset Nulling Schematic

#### **6.4 Device Functional Modes**

The THS403x family has a single functional mode and can be used with both single-supply or split power-supply configurations. The power-supply voltage must be greater than 9V ( $\pm 4.5V$ ) and less than 32V ( $\pm 16V$ ).

English Data Sheet: SLOS224

## 7 Application and Implementation

注

以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。

#### 7.1 Application Information

#### 7.1.1 Driving a Capacitive Load

The THS403x devices are internally compensated to maximize bandwidth and slew-rate performance. Take additional precautions when driving capacitive loads with a high-performance amplifier to maintain stability. As a result of the internal compensation, significant capacitive loading directly on the output node decreases the device phase margin, and potentially leads to high-frequency ringing or oscillations. Therefore, for capacitive loads greater than 10pF, place an isolation resistor in series with the output of the amplifier.  $\boxtimes$  7-1 shows this configuration. For most applications, a minimum resistance of  $20\Omega$  is recommended. In  $75\Omega$  transmission systems, setting the series resistor value to  $75\Omega$  is a beneficial choice because this value isolates any capacitance loading and provides source impedance matching.



図 7-1. Driving a Capacitive Load

#### 7.1.2 Low-Pass Filter Configurations

When receiving low-level signals, limiting the bandwidth of the incoming signals into the system is often required. Z 7-2 shows that the simplest way to accomplish this limiting is to place an RC filter at the noninverting pin of the amplifier.



図 7-2. Single-Pole Low-Pass Filter

$$\frac{V_{OUT}}{V_{IN}} = \left(1 + \frac{R_F}{R_G}\right) \times \left(\frac{1}{1 + sR_1C_1}\right) \tag{1}$$

If more attenuation at higher frequencies is required, a multiple-pole filter is required. Z 7-3 shows a common implementation of a second-order filter called a Sallen-Key filter. When designing this type of filter, chose an amplifier who bandwidth is approximately an order of magnitude larger than the desired filter bandwidth. See Active Low-pass Filter Design for more detailed active-filter design information.

Assuming  $R_1 = R_2 = R$  and  $C_1 = C_2 = C$ , use  $\pm 2$  to set the bandwidth of the filter.

$$f_{3dB} = \frac{1}{2\pi RC} \tag{2}$$

The Q-factor of a filter controls the amount of peaking of the small-signal frequency response and the settling time of the pulse response. Set Q to 0.707 to provide a Butterworth response with a maximally flat pass band. Use  $\not \equiv 3$  to chose the ratio of  $R_F$  and  $R_G$  to obtain the desired Q value.

$$\frac{R_F}{R_G} = 2 - \frac{1}{Q}$$

$$V_{IN} = \frac{R_1}{R_2}$$

$$V_{OUT}$$

$$V_{OUT}$$

図 7-3. Two-Pole Low-Pass Sallen-Key Filter

#### 7.2 Typical Application

This section demonstrates multiplexing several analog input signals to a high-performance driver amplifier which subsequently drives a single high-resolution, high-speed SAR analog-to-digital converter (ADC). This example uses the ADS8411 and the TS5A3159 or TS5A3359 as the ADC and the multiplexer, respectively. This application uses the THS403x as the operational amplifier.

As detailed in  $\boxtimes$  7-4, the example system consists of an ADC (ADS8411), a driving operational amplifier (THS4031), a multiplexer (TS5A3159), an ac source, a dc source, and two driving operational amplifiers.

The driving amplifiers OPA1 are OPA2 are shown as two THS4031 amplifiers. Alternatively, use a single THS4032 to save on cost and board space. The purpose of these op-amps is make the input sources present a low impedance to rest of the circuit. Additionally, to maintain signal fidelity, these operational amplifiers must have low noise and distortion. The third THS4031 labeled OPA3 in  $\boxtimes$  7-4 is used to maintain switching speed and drive the ADC. The passive band-pass filter before the ADC reduces unwanted noise.



図 7-4. Multiplexing Setup to Drive a High-Performance ADC

#### 7.2.1 Design Requirements

The objective to is design a multiplexed digitizer system with the dynamic performance shown in 表 7-1.

| DEVICE SPEED<br>(MSPS) | INPUT FREQUENCY (kHz) | SNR (dB) | THD (dB) | CROSSTALK (dB) |
|------------------------|-----------------------|----------|----------|----------------|
| 2                      | 20                    | > 84     | < -90    | < –110         |
| 2                      | 100                   | > 84     | < -90    | < -96          |

表 7-1. Design Specifications

#### 7.2.2 Detailed Design Procedure

The ADS8411 is a 16-bit, 2MSPS analog-to-digital converter (ADC) with a 4V reference. The ADS8411 has a unipolar single-ended input and includes a 16-bit capacitor-based SAR ADC, with inherent sample and hold. The output is a 16-bit parallel interface.

The TS5A3159 is a single-pole, double-throw (SPDT) analog switch that is designed to operate from 1.65V to 5.5V. The TS5A3159 offers a low on-state resistance and an excellent on resistance matching with the break-before-make feature to prevent signal distortion during the transfer of a signal from one channel to another. Additionally, the TS5A3159 provides excellent total harmonic distortion (THD) performance and consumes low power. The TS5A3359 is a single-pole, triple-throw (SP3T) version of the same switch.

#### 7.2.2.1 Multiplexer Selection

 $\boxtimes$  7-5 shows an equivalent circuit diagram of one of the channels of a multiplexer.  $C_S$  is the input capacitance of the channel;  $C_D$  is the output capacitance of the channel.  $R_{ON}$  is the resistance of the channel when the channel is turned ON.  $C_L$  and  $R_L$  are the load capacitance and resistance, respectively.  $V_{IN}$  is the input voltage of the source.  $R_S$  is the resistance of the source.  $V_{OUT}$  is the output voltage of the multiplexer.



図 7-5. Multiplexer Equivalent Circuit

Settling time is improved when the values of R<sub>S</sub>, R<sub>ON</sub>, C<sub>S</sub>, C<sub>D</sub>, and C<sub>L</sub> are small, and the value of R<sub>L</sub> is large.

For TS5A3159:

- $R_{ON} = 1\Omega$
- $C_S = C_D = 84pF$

Typical values for the extrinsic parameters are

- R<sub>S</sub> = 50Ω
- $C_L = 5pF$
- R<sub>L</sub> = 10kΩ
- T<sub>RC</sub> (time constant) = 8.65ns

For a 16-bit system, at least 18-bit settling is desired to minimize distortion from settling artifacts. For an 18-bit settling, the circuit response time required is  $(18 \times ln2) \times T_{RC} = 108ns$ , which is less than 2MSPS sampling time of 500ns. If the settling time is more than the conversion time of the ADC, the output of the multiplexer does not settle to the required accuracy resulting in distortion.

One more important parameter to consider when selecting a multiplexer is the on-state resistance variation with voltage. This variation also affects distortion because  $R_{ON}$  and  $R_{L}$  act like a resistor divider circuit. Any variation of  $R_{ON}$  with voltage affects the output voltage.

#### 7.2.2.2 Signal Source

The input signal source must be a low-noise, low-distortion source with low source resistance. As discussed in the earlier section, the rouse resistance also must be small to avoid impacting settling time. If the source is not a low-noise and low-distortion source, a passive band-pass filter can be added to improve the signal quality as shown in  $\boxtimes$  7-4.

#### 7.2.2.3 Driving Amplifier

The driving operational amplifier (OPA3 in  $\boxtimes$  7-4) in this application must have good slew rate, bandwidth, low noise, and distortion. The input of the operational amplifier can result in a maximum step of 4V because of MUX switching. As a result, even if the signal bandwidth is low, the driving amplifier must settle from a 4V step within one ADC sampling frame to avoid signal distortion. In this example, the settling requirement due to the ADC selection is 500ns. The THS4031 is a good choice in this application due to the high slew rate and low distortion of this operational amplifier.

English Data Sheet: SLOS224



#### 7.2.2.3.1 Driving Amplifier Bandwidth Restriction

The restriction of excess bandwidth by use of a passive RC filter before the ADC results in better SNR and THD. However, restricting the bandwidth too much results in a excessive operational amplifier settling time. If the amplifier output does not settle quick enough, some residual charge of the previous channel remains in the next sampling interval and appears as crosstalk. One approach to solve this settling issue is to reduce the throughput of the ADC. However, often the high sample rate ADC was chosen to the need to acquire higher frequency signals limiting the freedom to reduce the ADC throughput. Due to these tradeoffs, the choice of the filter capacitor becomes critical.  $\boxtimes$  7-6 and  $\boxtimes$  7-7 show SNR and crosstalk as a function of the filter capacitor.

 $\boxtimes$  7-8 shows input settling behavior with three different filter capacitor values. The value of the capacitor changes to filter bandwidth. As the filter bandwidth increases, the settling time improves as shown in  $\pm$  4.

Filter Bandwidth 
$$\cong \frac{1}{2\pi R_1 C_1}$$
 (4)

#### 7.2.3 Application Curves



## 7.3 Power Supply Recommendations

The THS403x family operates off a single supply or with dual supplies. Choose supplies that provide for the required headroom to supply rails as specified by the common-mode input range (CMIR). Operating from a single supply has numerous advantages. With the negative supply at ground, the dc errors due to the –PSRR term are minimized. Decouple supplies with low inductance capacitors to ground as close to the amplifier as possible. When operating on a board with high-speed digital signals, provide isolation between digital signal noise and the analog input pins. When using a ground plane, remove the ground plane close to input sensitive pins to reduce stray parasitics that adversely impact device performance. For split-supply operation, an optional supply decoupling capacitor across the two power supplies improves second harmonic distortion performance.

#### 7.4 Layout

#### 7.4.1 Layout Guidelines

To achieve the levels of high-frequency performance of the THS403x, follow proper printed-circuit board (PCB), high-frequency design techniques. The following is a general set of guidelines. In addition, a THS403x evaluation board is available to use as a guide for layout or for evaluating the device performance.

- **Ground planes**—make sure that the ground plane used on the board provides all components with a low-inductive ground connection. However, in the areas of the amplifier inputs and output, the ground plane can be removed to minimize stray capacitance.
- **Proper power-supply decoupling**—use a 6.8µF tantalum capacitor in parallel with a 0.1µF ceramic capacitor on each supply pin. Sharing the tantalum capacitor among several amplifiers is possible depending on the application, but always use a 0.1µF ceramic capacitor on the supply pin of every amplifier. In addition, place the 0.1µF capacitor as close as possible to the supply pin. As this distance increases, the inductance in the connecting trace makes the capacitor less effective. Strive for distances of less than 0.1 inch (2.54mm) between the device power pins and the ceramic capacitors.
- Short trace runs or compact part placements—optimum high-frequency performance is achieved when stray series inductance is minimized. To minimize stray inductance, make the circuit layout as compact as possible, thereby minimizing the length of all trace runs. Pay particular attention to the inputs of the amplifier, keeping the trace lengths as short as possible. This layout helps to minimize stray capacitance at the input of the amplifier.
- **Sockets**—TI does not recommend sockets for high-speed operational amplifiers. The additional lead inductance in the socket pins often leads to stability problems. Surface-mount packages soldered directly to the printed-circuit board is the best implementation.
- Short trace runs and compact part placements—Improved high-frequency performance is achieved when stray series inductance is minimized. To reduce stray series inductance, the circuit layout must be made as compact as possible, thereby minimizing the length of all trace runs. Particular attention must be paid to the inverting input of the amplifier. The length must be kept as short as possible to minimize stray capacitance at the input of the amplifier.

#### 7.4.1.1 General PowerPAD™ Integrated Circuit Package Design Considerations

The THS403x are available in a thermally-enhanced DGN package, which is a member of the PowerPAD integrated circuit package family. This package is constructed using a downset lead frame upon which the die is mounted [see  $\boxtimes$  7-9(a) and  $\boxtimes$  7-9(b)]. This arrangement results in the lead frame exposed as a thermal pad on the underside of the package [see  $\boxtimes$  7-9(c)]. Because this thermal pad has direct thermal contact with the die, excellent thermal performance can be achieved by providing a good thermal path away from the thermal pad.

The PowerPAD integrated circuit package allows for both assembly and thermal management in one manufacturing operation. During the surface-mount solder operation (when the leads are soldered), the thermal pad can be soldered to a copper area under the package. By using thermal paths within this copper area, heat is conducted away from the package into a ground plane or other heat-dissipating device.

The PowerPAD integrated circuit package represents a breakthrough in combining the small area and ease of assembly of surface mount with the more-recent, awkward mechanical methods of sinking heat.



Note: The thermal pad is electrically isolated from all pins in the package.

#### 図 7-9. Views of Thermally-Enhanced DGN Package

Although there are many ways to properly dissipate heat from this device, the following steps show the recommended approach.



図 7-10. PowerPAD™ PCB Etch and Via Pattern

- 1. Prepare the PCB with a top-side etch pattern as shown in 🗵 7-10. There must be etch for the leads as well as etch for the thermal pad.
- 2. Place five holes in the area of the thermal pad. These holes must be 13 mils (0.3302mm) in diameter. The reason to keep the holes small is to discourage solder wicking through the holes during reflow.
- 3. Additional vias can be placed anywhere along the thermal plane outside of the thermal pad area. This action helps dissipate the heat generated by the THS403x device. The additional vias can be of any diameter because wicking is not a concern outside of the thermal pad area.
- 4. Connect all holes to the internal ground plane.
- 5. When connecting these holes to the ground plane, do not use the typical web or spoke via connection methodology. Web connections have a high thermal-resistance connection that is useful for slowing the heat transfer during soldering operations. This makes the soldering of vias that have plane connections easier. In this application, however, low thermal resistance is desired for the most efficient heat transfer. Therefore, the holes under the THS403x package must connect to the internal ground plane with a complete connection around the entire circumference of the plated-through hole.
- 6. The top-side solder mask must leave the pins of the package and the thermal pad area with the five holes exposed. The bottom-side solder mask must cover the five holes of the thermal pad area, which prevents solder from pulling away from the thermal pad area during the reflow process.
- 7. Apply solder paste to the exposed thermal pad area and to all the device pins.
- 8. With these preparatory steps in place, the THS403x device is placed in position and run through the solder reflow operation as any standard surface-mount component.

Copyright © 2024 Texas Instruments Incorporated



## 7.4.2 Layout Example



25





図 7-11. Layout Recommendations



## 8 Device and Documentation Support

#### 8.1 Documentation Support

#### 8.1.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, Noise Analysis for High-Speed Op Amps, application report
- Texas Instruments, PowerPAD™ Thermally-Enhanced Package, application report
- Texas Instruments, THS4031 High-Speed Op Amp, EVM user's guide
- Texas Instruments, THS4032 Dual High-Speed Op Amp, EVM user's guide

## 8.2 ドキュメントの更新通知を受け取る方法

ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細については、改訂されたドキュメントに含まれている改訂履歴をご覧ください。

#### 8.3 サポート・リソース

テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。

リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。

#### 8.4 商標

PowerPAD<sup>™</sup> and テキサス・インスツルメンツ E2E<sup>™</sup> are trademarks of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。

#### 8.5 静電気放電に関する注意事項



この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。

ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。

#### 8.6 用語集

テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。

## 9 Revision History

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

| С | hanges from Revision K (May 2024) to Revision L (July 2024)                                                                  | age        |
|---|------------------------------------------------------------------------------------------------------------------------------|------------|
| • | Added thermal pad information in Tables 4-1 and 4-2                                                                          | 3          |
| • | Updated Thermal Information: THS4032 for the D and DGN packages                                                              | <b>5</b>   |
| • | Changed title of Electrical Characteristics - THS4031, $R_L = 150\Omega$ to Electrical Characteristics - $R_L = 150\Omega$   | 2 <b>6</b> |
| • | Moved Total harmonic distortion for THS4032 from <i>Electrical Characteristics - THS4032</i> , $R_L = 150\Omega$ to          |            |
|   | Electrical Characteristics - $R_L$ = 150 $\Omega$                                                                            | 6          |
| • | Moved Channel-to-channel crosstalk from <i>Electrical Characteristics - THS4032</i> , $R_L = 150\Omega$ to <i>Electrical</i> |            |
|   | Characteristics - $R_L$ = 150 $\Omega$                                                                                       | 6          |
| • | Deleted Supply voltage from Electrical Characteristics                                                                       | 6          |
| • | Changed title of Electrical Characteristics - THS4031, $R_1 = 1k\Omega$ to Electrical Characteristics - $R_1 = 1k\Omega$     | 8          |

Copyright © 2024 Texas Instruments Incorporated

資料に関するフィードバック(ご意見やお問い合わせ)を送信

27



| •          | Changed Total harmonic distortion for THS4032 from -96 dBc to -90 dBc and moved from <i>Electrical Characteristics - THS4032</i> , $R_1 = 1k\Omega$ to <i>Electrical Characteristics -</i> $R_1 = 1k\Omega$                                                                                                                                                                                     | 8            |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|
| •          | Changed unit from $\mu$ A to nA for Input offset current in <i>Electrical Characteristics - R<sub>I</sub></i> = $1k\Omega$                                                                                                                                                                                                                                                                      |              |
|            | Changed title of Typical Characteristics - THS4031 section to Typical Characteristics                                                                                                                                                                                                                                                                                                           |              |
| •          | Deleted Typical Characteristics - THS4032 section                                                                                                                                                                                                                                                                                                                                               | 10           |
| •          | Changed title of Figure 5-15, Figure 5-16, Figure 5-17, and Figure 5-18 from Harmonic Distortion vs                                                                                                                                                                                                                                                                                             |              |
|            | Frequency to THS4031 Harmonic Distortion vs Frequency in Typical Characteristics                                                                                                                                                                                                                                                                                                                | 10           |
| •          | Changed max voltage from 33V (±16.5V) to 32V (±16V) in Device Functional Modes                                                                                                                                                                                                                                                                                                                  | 17           |
| _          |                                                                                                                                                                                                                                                                                                                                                                                                 |              |
|            |                                                                                                                                                                                                                                                                                                                                                                                                 | Page         |
|            | hanges from Revision J (February 2024) to Revision K (May 2024)  Deleted Total harmonic distortion + noise and Intermodulation distortion specifications from <i>Electrical</i>                                                                                                                                                                                                                 | Page         |
|            | hanges from Revision J (February 2024) to Revision K (May 2024)                                                                                                                                                                                                                                                                                                                                 |              |
| <u>c</u>   | hanges from Revision J (February 2024) to Revision K (May 2024)  Deleted Total harmonic distortion + noise and Intermodulation distortion specifications from <i>Electrical</i>                                                                                                                                                                                                                 |              |
| <u>c</u>   | hanges from Revision J (February 2024) to Revision K (May 2024)  Deleted Total harmonic distortion + noise and Intermodulation distortion specifications from Electrical Characteristics - THS4031, $R_L = 150 \Omega$                                                                                                                                                                          | 6            |
| <u>c</u> . | hanges from Revision J (February 2024) to Revision K (May 2024)  Deleted Total harmonic distortion + noise and Intermodulation distortion specifications from <i>Electrical Characteristics</i> - $THS4031$ , $R_L = 150~\Omega$                                                                                                                                                                | 6<br>8<br>10 |
| <u>c</u> . | hanges from Revision J (February 2024) to Revision K (May 2024)  Deleted Total harmonic distortion + noise and Intermodulation distortion specifications from <i>Electrical Characteristics</i> - $THS4031$ , $R_L = 150~\Omega$ Deleted Total harmonic distortion + noise and Intermodulation distortion specifications from <i>Electrical Characteristics</i> - $THS4031$ , $R_L = 1~k\Omega$ | 6<br>8<br>10 |

## 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

資料に関するフィードバック (ご意見やお問い合わせ) を送信

Copyright © 2024 Texas Instruments Incorporated

#### 重要なお知らせと免責事項

テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されているテキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、テキサス・インスツルメンツは一切の責任を拒否します。

テキサス・インスツルメンツの製品は、テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。テキサス・インスツルメンツがこれらのリソースを提供することは、適用されるテキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。

お客様がいかなる追加条項または代替条項を提案した場合でも、テキサス・インスツルメンツはそれらに異議を唱え、拒否します。

郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated www.ti.com

8-Nov-2025

## **PACKAGING INFORMATION**

| Orderable part number | Status   | Material type | Package   Pins   | Package qty   Carrier | RoHS<br>(3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|----------|---------------|------------------|-----------------------|-------------|-------------------------------|----------------------------|--------------|------------------|
| THS4031CD             | Obsolete | Production    | SOIC (D)   0     | _                     |             | (4)<br>Call TI                | (5)<br>Call TI             | 0 to 70      | 4031C            |
|                       |          |               | SOIC (D)   8     |                       | -           |                               |                            |              |                  |
| THS4031CDGN           | Obsolete | Production    | HVSSOP (DGN)   8 | -                     | =           | Call TI                       | Call TI                    | 0 to 70      | ACM              |
| THS4031CDGNR          | Obsolete | Production    | HVSSOP (DGN)   8 | -                     | -           | Call TI                       | Call TI                    | 0 to 70      | ACM              |
| THS4031CDR            | Obsolete | Production    | SOIC (D)   8     | -                     | -           | Call TI                       | Call TI                    | 0 to 70      | 4031C            |
| THS4031ID             | Obsolete | Production    | SOIC (D)   8     | -                     | -           | Call TI                       | Call TI                    | -40 to 85    | 40311            |
| THS4031IDGN           | Obsolete | Production    | HVSSOP (DGN)   8 | -                     | -           | Call TI                       | Call TI                    | -40 to 85    | ACN              |
| THS4031IDGNR          | Active   | Production    | HVSSOP (DGN)   8 | 2500   LARGE T&R      | Yes         | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | ACN              |
| THS4031IDGNR.B        | Active   | Production    | HVSSOP (DGN)   8 | 2500   LARGE T&R      | Yes         | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | ACN              |
| THS4031IDGNRG4        | Active   | Production    | HVSSOP (DGN)   8 | 2500   LARGE T&R      | Yes         | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | ACN              |
| THS4031IDGNRG4.B      | Active   | Production    | HVSSOP (DGN)   8 | 2500   LARGE T&R      | Yes         | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | ACN              |
| THS4031IDR            | Active   | Production    | SOIC (D)   8     | 2500   LARGE T&R      | Yes         | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | 40311            |
| THS4031IDR.B          | Active   | Production    | SOIC (D)   8     | 2500   LARGE T&R      | Yes         | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | 40311            |
| THS4031IDRG4          | Active   | Production    | SOIC (D)   8     | 2500   LARGE T&R      | Yes         | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | 40311            |
| THS4031IDRG4.B        | Active   | Production    | SOIC (D)   8     | 2500   LARGE T&R      | Yes         | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | 40311            |
| THS4032CDGN           | Obsolete | Production    | HVSSOP (DGN)   8 | -                     | -           | Call TI                       | Call TI                    | 0 to 70      | ABD              |
| THS4032CDR            | Obsolete | Production    | SOIC (D)   8     | -                     | -           | Call TI                       | Call TI                    | 0 to 70      | 4032C            |
| THS4032ID             | Obsolete | Production    | SOIC (D)   8     | -                     | -           | Call TI                       | Call TI                    | -40 to 85    | 40321            |
| THS4032IDGN           | Obsolete | Production    | HVSSOP (DGN)   8 | -                     | -           | Call TI                       | Call TI                    | -40 to 85    | ABG              |
| THS4032IDGNR          | Active   | Production    | HVSSOP (DGN)   8 | 2500   LARGE T&R      | Yes         | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | ABG              |
| THS4032IDGNR.B        | Active   | Production    | HVSSOP (DGN)   8 | 2500   LARGE T&R      | Yes         | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | ABG              |
| THS4032IDR            | Active   | Production    | SOIC (D)   8     | 2500   LARGE T&R      | Yes         | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | 40321            |
| THS4032IDR.B          | Active   | Production    | SOIC (D)   8     | 2500   LARGE T&R      | Yes         | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | 40321            |
| THS4032IDRG4          | Active   | Production    | SOIC (D)   8     | 2500   LARGE T&R      | Yes         | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | 40321            |
| THS4032IDRG4.A        | Active   | Production    | SOIC (D)   8     | 2500   LARGE T&R      | Yes         | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | 40321            |
| THS4032IDRG4.B        | Active   | Production    | SOIC (D)   8     | 2500   LARGE T&R      | Yes         | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | 40321            |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

## PACKAGE OPTION ADDENDUM

www.ti.com 8-Nov-2025

(2) Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

- (3) RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.
- (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.
- (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.
- (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF THS4031, THS4032:

Enhanced Product: THS4032-EP

Military: THS4031M

NOTE: Qualified Version Definitions:

- Enhanced Product Supports Defense, Aerospace and Medical Applications
- Military QML certified for Military and Defense Applications





www.ti.com 21-Jul-2025

#### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| THS4031IDGNR   | HVSSOP          | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| THS4031IDGNRG4 | HVSSOP          | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| THS4031IDR     | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| THS4031IDRG4   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| THS4032IDGNR   | HVSSOP          | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| THS4032IDR     | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| THS4032IDRG4   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |



www.ti.com 21-Jul-2025



#### \*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| THS4031IDGNR   | HVSSOP       | DGN             | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| THS4031IDGNRG4 | HVSSOP       | DGN             | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| THS4031IDR     | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| THS4031IDRG4   | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| THS4032IDGNR   | HVSSOP       | DGN             | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| THS4032IDR     | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| THS4032IDRG4   | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |

3 x 3, 0.65 mm pitch

SMALL OUTLINE PACKAGE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



INSTRUMENTS www.ti.com

# $\textbf{PowerPAD}^{^{\text{\tiny{TM}}}}\,\textbf{VSSOP - 1.1 mm max height}$

SMALL OUTLINE PACKAGE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



SMALL OUTLINE PACKAGE



#### NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 11. Board assembly site may have different recommendations for stencil design.



## PowerPAD<sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.
- 6. Features may differ or may not be present.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 7. Publication IPC-7351 may have alternate designs.
- 8. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 9. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.
- 10. Size of metal pad may vary due to creepage requirement.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.





SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TIの製品は、TIの販売条件、TIの総合的な品質ガイドライン、 ti.com または TI 製品などに関連して提供される他の適用条件に従い提供されます。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 TI がカスタム、またはカスタマー仕様として明示的に指定していない限り、TI の製品は標準的なカタログに掲載される汎用機器です。

お客様がいかなる追加条項または代替条項を提案する場合も、TIはそれらに異議を唱え、拒否します。

Copyright © 2025, Texas Instruments Incorporated

最終更新日: 2025 年 10 月