**TMUX1247** JAJSHS9-AUGUST 2019 # TMUX1247 5V 双方向、2:1 (SPDT) の汎用スイッチ # 1 特長 - レール・ツー・レールの動作 - 双方向の信号パス - 1.8V ロジック互換 - フェイルセーフ・ロジック - 低いオン抵抗: 3Ω - 広い電源電圧範囲: 1.08V~5.5V - -40°C~+125°C の動作温度範囲 - 低い消費電流: 4nA - 遷移時間: 14ns - Break-Before-Make のスイッチング動作 - ESD 保護 (HBM): 2000V ## 2 アプリケーション - アナログおよびデジタル・スイッチング - I2C および SPI バスの多重化 - リモート無線ユニット - アクティブ・アンテナ・システム (AAS) の mMIMO - バーコード・スキャナ - モータ・ドライブ - ビルディング・オートメーション - アナログ入力モジュール - パワー・デリバリ - ビデオ監視 - POS システム - 家電製品 - コンシューマ・オーディオ ## アプリケーションの例 ## 3 概要 TMUX1247 は、汎用の CMOS (相補型金属酸化膜半導体) 単極双投 (SPDT) スイッチです。TMUX1247 は、SEL ピンの状態に基づいて、2 つのソース入力間のスイッチングを行います。 $1.08V\sim5.5V$ の広い動作電源電圧範囲により、個人用電子機器からビルディング・オートメーションまで、幅広い用途に使用可能です。このデバイスは、ソース (Sx) およびドレイン (D) ピンで、GND から $V_{DD}$ までの範囲の双方向アナログおよびデジタル信号をサポートします。消費電流が $4\mu A$ と低いため、携帯型アプリケーションで使用できます。 すべてのロジック入力には1.8Vロジック互換のスレッショルドがあり、有効な電源電圧範囲で動作していれば、TTLとCMOSの両方のロジックと互換性が保証されます。フェイルセーフ・ロジック回路により、電源ピンよりも前に制御ピンに電圧が印加されるため、デバイスへの損傷の可能性が避けられます。 ## 製品情報<sup>(1)</sup> | 型番 | パッケージ | 本体サイズ(公称) | |----------|----------|---------------| | TMUX1247 | SC70 (6) | 2.00mm×1.25mm | (1) 利用可能なすべてのパッケージについては、このデータシートの末尾にあるパッケージ・オプションについての付録を参照してください。 ## TMUX1247 のブロック図 # 目次 | 1 | 特長1 | 7.6 Charge Injection1 | |---|----------------------------------------------------------------------------------------------------|-------------------------------------| | 2 | アプリケーション1 | 7.7 Off Isolation1 | | 3 | 概要1 | 7.8 Crosstalk 1 | | 4 | 改訂履歴 | 7.9 Bandwidth 1 | | 5 | Pin Configuration and Functions | 8 Detailed Description 18 | | 2 | Specifications 4 | 8.1 Overview 18 | | 0 | • | 8.2 Functional Block Diagram | | | g | 8.3 Feature Description | | | 3 | 8.4 Device Functional Modes | | | 6.3 Recommended Operating Conditions | 8.5 Truth Tables1 | | | | 9 Application and Implementation 20 | | | 6.5 Electrical Characteristics (V <sub>DD</sub> = 5 V ±10 %), GND = 0 V unless otherwise specified | 9.1 Application Information20 | | | 6.6 Electrical Characteristics (V <sub>DD</sub> = 3.3 V ±10 %), GND | 9.2 Typical Application20 | | | = 0 V unless otherwise specified | 10 Power Supply Recommendations 23 | | | 6.7 Electrical Characteristics (V <sub>DD</sub> = 1.8 V ±10 %), GND | 11 Layout 24 | | | = 0 V unless otherwise specified 9 | 11.1 Layout Guidelines24 | | | 6.8 Electrical Characteristics (V <sub>DD</sub> = 1.2 V ±10 %), GND | 11.2 Layout Example 2 | | | = 0 V unless otherwise specified | 12 デバイスおよびドキュメントのサポート | | , | <b>3</b> , | 12.1 ドキュメントのサポート2 | | 1 | Parameter Measurement Information | 12.2 ドキュメントの更新通知を受け取る方法2 | | | 7.1 On-Resistance | 12.3 コミュニティ・リソース2 | | | 9 | 12.4 商標2 | | | 7.3 On-Leakage Current | 12.5 静電気放電に関する注意事項2 | | | 7.5 Break-Before-Make | 12.6 Glossary 24 | | | 7.3 DIEGR-DEIUIE-WARE | 13 メカニカル、パッケージ、および注文情報 25 | | | | | # 4 改訂履歴 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | 日付 | リビジョン | 注 | |------------|-------|----| | 2019 年 8 月 | * | 初版 | www.ti.com # **5 Pin Configuration and Functions** ## **Pin Functions** | PIN | | TYPE <sup>(1)</sup> | DESCRIPTION | |-----------------|-----|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | ITPE\" | DESCRIPTION | | S2 | 1 | I/O | Source pin 2. Can be an input or output. | | V <sub>DD</sub> | 2 | Р | Positive power supply. This pin is the most positive power-supply potential. For reliable operation, connect a decoupling capacitor ranging from 0.1 $\mu$ F to 10 $\mu$ F between V <sub>DD</sub> and GND. | | S1 | 3 | I/O | Source pin 1. Can be an input or output. | | D | 4 | I/O | Drain pin. Can be an input or output. | | GND | 5 | Р | Ground (0 V) reference | | SEL | 6 | I | Select pin: controls state of the switch according to 表 1. (Logic Low = S1 to D, Logic High = S2 to D) | <sup>(1)</sup> I = input, O = output, I/O = input and output, P = power # TEXAS INSTRUMENTS ## 6 Specifications #### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1)(2)(3) | | | MIN | MAX | UNIT | |-----------------------------------------|--------------------------------------------|------|----------------------|------| | $V_{DD}$ | Supply voltage | -0.5 | 6 | V | | V <sub>SEL</sub> or V <sub>EN</sub> | Logic control input pin voltage (SEL) | -0.5 | 6 | V | | I <sub>SEL</sub> or I <sub>EN</sub> | Logic control input pin current (SEL) | -30 | 30 | mA | | V <sub>S</sub> or V <sub>D</sub> | Source or drain voltage (Sx, D) | -0.5 | V <sub>DD</sub> +0.5 | V | | I <sub>S</sub> or I <sub>D (CONT)</sub> | Source or drain continuous current (Sx, D) | -50 | 50 | mA | | I <sub>K</sub> | Diode clamp current <sup>(4)</sup> | -30 | 30 | mA | | T <sub>stg</sub> | Storage temperature | -65 | 150 | °C | | $T_{J}$ | Junction temperature | | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. (2) The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum. (3) All voltages are with respect to ground, unless otherwise specified. ## 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|-------------------------------------------------------------------------------|-------|------| | V | Flootroctatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | V | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | ±750 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. #### 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | 0.0. op 0.0 | amig need an temperature range (amoes earer mee need) | | | | |----------------|----------------------------------------------------------------|------|----------|------| | | | MIN | NOM MAX | UNIT | | $V_{DD}$ | Supply voltage | 1.08 | 5.5 | V | | $V_S$ or $V_D$ | Signal path input/output voltage (source or drain pin) (Sx, D) | 0 | $V_{DD}$ | V | | $V_{SEL}$ | Logic control input pin voltage (SEL) | 0 | 5.5 | V | | T <sub>A</sub> | Ambient temperature | -40 | 125 | °C | #### 6.4 Thermal Information | | | TMUX1247 | | |------------------------|----------------------------------------------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | DCK (SC70) | UNIT | | | | 6 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 243.6 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 180.9 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 106.3 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 89.1 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 106.0 | °C/W | | R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | N/A | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. <sup>4)</sup> Pins are diode-clamped to the power-supply rails. Over voltage signals must be voltage and current limited to maximum ratings. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. www.ti.com # 6.5 Electrical Characteristics ( $V_{DD}$ = 5 V ±10 %), GND = 0 V unless otherwise specified. at $T_A = 25$ °C, $V_{DD} = 5$ V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |------------------------------------|-------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-----------------|------|--------|-------|------| | ANALO | G SWITCH | | | | | | | | | | $V_S = 0 \text{ V to } V_{DD}$ | 25°C | | 3 | | Ω | | R <sub>ON</sub> | On-resistance | I <sub>SD</sub> = 10 mA | -40°C to +85°C | | | 5 | Ω | | | | Refer to On-Resistance | -40°C to +125°C | | | 6 | Ω | | | | $V_S = 0 \text{ V to } V_{DD}$ | 25°C | | 0.15 | | Ω | | $\Delta R_{ON}$ | On-resistance matching between channels | $I_{SD} = 10 \text{ mA}$ | -40°C to +85°C | | | 1 | Ω | | | ona mois | Refer to On-Resistance | -40°C to +125°C | | | 1 | Ω | | | | $V_S = 0 \text{ V to } V_{DD}$ | 25°C | | 1.5 | | Ω | | R <sub>ON</sub> | On-resistance flatness | I <sub>SD</sub> = 10 mA | -40°C to +85°C | | 2 | | Ω | | FLAT | | Refer to On-Resistance | -40°C to +125°C | | 3 | | Ω | | | | V <sub>DD</sub> = 5 V | 25°C | | ±75 | | nA | | | Source off leakage current <sup>(1)</sup> | Switch Off<br>$V_D = 4.5 \text{ V} / 1.5 \text{ V}$<br>$V_S = 1.5 \text{ V} / 4.5 \text{ V}$<br>Refer to Off-Leakage Current | -40°C to +85°C | -150 | | 150 | nA | | I <sub>S(OFF)</sub> | | | -40°C to +125°C | -175 | | 175 | nA | | | Channel on leakage current | v <sub>DD</sub> = 5 V<br>Switch On<br>$V_D = V_S = 4.5 \text{ V} / 1 \text{ V}$<br>Refer to On-Leakage Current | 25°C | | ±200 | | nA | | $I_{D(ON)}$ | | | -40°C to +85°C | -500 | | 500 | nA | | I <sub>S(ON)</sub> | | | -40°C to +125°C | -750 | | 750 | nA | | LOGIC | INPUTS | | | | | | • | | $V_{IH}$ | Input logic high | | -40°C to 125°C | 1.42 | | 5.5 | V | | $V_{IL}$ | Input logic low | | -40°C to 125°C | 0 | | 0.87 | V | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | 25°C | | ±0.005 | | μΑ | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | -40°C to +125°C | | | ±0.05 | μΑ | | C <sub>IN</sub> | Digital input capacitance | | 25°C | | 1 | | pF | | C <sub>IN</sub> | Digital input capacitance | | -40°C to +125°C | | | 2 | pF | | POWER | RSUPPLY | | | | | | | | | V supply supply | Digital lagrata 0 V as 5 5 V | 25°C | | 0.007 | | μA | | I <sub>DD</sub> | V <sub>DD</sub> supply current | Digital Inputs = 0 V or 5.5 V | -40°C to +125°C | | | 1.5 | μA | <sup>(1)</sup> When $V_S$ is 4.5 V, $V_D$ is 1.5 V or when $V_S$ is 1.5 V, $V_D$ is 4.5 V. # Electrical Characteristics ( $V_{DD}$ = 5 V ±10 %), GND = 0 V unless otherwise specified. (continued) at $T_A = 25$ °C, $V_{DD} = 5$ V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |--------------------------------------|---------------------------------|-----------------------------------------------------|-----------------|-----|------------|-----|------| | DYNAN | IIC CHARACTERISTICS | | | | | | | | | | ., ., | 25°C | | 12 | | ns | | $t_{TRAN}$ | Switching time between channels | $V_S = 3 V$<br>$R_L = 200 \Omega, C_L = 15 pF$ | -40°C to +85°C | | | 18 | ns | | | | π_ = 200 Ω, Θ_ = 13 μ | -40°C to +125°C | | | 19 | ns | | | | ., ., | 25°C | | 8 | | ns | | tOPEN | Break before make time | $V_S = 3 V$<br>$R_L = 200 \Omega, C_L = 15 pF$ | -40°C to +85°C | 1 | | | ns | | (BBM) | | Ν_ = 200 Ω, Ο_ = 13 μ | -40°C to +125°C | 1 | | | ns | | Q <sub>C</sub> | Charge Injection | $V_S = V_{DD}/2$<br>$R_S = 0 \Omega$ , $C_L = 1 nF$ | 25°C | | -10 | | рС | | _ | | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>f = 1 MHz | 25°C | | -65 | | dB | | O <sub>ISO</sub> | Off Isolation | $R_L = 50 \Omega, C_L = 5 pF$<br>f = 10 MHz | 25°C | | <b>–45</b> | | dB | | | 0 1 1 | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>f = 1 MHz | 25°C | | -65 | | dB | | X <sub>TALK</sub> | Crosstalk | $R_L = 50 \Omega, C_L = 5 pF$<br>f = 10 MHz | 25°C | | -45 | | dB | | BW | Bandwidth | $R_L = 50 \Omega$ , $C_L = 5 pF$ | 25°C | | 250 | | MHz | | C <sub>SOFF</sub> | Source off capacitance | f = 1 MHz | 25°C | | 7 | | pF | | C <sub>SON</sub><br>C <sub>DON</sub> | On capacitance | f = 1 MHz | 25°C | | 23 | | pF | www.ti.com JAJSHS9-AUGUST 2019 # 6.6 Electrical Characteristics ( $V_{DD}$ = 3.3 V ±10 %), GND = 0 V unless otherwise specified. at $T_A = 25$ °C. $V_{DD} = 3.3$ V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |------------------------------------|-------------------------------------------|---------------------------------------------------------------------------------------------|-----------------|------|--------|-------|------| | ANALO | G SWITCH | | | | | | - | | | | $V_S = 0 \text{ V to } V_{DD}$ | 25°C | | 4.5 | | Ω | | R <sub>ON</sub> | On-resistance | I <sub>SD</sub> = 10 mA | -40°C to +85°C | | | 12.5 | Ω | | | | Refer to On-Resistance | -40°C to +125°C | | | 13 | Ω | | | | $V_S = 0 \text{ V to } V_{DD}$ | 25°C | | 0.15 | | Ω | | $\Delta R_{ON}$ | On-resistance matching between channels | $I_{SD} = 10 \text{ mA}$ | -40°C to +85°C | | | 1 | Ω | | | CHAIIIGIS | Refer to On-Resistance | -40°C to +125°C | | | 1 | Ω | | | | $V_S = 0 \text{ V to } V_{DD}$ | 25°C | | 3.5 | | Ω | | R <sub>ON</sub> | On-resistance flatness | I <sub>SD</sub> = 10 mA | -40°C to +85°C | | 4 | | Ω | | FLAT | | Refer to On-Resistance | -40°C to +125°C | | 5 | | Ω | | | | V <sub>DD</sub> = 3.3 V | 25°C | | ±75 | | nA | | | Source off leakage current <sup>(1)</sup> | Switch Off $V_D = 3 \text{ V / 1 V}$ $V_S = 1 \text{ V / 3 V}$ Refer to Off-Leakage Current | -40°C to +85°C | -150 | | 150 | nA | | I <sub>S(OFF)</sub> | | | -40°C to +125°C | -175 | | 175 | nA | | | Channel on leakage current | V <sub>DD</sub> = 3.3 V<br>Switch On | 25°C | | ±200 | | nA | | $I_{D(ON)}$ | | | -40°C to +85°C | -500 | | 500 | nA | | I <sub>S(ON)</sub> | | | -40°C to +125°C | -750 | | 750 | nA | | LOGIC | INPUTS | | | | | | • | | $V_{IH}$ | Input logic high | | -40°C to 125°C | 1.35 | | 5.5 | V | | $V_{IL}$ | Input logic low | | -40°C to 125°C | 0 | | 8.0 | V | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | 25°C | : | ±0.005 | | μΑ | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | -40°C to +125°C | | | ±0.05 | μΑ | | C <sub>IN</sub> | Logic input capacitance | | 25°C | | 1 | | pF | | C <sub>IN</sub> | Logic input capacitance | | -40°C to +125°C | | | 2 | pF | | POWER | RSUPPLY | | | | | | | | | V supply supply | Digital lagrata 0 V as 5 5 V | 25°C | | 0.004 | | μA | | $I_{DD}$ | V <sub>DD</sub> supply current | Digital Inputs = 0 V or 5.5 V | -40°C to +125°C | | | 0.8 | μA | <sup>(1)</sup> When $V_S$ is 3 V, $V_D$ is 1 V or when $V_S$ is 1 V, $V_D$ is 3 V. # Electrical Characteristics ( $V_{DD}$ = 3.3 V ±10 %), GND = 0 V unless otherwise specified. (continued) at $T_A = 25$ °C, $V_{DD} = 3.3$ V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |--------------------------------------|---------------------------------|----------------------------------------------------------------------------|-----------------|-----|-----|-----|------| | DYNAN | IIC CHARACTERISTICS | | 1 | | | ' | | | | | | 25°C | | 14 | | ns | | t <sub>TRAN</sub> | Switching time between channels | $V_S = 2 V$<br>$R_L = 200 \Omega, C_L = 15 pF$ | -40°C to +85°C | | | 20 | ns | | | | π_ = 200 Ω, Ο[ = 10 μι | -40°C to +125°C | | | 22 | ns | | | | V 0 V | 25°C | | 8 | | ns | | t <sub>OPEN</sub><br>(BBM) | Break before make time | $V_S = 2 V$<br>$R_L = 200 \Omega, C_L = 15 pF$ | -40°C to +85°C | 1 | | | ns | | (BBIVI) | | 11 <u>1</u> = 200 <u>12</u> , <u>0</u> [ = 10 pi | -40°C to +125°C | 1 | | | ns | | $Q_{\mathbb{C}}$ | Charge Injection | $V_S = V_{DD}/2$<br>$R_S = 0 \Omega, C_L = 1 nF$ | 25°C | | -6 | | рС | | 0 | Off Isolation | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>f = 1 MHz<br>Refer to Off Isolation | 25°C | | -65 | | dB | | O <sub>ISO</sub> | | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>f = 10 MHz<br>Refer to Off Isolation | 25°C | | -45 | | dB | | V | Crosstalk | $R_L = 50 \ \Omega, \ C_L = 5 \ pF$<br>$f = 1 \ MHz$<br>Refer to Crosstalk | 25°C | | -65 | | dB | | X <sub>TALK</sub> | | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>f = 10 MHz<br>Refer to Crosstalk | 25°C | | -45 | | dB | | BW | Bandwidth | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>Refer to Bandwidth | 25°C | | 250 | _ | MHz | | C <sub>SOFF</sub> | Source off capacitance | f = 1 MHz | 25°C | - | 7 | | pF | | C <sub>SON</sub><br>C <sub>DON</sub> | On capacitance | f = 1 MHz | 25°C | | 23 | | pF | www.ti.com JAJSHS9 - AUGUST 2019 # 6.7 Electrical Characteristics ( $V_{DD}$ = 1.8 V ±10 %), GND = 0 V unless otherwise specified. at $T_A = 25$ °C, $V_{DD} = 1.8 \text{ V}$ (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |------------------------------------|-------------------------------------------|------------------------------------------------------------------------------------------------------------|-----------------|------|--------|-------|------| | ANALO | G SWITCH | | | | | | | | | | $V_S = 0 \text{ V to } V_{DD}$ | 25°C | | 40 | | Ω | | $R_{ON}$ | On-resistance | I <sub>SD</sub> = 10 mA | -40°C to +85°C | | | 80 | Ω | | | | Refer to On-Resistance | -40°C to +125°C | | | 80 | Ω | | | | $V_S = 0 \text{ V to } V_{DD}$ | 25°C | | 0.4 | | Ω | | $\Delta R_{ON}$ | On-resistance matching between channels | $I_{SD} = 10 \text{ mA}$ | -40°C to +85°C | | | 1.5 | Ω | | | Chariners | Refer to On-Resistance | -40°C to +125°C | | | 1.5 | Ω | | | | V <sub>DD</sub> = 1.98 V | 25°C | | ±75 | | nA | | | (1) | Switch Off | -40°C to +85°C | -150 | | 150 | nA | | I <sub>S(OFF)</sub> | Source off leakage current <sup>(1)</sup> | $V_D = 1.8 \text{ V} / 1 \text{ V}$<br>$V_S = 1 \text{ V} / 1.8 \text{ V}$<br>Refer to Off-Leakage Current | -40°C to +125°C | -175 | | 175 | nA | | | Channel on leakage current | V <sub>DD</sub> = 1.98 V | 25°C | | ±200 | | nA | | $I_{D(ON)}$ | | Switch On | -40°C to +85°C | -500 | | 500 | nA | | I <sub>S(ON)</sub> | | $V_D = V_S = 1.62 \text{ V} / 1 \text{ V}$ | -40°C to +125°C | -750 | | 750 | nA | | DIGITA | L INPUTS | | | | | | | | V <sub>IH</sub> | Input logic high | | -40°C to +125°C | 1.07 | | 5.5 | V | | V <sub>IL</sub> | Input logic low | | -40°C to +125°C | 0 | | 0.68 | V | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | 25°C | | ±0.005 | | μA | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | -40°C to +125°C | | | ±0.05 | μΑ | | C <sub>IN</sub> | Logic input capacitance | | 25°C | | 1 | | pF | | C <sub>IN</sub> | Logic input capacitance | | -40°C to +125°C | | | 2 | pF | | POWER | RSUPPLY | | | | | | | | | V supply supply | Lania lanuta OV as 5.5V | 25°C | | 0.002 | | μA | | I <sub>DD</sub> | V <sub>DD</sub> supply current | Logic Inputs = 0 V or 5.5 V | -40°C to +125°C | | | 0.52 | μA | <sup>(1)</sup> When $V_S$ is 1.8 V, $V_D$ is 1 V or when $V_S$ is 1 V, $V_D$ is 1.8 V. # TEXAS INSTRUMENTS # Electrical Characteristics ( $V_{DD}$ = 1.8 V ±10 %), GND = 0 V unless otherwise specified. (continued) at $T_A = 25$ °C, $V_{DD} = 1.8$ V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |--------------------------------------|---------------------------------|----------------------------------------------------------------------------|-----------------|-----|-------------|-----|------| | LOGIC | INPUTS | | , | | | | | | | | | 25°C | | 24 | | ns | | t <sub>TRAN</sub> | Switching time between channels | $V_S = 1 V$<br>$R_L = 200 \Omega, C_L = 15 pF$ | -40°C to +85°C | | | 44 | ns | | | | κ[ = 200 Ω, Ο[ = 15 μ | -40°C to +125°C | | | 45 | ns | | | | | 25°C | | 16 | | ns | | tOPEN | Break before make time | $V_S = 1 V$<br>$R_1 = 200 \Omega, C_1 = 15 pF$ | -40°C to +85°C | 1 | | | ns | | (BBM) | | Ν_ = 200 Ω, Ο[ = 13 μι | -40°C to +125°C | 1 | | | ns | | $Q_{C}$ | Charge Injection | $V_S = V_{DD}/2$<br>$R_S = 0 \Omega$ , $C_L = 1 nF$ | 25°C | | -3 | | рС | | | Off Isolation | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>f = 1 MHz<br>Refer to Off Isolation | 25°C | | -65 | | dB | | O <sub>ISO</sub> | | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>f = 10 MHz<br>Refer to Off Isolation | 25°C | | <b>–4</b> 5 | | dB | | V | Connectelle | $R_L = 50 \ \Omega, \ C_L = 5 \ pF$<br>$f = 1 \ MHz$<br>Refer to Crosstalk | 25°C | | -65 | | dB | | X <sub>TALK</sub> | Crosstalk | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>f = 10 MHz<br>Refer to Crosstalk | 25°C | | <b>–4</b> 5 | | dB | | BW | Bandwidth | $R_L = 50 \Omega, C_L = 5 pF$ | 25°C | | 250 | | MHz | | C <sub>SOFF</sub> | Source off capacitance | f = 1 MHz | 25°C | | 7 | | pF | | C <sub>SON</sub><br>C <sub>DON</sub> | On capacitance | f = 1 MHz | 25°C | | 23 | | pF | www.ti.com JAJSHS9 - AUGUST 2019 # 6.8 Electrical Characteristics ( $V_{DD}$ = 1.2 V ±10 %), GND = 0 V unless otherwise specified. at $T_A = 25$ °C. $V_{DD} = 1.2$ V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |--------------------------------------|-------------------------------------------|------------------------------------------------------------------|-----------------|------|--------|-------|------| | ANALO | G SWITCH | | ' | | | | | | | | | 25°C | | 70 | | Ω | | R <sub>ON</sub> | On-resistance | $V_S = 0 \text{ V to } V_{DD}$<br>$I_{DS} = 10 \text{ mA}$ | -40°C to +85°C | | | 105 | Ω | | | | IDS = TO THA | -40°C to +125°C | | | 105 | Ω | | | | ., | 25°C | | 0.4 | | Ω | | $\Delta R_{ON}$ | On-resistance matching between channels | $V_S = 0 \text{ V to } V_{DD}$<br>$I_{DS} = 10 \text{ mA}$ | -40°C to +85°C | | | 1.5 | Ω | | | 0.14.11.0.0 | 102 - 10 1101 | -40°C to +125°C | | | 1.5 | Ω | | | | $V_{DD} = 1.32 \text{ V}$ | 25°C | | ±75 | | nA | | I <sub>S(OFF)</sub> | Source off leakage current <sup>(1)</sup> | Switch Off<br>V <sub>D</sub> = 1.2 V / 1 V | -40°C to +85°C | -150 | | 150 | nA | | , , | | $V_S = 1 \text{ V} / 1.2 \text{ V}$ | -40°C to +125°C | -175 | | 175 | nA | | | | V <sub>DD</sub> = 1.32 V | 25°C | | ±200 | | nA | | I <sub>D(ON)</sub> | Channel on leakage current | Switch On | -40°C to +85°C | -500 | | 500 | nA | | I <sub>S(ON)</sub> | | $V_D = V_S = 1 \text{ V} / 0.8 \text{ V}$ | -40°C to +125°C | -750 | | 750 | nA | | DIGITA | L INPUTS | | | | | | | | $V_{IH}$ | Input logic high | | -40°C to +125°C | 0.96 | | | V | | $V_{IL}$ | Input logic low | | -40°C to +125°C | | | 0.36 | V | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | 25°C | | ±0.005 | | μΑ | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | -40°C to +125°C | | | ±0.10 | μΑ | | C <sub>IN</sub> | Digital input capacitance | | 25°C | | 1 | | pF | | C <sub>IN</sub> | Digital input capacitance | | -40°C to +125°C | | | 2 | рF | | POWER | SUPPLY | | • | | | | | | | V gunnly gurrent | Digital Inputs = 0 V or 5.5 V | 25°C | | 0.0015 | | μΑ | | I <sub>DD</sub> | V <sub>DD</sub> supply current | Digital inputs = 0 v of 5.5 v | -40°C to +125°C | | | 0.45 | μΑ | | DYNAN | IIC CHARACTERISTICS | <b>.</b> | | | | | | | | | $V_{IN} = V_{DD}$ | 25°C | | 40 | | ns | | t <sub>TRAN</sub> | Switching time between channels | V <sub>S</sub> = 1 V | -40°C to +85°C | | | 175 | ns | | | | $R_L = 200 \Omega, C_L = 15 pF$ | -40°C to +125°C | | | 175 | ns | | <b>+</b> | | V <sub>S</sub> = 1 V | 25°C | | 27 | | ns | | topen<br>(BBM) | Break before make time | $R_L = 200 \Omega, C_L = 15 pF$ | -40°C to +85°C | 1 | | | ns | | | | | -40°C to +125°C | 1 | | | ns | | Q <sub>C</sub> | Charge Injection | $V_S = (V_{DD} + V_{SS})/2$ $R_S = 0 \Omega, C_L = 1 \text{ nF}$ | 25°C | | ±5 | | рC | | 0 | Off Isolation | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>f = 1 MHz | 25°C | | -64 | | dB | | O <sub>ISO</sub> | On isolation | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>f = 10 MHz | 25°C | | -44 | | dB | | | 0 | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>f = 1 MHz | 25°C | | -64 | | dB | | X <sub>TALK</sub> | Crosstalk | $R_L = 50 \Omega, C_L = 5 pF$<br>f = 10 MHz | 25°C | | -44 | | dB | | BW | Bandwidth | $R_L = 50 \Omega, C_L = 5 pF$ | 25°C | | 250 | | MHz | | C <sub>SOFF</sub> | Source off capacitance | f = 1 MHz | 25°C | | 7 | | pF | | C <sub>SON</sub><br>C <sub>DON</sub> | On capacitance | f = 1 MHz | 25°C | | 23 | | pF | <sup>(1)</sup> When $V_S$ is 1 V, $V_D$ is 1.2 V or when $V_S$ is 1.2 V, $V_D$ is 1 V. # TEXAS INSTRUMENTS ## 6.9 Typical Characteristics at $T_A = 25$ °C, $V_{DD} = 5$ V (unless otherwise noted) www<u>.tij.co.jp</u> # 7 Parameter Measurement Information #### 7.1 On-Resistance The on-resistance of a device is the ohmic resistance between the source (Sx) and drain (D) pins of the device. The on-resistance varies with input voltage and supply voltage. The symbol $R_{ON}$ is used to denote on-resistance. The measurement setup used to measure $R_{ON}$ is shown in 2 7. Voltage (V) and current ( $I_{SD}$ ) are measured using this setup, and $R_{ON}$ is computed with $R_{ON} = V / I_{SD}$ : 図 7. On-Resistance Measurement Setup # 7.2 Off-Leakage Current Source leakage current is defined as the leakage current flowing into or out of the source pin when the switch is off. This current is denoted by the symbol $I_{S(OFF)}$ . The setup used to measure off-leakage current is shown in ≥ 8. 図 8. Off-Leakage Measurement Setup JAJSHS9 – AUGUST 2019 www.tij.co.jp # TEXAS INSTRUMENTS #### 7.3 On-Leakage Current Source on-leakage current is defined as the leakage current flowing into or out of the source pin when the switch is on. This current is denoted by the symbol $I_{S(ON)}$ . Drain on-leakage current is defined as the leakage current flowing into or out of the drain pin when the switch is on. This current is denoted by the symbol $I_{D(ON)}$ . Either the source pin or drain pin is left floating during the measurement. $\boxtimes$ 9 shows the circuit used for measuring the on-leakage current, denoted by $I_{S(ON)}$ or $I_{D(ON)}$ . ☑ 9. On-Leakage Measurement Setup #### 7.4 Transition Time Transition time is defined as the time taken by the output of the device to rise or fall 10% after the logic control signal has risen or fallen past the logic threshold. The 10% transition measurement is utilized to provide the timing of the device. System level timing can then account for the time constant added from the load resistance and load capacitance. 10 shows the setup used to measure transition time, denoted by the symbol t<sub>TRANSITION</sub>. 図 10. Transition-Time Measurement Setup www.tij.co.jp #### 7.5 Break-Before-Make Break-before-make delay is a safety feature that prevents two inputs from connecting when the device is switching. The output first breaks from the on-state switch before making the connection with the next on-state switch. The time delay between the *break* and the *make* is known as break-before-make delay. 🗵 11 shows the setup used to measure break-before-make delay, denoted by the symbol topen(BBM). 図 11. Break-Before-Make Delay Measurement Setup ## 7.6 Charge Injection The TMUX1247 has a transmission-gate topology. Any mismatch in capacitance between the NMOS and PMOS transistors results in a charge injected into the drain or source during the falling or rising edge of the gate signal. The amount of charge injected into the source or drain of the device is known as charge injection, and is denoted by the symbol $Q_C$ . $\boxed{2}$ 12 shows the setup used to measure charge injection from Drain (D) to Source (Sx). 図 12. Charge-Injection Measurement Setup JAJSHS9 – AUGUST 2019 \_\_\_\_\_\_\_ www.tij.co.jp # TEXAS INSTRUMENTS #### 7.7 Off Isolation Off isolation is defined as the ratio of the signal at the drain pin (D) of the device when a signal is applied to the source pin (Sx) of an off-channel. 🗵 13 shows the setup used to measure, and the equation used to calculate off isolation. 図 13. Off Isolation Measurement Setup Off Isolation = $$20 \cdot \text{Log}\left(\frac{V_{\text{OUT}}}{V_{\text{S}}}\right)$$ (1) ## 7.8 Crosstalk Crosstalk is defined as the ratio of the signal at the drain pin (D) of a different channel, when a signal is applied at the source pin (Sx) of an on-channel. 🗵 14 shows the setup used to measure, and the equation used to calculate crosstalk. 図 14. Crosstalk Measurement Setup Channel-to-Channel Crosstalk = $$20 \cdot \text{Log} \left( \frac{V_{\text{OUT}}}{V_{\text{S}}} \right)$$ (2) #### 7.9 Bandwidth www.tij.co.jp Bandwidth is defined as the range of frequencies that are attenuated by less than 3 dB when the input is applied to the source pin (Sx) of an on-channel, and the output is measured at the drain pin (D) of the device. $\boxtimes$ 15 shows the setup used to measure bandwidth. 図 15. Bandwidth Measurement Setup # TEXAS INSTRUMENTS ## 8 Detailed Description #### 8.1 Overview The TMUX1247 is an 2:1 (SPDT), 1-channel switch where the input is controlled with a single select (SEL) control pin. ## 8.2 Functional Block Diagram 図 16. TMUX1247 Functional Block Diagram #### 8.3 Feature Description #### 8.3.1 Bidirectional Operation The TMUX1247 conducts equally well from source (Sx) to drain (D) or from drain (D) to source (Sx). The device has very similar characteristics in both directions and supports both analog and digital signals. #### 8.3.2 Rail to Rail Operation The valid signal path input/output voltage for TMUX1247 ranges from GND to V<sub>DD</sub>. #### 8.3.3 1.8 V Logic Compatible Inputs The TMUX1247 has 1.8-V logic compatible control for the logic control input (SEL). The logic input threshold scales with supply but still provides 1.8-V logic control when operating at 5.5 V supply voltage. 1.8-V logic level inputs allow the TMUX1247 to interface with processors that have lower logic I/O rails and eliminates the need for an external translator, which saves both space and BOM cost. For more information on 1.8 V logic implementations refer to Simplifying Design with 1.8 V logic Muxes and Switches #### 8.3.4 Fail-Safe Logic The TMUX1247 supports Fail-Safe Logic on the control input pin (SEL) allowing for operation up to 5.5 V, regardless of the state of the supply pin. This feature allows voltages on the control pin to be applied before the supply pin, protecting the device from potential damage. Fail-Safe Logic minimizes system complexity by removing the need for power supply sequencing on the logic control pins. For example, the Fail-Safe Logic feature allows the select pin of the TMUX1247 to be ramped to 5.5 V while $V_{DD} = 0$ V. Additionally, the feature enables operation of the TMUX1247 with $V_{DD} = 1.2$ V while allowing the select pin to interface with a logic level of another device up to 5.5 V. www.tij.co.jp #### 8.4 Device Functional Modes The select (SEL) pin of the TMUX1247 controls which switch is connected to the drain of the device. When a given input is not selected, that source pin is in high impedance mode (HI-Z). The control pins can be as high as 5.5 V. The TMUX1247 can be operated without any external components except for the supply decoupling capacitors. Unused logic control pins should be tied to GND or $V_{DD}$ in order to ensure the device does not consume additional current as highlighted in *Implications of Slow or Floating CMOS Inputs*. Unused signal path inputs (Sx or D) should be connected to GND. #### 8.5 Truth Tables #### 表 1. TMUX1247 Truth Table | CONTROL LOGIC (SEL) | Selected Source (Sx) Connected To Drain (D) Pin | |---------------------|-------------------------------------------------| | 0 | S1 | | 1 | S2 | JAJSHS9 – AUGUST 2019 www.tij.co.jp # 9 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 9.1 Application Information The TMUX12xx family offers good system performance across a wide operating supply (1.08V to 5.5V). These devices include 1.8V logic compatible control input pins that enable operation in systems with 1.8V I/O rails. Additionally, the control input pin supports Fail-Safe Logic which allows for operation up to 5.5V, regardless of the state of the supply pin. This protection stops the logic pins from back-powering the supply rail. These features of the TMUX12xx, a family of general purpose multiplexers and switches, reduce system complexity, board size, and overall system cost. #### 9.2 Typical Application # 9.2.1 Input Control for Power Amplifier One application of the TMUX1247 is for input control of a power amplifier. Utilizing a switch allows a system to control when the DAC is connected to the power amplifier, and can stop biasing the power amplifier by switching the gate to GND. 2 17 shows the TMUX1247 configured for control of the power amplifier. ☑ 17. Input Control of Power Amplifier www.tij.co.jp Typical Application (continued) # 9.2.1.1 Design Requirements This design example uses the parameters listed in 表 3. ## 表 2. Design Parameters | PARAMETERS | VALUES | | | |---------------------------|---------------------------------------|--|--| | Supply (V <sub>DD</sub> ) | 5 V | | | | Mux I/O signal range | 0 V to V <sub>DD</sub> (Rail to Rail) | | | | Control logic thresholds | 1.8 V compatible (up to 5.5V) | | | #### 9.2.1.2 Detailed Design Procedure The application shown in 🗵 17 demonstrates how to toggle between the DAC output and GND for control of a power amplifier using a single control input. The DAC output is utilized to bias the gate of the power amplifier and can be disconnected from the circuit using the select pin of the switch. The TMUX1247 can support 1.8-V logic signals on the control input, allowing the device to interface with low logic controls of an FPGA or MCU. The TMUX1247 can be operated without any external components except for the supply decoupling capacitors. The select pin is recommended to have a weak pull-down or pull-up resistor to ensure the input is in a known state. All inputs to the switch must fall within the recommend operating conditions of the TMUX1247 including signal range and continuous current. For this design with a supply of 5 V the signal range can be 0 V to 5 V and the max continuous current can be 30 mA. #### 9.2.1.3 Application Curve A key parameter for this application is the transition time of the device. Faster transition time allows the system to toggle between input sources at a faster rate and allows the output to settle to the final value. The TMUX1247 has a transition time that varies with supply voltage and is shown in 218 $T_A = 25^{\circ}C$ 図 18. T<sub>transition</sub> vs Supply Voltage JAJSHS9 – AUGUST 2019 www.tij.co.jp # TEXAS INSTRUMENTS ## 9.2.2 Switchable Operational Amplifier Gain Setting Another example application of the TMUX1247 is to change an Op Amp from unity gain setting to an inverting amplifier configuration. Utilizing a switch allows a system to have a configurable gain and allows the same architecture to be utilized across the board for various inputs to the system. ☒ 19 shows the TMUX1247 configured for gain setting application. 図 19. Switchable Op Amp Gain Setting #### 9.2.2.1 Design Requirements This design example uses the parameters listed in 表 3. #### 表 3. Design Parameters | PARAMETERS | VALUES | |--------------------------------------------------|---------------------------------------| | Input Signal | 0 V to 2.75 V | | Mux Supply (V <sub>DD</sub> ) | 2.75 V | | Op Amp Supply (V <sub>+</sub> / V <sub>-</sub> ) | ±2.75 V | | Mux I/O signal range | 0 V to V <sub>DD</sub> (Rail to Rail) | | Control logic thresholds | 1.8 V compatible (up to 5.5V) | www.tij.co.jp 9.2.2.2 Detailed Design Procedure The application shown in 2 19 demonstrates how to use a single control input and toggle between gain settings of -1 and +1. If switching between inverting and unity gain is not required, the TMUX1247 can be utilized in the feedback path to select different feedback resistors and provide scalable gain settings for configurable signal conditioning. The TMUX1247 can be operated without any external components except for the supply decoupling capacitors. The select pin is recommended to have a weak pull-down or pull-up resistor to ensure the input is in a known state. All inputs to the switch must fall within the recommend operating conditions of the TMUX1247 including signal range and continuous current. For this design with a supply of 2.75 V the signal range can be 0 V to 2.75 V and the max continuous current can be 30 mA. ### 9.2.2.3 Application Curve $T_A = 25^{\circ}C$ 図 20. On-Resistance vs Source or Drain Voltage # 10 Power Supply Recommendations The TMUX1247 operates across a wide supply range of 1.08 V to 5.5 V. Do not exceed the absolute maximum ratings because stresses beyond the listed ratings can cause permanent damage to the devices. Power-supply bypassing improves noise margin and prevents switching noise propagation from the $V_{DD}$ supply to other components. Good power-supply decoupling is important to achieve optimum performance. For improved supply noise immunity, use a supply decoupling capacitor ranging from 0.1 $\mu$ F to 10 $\mu$ F from $V_{DD}$ to ground. Place the bypass capacitors as close to the power supply pins of the device as possible using low-impedance connections. TI recommends using multi-layer ceramic chip capacitors (MLCCs) that offer low equivalent series resistance (ESR) and inductance (ESL) characteristics for power-supply decoupling purposes. For very sensitive systems, or for systems in harsh noise environments, avoiding the use of vias for connecting the capacitors to the device pins may offer superior noise immunity. The use of multiple vias in parallel lowers the overall inductance and is beneficial for connections to ground planes. # TEXAS INSTRUMENTS ## 11 Layout #### 11.1 Layout Guidelines #### 11.1.1 Layout Information When a PCB trace turns a corner at a 90° angle, a reflection can occur. A reflection occurs primarily because of the change of width of the trace. At the apex of the turn, the trace width increases to 1.414 times the width. This increase upsets the transmission-line characteristics, especially the distributed capacitance and self–inductance of the trace which results in the reflection. Not all PCB traces can be straight and therefore some traces must turn corners. Z 21 shows progressively better techniques of rounding corners. Only the last example (BEST) maintains constant trace width and minimizes reflections. 図 21. Trace Example Route high-speed signals using a minimum of vias and corners which reduces signal reflections and impedance changes. When a via must be used, increase the clearance size around it to minimize its capacitance. Each via introduces discontinuities in the signal's transmission line and increases the chance of picking up interference from the other layers of the board. Be careful when designing test points, throughhole pins are not recommended at high frequencies. - Decouple the V<sub>DD</sub> pin with a 0.1-µF capacitor, placed as close to the pin as possible. Make sure that the capacitor voltage rating is sufficient for the V<sub>DD</sub> supply. - Keep the input lines as short as possible. - Use a solid ground plane to help reduce electromagnetic interference (EMI) noise pickup. - Do not run sensitive analog traces in parallel with digital traces. Avoid crossing digital and analog traces if possible, and only make perpendicular crossings when necessary. ## 11.2 Layout Example 図 22. TMUX1247 Layout Example www.tij.co.jp JAJSHS9 – AUGUST 2019 # 12 デバイスおよびドキュメントのサポート ## 12.1 ドキュメントのサポート #### 12.1.1 関連資料 テキサス・インスツルメンツ、『低CONマルチプレクサにおける安定性の問題の改善』 テキサス・インスツルメンツ、『1.8Vロジックのマルチプレクサおよびスイッチにおける設計の単純化』 テキサス・インスツルメンツ、『電源オフ保護を備えた信号スイッチで電源シーケンスを不要に』 テキサス・インスツルメンツ、『高電圧アナログ・マルチプレクサのシステムレベル保護』 ## 12.2 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、ti.comのデバイス製品フォルダを開いてください。右上の「アラートを受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。 # 12.3 コミュニティ・リソース The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 12.4 商標 E2E is a trademark of Texas Instruments. ## 12.5 静電気放電に関する注意事項 すべての集積回路は、適切なESD保護方法を用いて、取扱いと保存を行うようにして下さい。 静電気放電はわずかな性能の低下から完全なデバイスの故障に至るまで、様々な損傷を与えます。高精度の集積回路は、損傷に対して敏感であり、極めてわずかなパラメータの変化により、デバイスに規定された仕様に適合しなくなる場合があります。 #### 12.6 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. # 13 メカニカル、パッケージ、および注文情報 以降のページには、メカニカル、パッケージ、および注文に関する情報が記載されています。この情報は、そのデバイスについて利用可能な最新のデータです。このデータは予告なく変更されることがあり、ドキュメントが改訂される場合もあります。本データシートのブラウザ版を使用されている場合は、画面左側の説明をご覧ください。 #### 重要なお知らせと免責事項 TI は、技術データと信頼性データ(データシートを含みます)、設計リソース(リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションが適用される各種規格や、その他のあらゆる安全性、セキュリティ、またはその他の要件を満たしていることを確実にする責任を、お客様のみが単独で負うものとします。上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TI の製品は、TI の販売条件(www.tij.co.jp/ja-jp/legal/termsofsale.html)、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用されるTI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 Copyright © 2019, Texas Instruments Incorporated 日本語版 日本テキサス・インスツルメンツ株式会社 # PACKAGE OPTION ADDENDUM 10-Dec-2020 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------| | | | | | | | | (6) | | | | | | TMUX1247DCKR | ACTIVE | SC70 | DCK | 6 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 247 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. PACKAGE MATERIALS INFORMATION www.ti.com 17-Aug-2019 # TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TMUX1247DCKR | SC70 | DCK | 6 | 3000 | 178.0 | 9.0 | 2.4 | 2.5 | 1.2 | 4.0 | 8.0 | Q3 | www.ti.com 17-Aug-2019 #### \*All dimensions are nominal | I | Device Package Type | | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |---|---------------------|------|-----------------|------|------|-------------|------------|-------------|--| | I | TMUX1247DCKR | SC70 | DCK | 6 | 3000 | 180.0 | 180.0 | 18.0 | | # DCK (R-PDSO-G6) # PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side. - D. Falls within JEDEC MO-203 variation AB. # DCK (R-PDSO-G6) # PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad. - D. Publication IPC-7351 is recommended for alternate designs. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations. #### 重要なお知らせと免責事項 TI は、技術データと信頼性データ(データシートを含みます)、設計リソース(リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションが適用される各種規格や、その他のあらゆる安全性、セキュリティ、またはその他の要件を満たしていることを確実にする責任を、お客様のみが単独で負うものとします。上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TIの製品は、TIの販売条件(www.tij.co.jp/ja-jp/legal/termsofsale.html)、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供 する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用されるTI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 Copyright © 2020, Texas Instruments Incorporated 日本語版 日本テキサス・インスツルメンツ株式会社