TPS2551-Q1 JAJSOY7A - JUNE 2008 - REVISED SEPTEMBER 2023 # TPS2551-Q1 調整可能な電流制限付き、配電スイッチ ## 1 特長 - 車載アプリケーション向け認定済み - 調整可能な電流制限: 100mA~1100mA - 高速過電流応答:2µs (標準値) - 94mΩ のハイサイド MOSFET - 逆入出力電圧に対する保護 - 動作範囲:2.5V~6.5V - グリッチ除去済みのフォルト通知 - スタンバイ時電源電流:最大 1µA - 接合部温度範囲:-40℃~125℃ - ソフトスタート機能内蔵 - 15kV の ESD 保護(外部容量付き) ## 2 アプリケーション - USB ポート/ ハブ - 携帯電話 - ノート PC - 大きな容量性負荷 - 逆電圧保護 ## 3 概要 TPS2551 配電スイッチは、大きな容量性負荷と短絡が発 生しやすいアプリケーションを対象としており、100mΩの N チャネル MOSFET が 1 つのパッケージに組み込まれ ています。電流制限スレッショルドは、ユーザーが外付け 抵抗を使用して、100mA~1.1A の範囲で調整できます。 この電源スイッチの立ち上がり時間と立ち下がり時間は、 スイッチング中の電流サージを最小限に抑えるように制御 されます。 本デバイスは、出力負荷が電流制限スレッショルドを超え たとき、あるいは短絡が存在するときに、定電流モードに 切り替わることにより、出力電流を好ましいレベルに制限し ます。内蔵の逆電圧検出コンパレータは、出力電圧が入 力よりも高く駆動されたときに電源スイッチをディセーブル にして、スイッチの入力側にあるデバイスを保護します。 FAULT ロジックの出力は、過電流状態と逆電圧状態の両 方で LOW をアサートします。 ### パッケージ情報 | 部品番号 | パッケージ <sup>(1)</sup> | パッケージ・サイズ (公称) <sup>(2)</sup> | |------------|----------------------|-------------------------------| | TPS2551-Q1 | SOT-23 (6) | 2.90mm × 1.60mm | - 利用可能なすべてのパッケージについては、データシートの末尾 にある注文情報を参照してください。 - パッケージ・サイズ (長さ×幅) は公称値であり、該当する場合はピ ンも含まれます。 USB 電源スイッチとしての代表的なアプリケーション ## **Table of Contents** | 1 特長 1 | 8.3 Feature Description | 1 | |---------------------------------------|-----------------------------------------|----------------| | 2 アプリケーション1 | 8.4 Programming | 12 | | 3 概要1 | 9 Application and Implementation | 14 | | 4 Revision History | 9.1 Application Information | 14 | | 5 Pin Configurations and Functions | 9.2 Typical Application | 14 | | 6 Specifications4 | 9.3 Power Supply Recommendations | 18 | | 6.1 Absolute Maximum Ratings4 | 9.4 Layout | 19 | | 6.2 ESD Ratings4 | 10 Device and Documentation Support | <mark>2</mark> | | 6.3 Recommended Operating Conditions5 | 10.1ドキュメントの更新通知を受け取る方法 | 2 | | 6.4 Thermal Information5 | 10.2 サポート・リソース | 2 | | 6.5 Electrical Characteristics5 | 10.3 Trademarks | <mark>2</mark> | | 6.6 Typical Characteristics7 | 10.4 静電気放電に関する注意事項 | 2 | | 7 Parameter Measurement Information10 | 10.5 用語集 | | | 8 Detailed Description11 | 11 Mechanical, Packaging, and Orderable | _ | | 8.1 Overview11 | Information | 22 | | 8.2 機能ブロック図11 | | | | | | | # **4 Revision History** 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | Changes from Revision * (June 2008) to Revision A (September 2023) | Page | |--------------------------------------------------------------------------------------------|------| | - 文書全体にわたって表、図、相互参照の採番方法を更新 | 1 | | • Removed the "Functional Block Diagram", and changed the section title to "Pin Functions" | 3 | | Added the "ESD Ratings" section | 4 | | • 「機能ブロック図」セクションを追加 | 11 | | Added the "Feature Description" section | | | Added the "Device Functional Modes" section | 12 | | Added the "Programming" section | 12 | | Added the "Application and Implementation" section | 14 | | Added the "Typical Application" section | 14 | | Added the "Design Requirements" section | | | Added the "Detail Design Procedure" section | 14 | | Added the "Typical Application as USB Power Switch" section | 17 | | Added the "Detail Design Procedure" section | 18 | | Added the "Power Supply Recommendations" section | | | Added the "Layout" section | | | | | Product Folder Links: TPS2551-Q1 English Data Sheet: SLVS850 # **5 Pin Configurations and Functions** # 図 5-1. DBV Package 6-Pin SOT-23 Top View Table 5-1. Pin Functions - 6 Pins | Р | PIN I/O | | DESCRIPTION | |-------|---------|-----|-----------------------------------------------------------------------------------------------------------------------| | NAME | NO. | .,0 | BEGORII TION | | EN | 3 | I | Enable input, logic high turns on power switch | | FAULT | 4 | 0 | Active-low open-drain output, asserted during overcurrent, overtemperature, or reverse-voltage conditions. | | GND | 2 | | Ground connection | | ILIM | 5 | ı | External resistor used to set current-limit threshold; recommended 14.3 k $\Omega \le R_{ILIM} \le 80.6$ k $\Omega$ . | | IN | 1 | ı | Input voltage; connect a 0.1 μF or greater ceramic capacitor from IN to GND as close to the IC as possible. | | OUT | 6 | 0 | Power-switch output | Product Folder Links: TPS2551-Q1 資料に関するフィードバック(ご意見やお問い合わせ)を送信 3 ## **6 Specifications** ## **6.1 Absolute Maximum Ratings** over operating free-air temperature range unless otherwise noted(1) (2) | | | MIN | TYP | MAX | UNIT | | | |-----------------|--------------------------------------------------------------|---------------------------------|-----|-----|------|--|--| | | Voltage range on IN, OUT, EN, ILIM, FAULT | -0.3 | | 7 | V | | | | | Voltage range from IN to OUT | -7 | | 7 | V | | | | I <sub>OU</sub> | Continuous output current | Internally limited | | | | | | | | Continuous total power dissipation | See "Thermal Information Table" | | | | | | | | FAULT sink current | | 25 | | mA | | | | | ILIM source current | | 1 | | mA | | | | ГЈ | Operating junction temperature range | -40 | | 150 | °C | | | | T <sub>Sg</sub> | Storage temperature range | -65 | | 150 | °C | | | | | Lead temperature 1.6 mm (1/16-inch) from case for 10 seconds | | 300 | | °C | | | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. ## 6.2 ESD Ratings | | | | VALUE | UNIT | |--------|--------------------------------------------|----------------------------------------------------------------------|-------|------| | \/· | V <sub>(ESD)</sub> Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/ JEDEC JS-001, all pins | | \/ | | V(ESD) | | Charged device model (CDM), per JEDEC specification JS-002, all pins | 1500 | v | 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2023 Texas Instruments Incorporated 4 Product Folder Links: *TPS2551-Q1*English Data Sheet: SLVS850 <sup>(2)</sup> Voltages are referenced to GND unless otherwise noted. ## **6.3 Recommended Operating Conditions** | | | MIN | MAX | UNIT | |-------------------|---------------------------------------------|------|------|------| | V <sub>IN</sub> | Input voltage, IN | 2.5 | 6.5 | V | | V <sub>EN</sub> | Enable voltage | 0 | 6.5 | V | | I <sub>OUT</sub> | Continuous output current, OUT | 0 | 1.1 | Α | | R <sub>ILIM</sub> | Current-limit set resistor from ILIM to GND | 14.3 | 80.6 | kΩ | | I FAULT | FAULT sink current | 0 | 10 | mA | | TJ | Operating junction temperature | -40 | 125 | °C | ## **6.4 Thermal Information** | BOARD | PACKAGE | THERMAL<br>RESISTANCE<br>θ <sub>JA</sub> | THERMAL<br>RESISTANCE<br>θ <sub>JC</sub> | T <sub>A</sub> ≤ 25°C<br>POWER<br>RATING | DERATING<br>FACTOR ABOVE<br>T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER<br>RATING | T <sub>A</sub> = 85°C<br>POWER<br>RATING | |-----------------------|---------|------------------------------------------|------------------------------------------|------------------------------------------|---------------------------------------------------|------------------------------------------|------------------------------------------| | Low-K <sup>(1)</sup> | DBV | 350°C/W | 55°C/W | 285 mW | 2.85 mW/°C | 155 mW | 114 mW | | High-K <sup>(2)</sup> | DBV | 160°C/W | 55°C/W | 625 mW | 6.25 mW/°C | 340 mW | 250 mW | <sup>(1)</sup> The JEDEC low-K (1s) board used to derive this data was a 3-in × 3-in, two-layer board with 2-oz copper traces on top of the board. #### 6.5 Electrical Characteristics over recommended operating junction temperature range, $2.5 \text{ V} \le \text{V}_{\text{IN}} \le 6.5 \text{ V}$ , $\text{R}_{\text{ILIM}} = 14.3 \text{ k}\Omega$ , $\text{V}_{\text{EN}} = 5.0 \text{ V}$ (unless otherwise noted) | | PARAMETER | TES | T CONDITIONS(1) | MIN | TYP | MAX | UNIT | |---------------------|-------------------------------------------------|----------------------------------|------------------------------------|------|------|-----|-------| | POWER | R SWITCH | | | | | | | | r | Static drain-source on-state | T <sub>J</sub> = 25°C | | | 94 | 100 | mΩ | | r <sub>DS(on)</sub> | resistance | –40°C ≤ T <sub>J</sub> ≤ 125°C | | | | 140 | 11122 | | | Dies time sutput | V <sub>IN</sub> = 6.5 V | $C_L = 1 \mu F, R_L = 100 \Omega,$ | | 1.0 | 1.5 | | | t <sub>r</sub> | Rise time, output | V <sub>IN</sub> = 2.5 V | (see Figure 7-1) | | 0.65 | 1.0 | ms | | | | V <sub>IN</sub> = 6.5 V | $C_L = 1 \mu F, R_L = 100 \Omega,$ | 0.2 | | 0.5 | | | t <sub>f</sub> | Fall time, output | V <sub>IN</sub> = 2.5 V | (see<br>☑ 7-1<br>) | 0.2 | | 0.5 | ms | | ENABL | E INPUT EN OR EN | | | | | | | | V <sub>IH</sub> | High-level input voltage | | 1.1 | | | V | | | V <sub>IL</sub> | Low-level input voltage | | | | 0.66 | V | | | I <sub>EN</sub> | Input current | V <sub>EN</sub> = 0 V or 6.5 V | -0.5 | | 0.5 | μA | | | t <sub>on</sub> | Turnon time | C = 1 D = 100 | | | 3.6 | ms | | | t <sub>off</sub> | Turnoff time | $C_L = 1 \mu F, R_L = 100$ | Ω, (see 🗵 7-1) | | | 3 | ms | | CURRE | NT LIMIT | | | | | | | | | | R <sub>ILIM</sub> = 80.6 kΩ | | 160 | 265 | 350 | | | los | Short-circuit current, OUT connected to GND | $R_{ILIM}$ = 38.3 k $\Omega$ | 350 | 550 | 700 | mA | | | | | $R_{ILIM} = 15 k\Omega$ | 1100 | 1450 | 1700 | | | | | Current-limit threshold (maximum | R <sub>ILIM</sub> = 80.6 kΩ | 340 | 365 | 390 | mA | | | loc | dc output current I <sub>OUT</sub> delivered to | R <sub>ILIM</sub> = 38.3 kΩ | 670 | 715 | 755 | | | | | load) | $R_{ILIM} = 15 \text{ k}\Omega$ | 1600 | 1700 | 1800 | | | | t <sub>iOS</sub> | Response time to short circuit | V <sub>IN</sub> = 5.0 V (see ⊠ 7 | | 2 | | μs | | | REVER | SE-VOLTAGE PROTECTION | <u>'</u> | | 1 | | | | <sup>(2)</sup> The JEDEC high-K (2s2p) board used to derive this data was a 3-in × 3-in, multilayer board with 1-oz internal power and ground planes and 2-oz copper traces on top and bottom of the board. ## 6.5 Electrical Characteristics (続き) over recommended operating junction temperature range, 2.5 V $\leq$ V<sub>IN</sub> $\leq$ 6.5 V, R<sub>ILIM</sub> = 14.3 k $\Omega$ , V<sub>EN</sub> = 5.0 V (unless otherwise noted) | | PARAMETER | TEST CO | ONDITIONS <sup>(1)</sup> | MIN | TYP | MAX | UNIT | |---------------------|-----------------------------------------------------------------------------|---------------------------------------------------------------|----------------------------------------------------------------------------------------------|------|------|------|------| | | Reverse-voltage comparator trip point (V <sub>OUT</sub> – V <sub>IN</sub> ) | | | 95 | 135 | 190 | mV | | | Time from reverse-voltage condition to MOSFET turn off | V <sub>IN</sub> = 5.0 V | | 3 | 5 | 7 | ms | | SUPPL | Y CURRENT | | | | | | | | I <sub>IN_off</sub> | Supply current, low-level output | $V_{IN}$ = 6.5 V, No load on O<br>R <sub>ILIM</sub> ≤ 80.6 kΩ | $V_{\rm IN}$ = 6.5 V, No load on OUT, $V_{\rm EN}$ = 0 V, 14.3 kΩ ≤ $R_{\rm ILIM}$ ≤ 80.6 kΩ | | | 1 | μΑ | | | Cumply ourrant high level output | V <sub>IN</sub> = 6.5 V, No load on | R <sub>ILIM</sub> = 15 kΩ | | , | 150 | | | I <sub>IN_on</sub> | Supply current, high-level output | OUT, V <sub>EN</sub> = 6.5 V | R <sub>ILIM</sub> = 80.6 kΩ | | | 130 | μA | | I <sub>REV</sub> | Reverse leakage current | V <sub>OUT</sub> = 6.5 V, V <sub>IN</sub> = 0 V, T | | 0.01 | 1 | μΑ | | | UNDEF | RVOLTAGE LOCKOUT | | | | | | | | V <sub>UVLO</sub> | Low-level input voltage, IN | V <sub>IN</sub> rising | | | 2.35 | 2.45 | V | | | Hysteresis, IN | T <sub>J</sub> = 25°C | | | 25 | | mV | | FAULT | FLAG | | | | | | | | V <sub>OL</sub> | Output low voltage, FAULT | I FAULT = 1 mA | | | | 180 | mV | | | Off-state leakage | V <sub>FAULT</sub> = 6.5 V | | | | 1 | μΑ | | | FAULT deglitch | FAULT assertion or deass condition | 5 | 7.5 | 10 | ma | | | | FAOLI degilicii | FAULT assertion or deass condition | 2 | 4 | 6 | ms | | | THERM | IAL SHUTDOWN | | | | | | | | | Thermal shutdown threshold | | | 155 | | | °C | | | Thermal shutdown threshold in current-limit | | | 135 | | | °C | | | Hysteresis | | | | 15 | | °C | | | | 1 | | | | | | <sup>(1)</sup> Pulse-testing techniques maintain junction temperature close to ambient temperature; thermal effects must be taken into account separately. 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2023 Texas Instruments Incorporated ## 6.6 Typical Characteristics ## 6.6 Typical Characteristics (continued) ## **6.6 Typical Characteristics (continued)** ## 7 Parameter Measurement Information 図 7-1. Test Circuit and Voltage Waveforms 図 7-2. Response Time to Short-Circuit Waveform 図 7-3. Output Voltage vs. Current-Limit Threshold Product Folder Links: TPS2551-Q1 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2023 Texas Instruments Incorporated ## 8 Detailed Description ### 8.1 Overview The TPS2551 is a current-limited power-distribution switch that uses N-channel MOSFETs for applications where short-circuits or heavy capacitive loads are encountered. This device allows the user to program the current-limit threshold between 100 mA and 1.1 A via an external resistor. Additional device shutdown features include overtemperature protection and reverse-voltage protection. The device incorporates an internal charge pump and gate drive circuitry necessary to drive the N-channel MOSFET. The charge pump supplies power to the driver circuit and provides the necessary voltage to pull the gate of the MOSFET above the source. The charge pump operates from input voltages as low as 2.5 V and requires little supply current. The driver controls the gate voltage of the power switch. The driver incorporates circuitry that controls the rise and fall times of the output voltage to limit large current and voltage surges and provide built-in soft-start functionality. #### 8.2 機能ブロック図 #### 8.3 Feature Description #### 8.3.1 Overcurrent The TPS2551 responds to an overcurrent condition by limiting its output current to the $I_{OC}$ and $I_{OS}$ levels shown in Figure 8-1. Three response profiles are possible depending on the loading conditions and are summarized in Figure 7-3. One response profile occurs if the TPS2551 is enabled into a short-circuit. The output voltage is held near zero potential with respect to ground and the TPS2551 ramps the output current to $I_{OS}$ (see Figure 6-3). A second response profile occurs if a short is applied to the output after the TPS2551 is enabled. The device responds to the overcurrent condition within time $t_{IOS}$ (see Figure 7-2). The current-sense amplifier is over-driven during this time and momentarily disables the internal current-limit MOSFET. The current-sense amplifier gradually recovers and limits the output current to $I_{OS}$ . A third response profile occurs if the load current gradually increases. The device first limits the load current to $I_{OC}$ . If the load demands a current greater than $I_{OC}$ , the TPS2551 folds back the current to $I_{OS}$ and the output voltage decreases to $I_{OS}$ x $R_{LOAD}$ for a resistive load, which is shown in Figure 7-3. The TPS2551 thermal cycles if an overload condition is present long enough to activate thermal limiting in any of the above cases. The device turns off when the junction temperature exceeds 135°C (typ). The device remains off until the junction temperature cools 15°C (typ) and then restarts. The TPS2551 cycles on/off until the overload is removed (see Figure 6-5 and Figure 6-7). Copyright © 2023 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 11 #### 8.3.2 Reverse-Voltage Protection The reverse-voltage protection feature turns off the N-channel MOSFET whenever the output voltage exceeds the input voltage by 135 mV (typical) for 4-ms preventing the damage to devices on the input side of the TPS2551. This reverse-voltage protection also prevents further damage by lessening the chance that the significant current sinks into the input capacitance. The N-channel MOSFET is allowed to turn-on once the output voltage goes below the input voltage for the same 4-ms deglitch time. The reverse-voltage comparator also asserts the FAULT output (active-low) after 4-ms. ### 8.3.3 FAULT Response The FAULT open-drain output is asserted (active low) during an overcurrent, overtemperature or reverse-voltage condition. The output remains asserted until the fault condition is removed. The TPS2551 is designed to eliminate false FAULT reporting by using an internal delay "deglitch" circuit for overcurrent (7.5-ms) and reverse-voltage (4-ms) conditions without the need for external circuitry. This design ensures that FAULT is not accidentally asserted due to normal operation such as starting into a heavy capacitive load. The deglitch circuitry delays entering and leaving fault conditions. Overtemperature conditions are not deglitched and assert the FAULT signal immediately. ### 8.3.4 Undervoltage Lockout (UVLO) The undervoltage lockout (UVLO) circuit disables the power switch until the input voltage reaches the UVLO turn-on threshold. Built-in hysteresis prevents unwanted on/off cycling due to input voltage drop from large current surges. #### 8.3.5 Enable (EN) The logic enable controls the power switch, bias for the charge pump, driver, and other circuits to reduce the supply current. The supply current is reduced to less than 1- $\mu$ A when a logic high is present on $\overline{\text{EN}}$ or when a logic low is present on $\overline{\text{EN}}$ or a logic high input on $\overline{\text{EN}}$ or a logic high input on $\overline{\text{EN}}$ on a logic high input on $\overline{\text{EN}}$ or #### 8.3.6 Thermal Sense The TPS2551 protects itself with two independent thermal sensing circuits that monitor the operating temperature of the power-switch and disables operation if the temperature exceeds recommended operating conditions. The device operates in constant-current mode during an overcurrent conditions, which increases the voltage drop across power-switch. The power dissipation in the package is proportional to the voltage drop across the power-switch, so the junction temperature rises during an overcurrent condition. The first thermal sensor turns off the power-switch when the die temperature exceeds 135°C and the part is in current limit. The second thermal sensor turns off the power-switch when the die temperature exceeds 155°C regardless of whether the power-switch is in current limit. Hysteresis is built into both thermal sensors, and the switch turns on after the device has cooled approximately 15°C. The switch continues to cycle off and on until the fault is removed. The open-drain false reporting output FAULT is asserted (active low) immediately during an overtemperature shutdown condition. #### 8.3.7 Device Functional Modes There are no other functional modes. #### 8.4 Programming #### 8.4.1 Programming the Current-Limit Threshold The overcurrent threshold is user programmable via an external resistor. Many applications require that the minimum current-limit is above a certain current level or that the maximum current-limit is below a certain current level, so it is important to consider the tolerance of the overcurrent threshold when selecting a value for $R_{ILIM}$ . The following equations and Figure 8-1 can be used to calculate the resulting overcurrent threshold for a given external resistor value ( $R_{ILIM}$ ). Figure 8-1 includes current-limit tolerance due to variations caused by つせ) を送信 Copyright © 2023 Texas Instruments Incorporated Product Folder Links: *TPS2551-Q1* temperature and process. Ensure that the traces routing the $R_{ILIM}$ resistor to the TPS2551 are as short as possible to reduce parasitic effects on the current-limit accuracy. There are two important current-limit thresholds for the device and are related by Figure 7-3. The first threshold is the short-circuit current threshold $I_{OS}$ . $I_{OS}$ is the current delivered to the load if the part is enabled into a short-circuit or a short-circuit is applied during normal operation. The second threshold is the overcurrent threshold $I_{OC}$ . $I_{OC}$ is the peak dc current that can be delivered to the load before the device begins to limit current. $I_{OC}$ is important if ramped loads or slow transients are common to the application. It is important to consider both $I_{OS}$ and $I_{OC}$ when choosing $R_{ILIM}$ . $R_{ILIM}$ can be selected to provide a current-limit threshold that occurs 1) above a minimum load current or 2) below a maximum load current. To design above a minimum current-limit threshold, find the intersection of $R_{ILIM}$ and the maximum desired load current on the $I_{OS(min)}$ curve and choose a value of $R_{ILIM}$ below this value. Programming the current-limit above a minimum threshold is important to ensure start-up into full-load or heavy capacitive loads. The resulting maximum dc load current is the intersection of the selected value of $R_{ILIM}$ and the $I_{OC(max)}$ curve. To design below a maximum dc current level, find the intersection of $R_{ILIM}$ and the maximum desired load current on the $I_{OC(max)}$ curve and choose a value of $R_{ILIM}$ above this value. Programming the current-limit below a maximum threshold is important to avoid current-limiting upstream power supplies causing the input voltage bus to droop. The resulting minimum short-circuit current is the intersection of the selected value of $R_{ILIM}$ and the $I_{OS(min)}$ curve. Overcurrent threshold equations (I<sub>OC</sub>): - $I_{OC(max)}$ (mA) = (24500 V) / ( $R_{ILIM}$ k $\Omega$ ) 0.975 + 50 - $I_{OC(typ)}$ (mA) = (23800 V) / ( $R_{ILIM}$ k $\Omega$ ) 0.985 + 50 - $I_{OC(min)}$ (mA) = (23100 V) / ( $R_{ILIM}$ k $\Omega$ ) $^{0.996}$ + 50 Short-circuit current equations (I<sub>OS</sub>): - $I_{OS(max)}$ (mA) = (25500 V) / ( $R_{ILIM}$ k $\Omega$ ) <sup>1.013</sup> + 50 - $I_{OS(typ)}$ (mA) = (28700 V) / (R<sub>ILIM</sub> k $\Omega$ ) 1.114 + 50 - $I_{OS(min)}$ (mA) = (39700 V) / ( $R_{ILIM}$ k $\Omega$ ) <sup>1.342</sup> + 50 where 14.3 k $\Omega \le R_{ILIM} \le 80.6$ k $\Omega$ . $I_{OS(typ)}$ and $I_{OS(max)}$ are not plotted to improve graph clarity. 図 8-1. Current-Limit Threshold vs RIIIM ## 9 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 9.1 Application Information The TPS2551-Q1 current-limited power switch uses N-channel MOSFETs in applications requiring continuous load current. The device enters constant-current mode when the load exceeds the current limit threshold. ## 9.2 Typical Application #### 9.2.1 Two-Level Current-Limit Circuit Some applications require different current-limit thresholds depending on external system conditions. ot in 29-1 shows an implementation for an externally controlled, two-level current-limit circuit. The current-limit threshold is set by the total resistance from ILIM to GND (see previously discussed "Programming the Current-Limit Threshold" section). A logic-level input enables/disables MOSFET Q1 and changes the current-limit threshold by modifying the total resistance from ILIM to GND. Additional MOSFETs/resistor combinations can be used in parallel to Q1/R2 to increase the number of additional current-limit levels. 注 Do not drive the ILIM directly with an external signal. 図 9-1. Two-Level Current-Limit Circuit #### 9.2.2 Design Requirements For this example, use the parameters shown in 表 9-1. 表 9-1. Design Requirements | PARAMETER | VALUE | |-------------------------------|---------| | Input voltage | 5 V | | Output voltage | 5 V | | Above a minimum current limit | 1000 mA | | Below a maximum current limit | 1250 mA | ## 9.2.3 Detail Design Procedure Copyright © 2023 Texas Instruments Incorporated #### 9.2.3.1 Designing Above a Minimum Current Limit Some applications require that current-limiting cannot occur below a certain threshold. For this example, assume that 1 A must be delivered to the load so that the minimum desired current-limit threshold is 1000 mA. Use the $I_{OS}$ equations and Figure 8-1 to select $R_{ILIM}$ . - $I_{OS(min)}$ (mA) = 1000 mA - $I_{OS(min)}$ (mA) = (39700 V) / ( $R_{ILIM}$ (k $\Omega$ )) $^{1.342}$ + 50 - $R_{ILIM}$ (kΩ) = [(39700 V) / ( $I_{OS(min)}$ (mA) 50)]<sup>1/1.342</sup> - $R_{II IM} = 16.14 k\Omega$ Select the closest 1% resistor less than the calculated value: $R_{ILIM}$ = 16 k $\Omega$ . This selection sets the minimum current-limit threshold at 1 A . Use the $I_{OC}$ equations, Figure 8-1, and the previously calculated value for $R_{ILIM}$ to calculate the maximum resulting current-limit threshold. - R<sub>ILIM</sub> = 16 kΩ - $I_{OC(max)}$ (mA) = (24500 V) / (R<sub>ILIM</sub> (k $\Omega$ )) $^{0.975}$ + 50 - $I_{OC(max)}$ (mA) = (24500 V) / (16 (k $\Omega$ ))<sup>0.975</sup> + 50 - $I_{OC(max)} = 1691 \text{ mA}$ The resulting maximum current-limit threshold is 1.69 A with a 16-k $\Omega$ resistor. #### 9.2.3.2 Designing Below a Maximum Current Limit Some applications require that current-limiting must occur below a certain threshold. For this example, assume that the desired upper current-limit threshold must be below 1.25 A to protect an up-stream power supply. Use the $I_{OC}$ equations and Figure 8-1 to select $R_{ILIM}$ . - $I_{OC(max)}$ (mA) = 1250 mA - $I_{OC(max)}(mA) = (24500 \text{ V}) / (R_{ILIM}(k\Omega))^{0.975} + 50$ - $R_{ILIM}$ (k $\Omega$ ) = [(24500 V) / (( $I_{OC(max)}$ (mA)) 50)]<sup>1/0.975</sup> - $R_{ILIM} = 22.05 \text{ k}\Omega$ Select the closest 1% resistor greater than the calculated value: $R_{ILIM}$ = 22 k $\Omega$ . This selection sets the maximum current-limit threshold at 1.25 A. Use the $I_{OS}$ equations, Figure 8-1, and the previously calculated value for $R_{ILIM}$ to calculate the minimum resulting current-limit threshold. - R<sub>II IM</sub> = 22 kΩ - $I_{OS(min)}$ (mA) = (39700 V) / ( $R_{ILIM}$ (k $\Omega$ )) <sup>1.342</sup> + 50 - $I_{OS(min)}$ (mA) = (39700 V) / (22 (k $\Omega$ )) 1.342 + 50 - I<sub>OS(min)</sub> = 677 mA The resulting minimum current-limit threshold is 677 mA with a 22-k $\Omega$ resistor. #### 9.2.3.3 Input and Output Capacitance Input and output capacitance improve the performance of the device; optimize the actual capacitance for the particular application. For all applications, a $0.01~\mu\text{F}$ to $0.1~\mu\text{F}$ ceramic bypass capacitor between IN and GND is recommended as close to the device as possible for local noise de-coupling. This precaution reduces ringing on the input due to power-supply transients. Additional input capacitance may be needed on the input to reduce voltage overshoot from exceeding the absolute maximum voltage of the device during heavy transients. This additional input capacitance is especially important during bench testing when long, inductive cables are used to connect the evaluation board to the bench power-supply. Placing a high-value electrolytic capacitor on the output pin is recommended when the large transient currents are expected on the output. Additionally, bypassing the output with a 0.01 $\mu$ F to 0.1 $\mu$ F ceramic capacitor improves the immunity of the device to short-circuit transients. #### 9.2.4 Auto-Retry Functionality Some applications require that an overcurrent condition disables the part momentarily during a fault condition and re-enables after a pre-set time. This *auto-retry* functionality can be implemented with an external resistor and capacitor. During a fault condition, FAULT pulls low disabling the part. The part is disabled when EN is Copyright © 2023 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 15 pulled low, and $\overline{\text{FAULT}}$ goes high impedance allowing $C_{\text{RETRY}}$ to begin charging. The part re-enables when the voltage on EN reaches the turnon threshold, and the auto-retry time is determined by the resistor/capacitor time constant. The part continues to cycle in this manner until the fault condition is removed. 図 9-2. Auto-Retry Functionality Some applications require auto-retry functionality and the ability to enable/disable with an external logic signal. The Figure 9-3 below shows how an external logic signal can drive EN through R<sub>FAULT</sub> and maintain auto-retry functionality. The resistor/capacitor time constant determines the auto-retry time-out period. 図 9-3. Auto-Retry Functionality With External EN Signal 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2023 Texas Instruments Incorporated #### 9.2.5 Latch-Off Functionality The circuit in ☑ 9-4 uses an SN74HC00 quad-NAND gate to implement overcurrent latch-off. The SN74HC00 high-speed CMOS logic gate is selected because it operates over the 2.5-V to 6.5-V range of the TPS2551. This circuit is designed to work with the active-high TPS2551. ENABLE must be logic low during start-up until $V_{IN}$ is stable to ensure that the switch initializes in the OFF state. A logic high on ENABLE turns on the switch after $V_{IN}$ is stable. FAULT momentarily pulls low during an overcurrent condition, which latches $\overline{STAT}$ logic low and disables the switch. The host can monitor $\overline{STAT}$ for an overcurrent condition. Toggling ENABLE resets $\overline{STAT}$ and re-enables the switch. 図 9-4. Overcurrent Latch-Off Using a Quad-NAND Gate #### 9.2.6 Typical Application as USB Power Switch ### 9.2.6.1 Design Requirements For this example, use the parameters shown in 表 9-2. PARAMETER VALUE Input voltage 5 V Output voltage 5 V Current 1250 mA 表 9-2. Design Requirements ### 9.2.6.1.1 USB Power-Distribution Requirements USB can be implemented in several ways regardless of the type of USB device being developed. Several power-distribution features must be implemented. Product Folder Links: TPS2551-Q1 - SPHs must: - Current-limit downstream ports - Report overcurrent conditions - BPHs must: - Enable/disable power to downstream ports - Power up at <100 mA</li> - Limit inrush current ( $<44 \Omega$ and 10 $\mu$ F) - Functions must: - Limit inrush currents - Power up at <100 mA</li> Copyright © 2023 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 17 The feature set of the TPS2551 meets each of these requirements. The integrated current-limiting and overcurrent reporting is required by self-powered hubs. The logic-level enable and controlled rise times meet the need of both input and output ports on bus-powered hubs and the input ports for bus-powered functions. #### 9.2.6.2 Detail Design Procedure #### 9.2.6.2.1 Universal Serial Bus (USB) Power-Distribution Requirements One application for this device is for current-limiting in universal serial bus (USB) applications. The original USB interface was a 12-Mb/s or 1.5-Mb/s, multiplexed serial bus designed for low-to-medium bandwidth PC peripherals (e.g., keyboards, printers, scanners, and mice). As the demand for more bandwidth increased, the USB 2.0 standard was introduced increasing the maximum data rate to 480-Mb/s. The four-wire USB interface is conceived for dynamic attach-detach (hot plug-unplug) of peripherals. Two lines are provided for differential data, and two lines are provided for 5-V power distribution. USB data is a 3.3-V level signal, but power is distributed at 5 V to allow for voltage drops in cases where power is distributed through more than one hub across long cables. Each function must provide its own regulated 3.3 V from the 5-V input or its own internal power supply. The USB specification classifies two different classes of devices depending on its maximum current draw. A device classified as low-power can draw up to 100 mA as defined by the standard. A device classified as high-power can draw up to 500 mA. It is important that the minimum current-limit threshold of the current-limiting power-switch exceed the maximum current-limit draw of the intended application. Always reference the latest USB standard when considering the current-limit threshold The USB specification defines two types of devices as hubs and functions. A USB hub is a device that contains multiple ports for different USB devices to connect and can be self-powered (SPH) or bus-powered (BPH). A function is a USB device that is able to transmit or receive data or control information over the bus. A USB function can be embedded in a USB hub. A USB function can be one of three types included in the list below. - · Low-power, bus-powered function - · High-power, bus-powered function - Self-powered function SPHs and BPHs distribute data and power to downstream functions. The TPS2551 has higher current capability than required for a single USB port allowing it to power multiple downstream ports. #### 9.3 Power Supply Recommendations #### 9.3.1 Self-Powered and Bus-Powered Hubs A SPH has a local power supply that powers embedded functions and downstream ports. This power supply must provide between 4.75 V to 5.25 V to downstream facing devices under full-load and no-load conditions. SPHs are required to have current-limit protection and must report overcurrent conditions to the USB controller. Typical SPHs are desktop PCs, monitors, printers, and stand-alone hubs. A BPH obtains all power from an upstream port and often contains an embedded function. The BPH must power up with less than 100 mA. The BPH usually has one embedded function, and power is always available to the controller of the hub. If the embedded function and hub require more than 100 mA on power up, the power to the embedded function may need to be kept off until enumeration is completed. To keep the embedded function power off, remove power or shut off the clock to the embedded function. Power switching the embedded function is not necessary if the aggregate power draw for the function and controller is less than 100 mA. The total current drawn by the bus-powered device is the sum of the current to the controller, the embedded function, and the downstream ports, and it is limited to 500 mA from an upstream port. #### 9.3.2 Low-Power Bus-Powered and High-Power Bus-Powered Functions Both low-power and high-power bus-powered functions obtain all power from upstream ports. Low-power functions always draw less than 100 mA; high-power functions must draw less than 100 mA at power up and can draw up to 500 mA after enumeration. If the load of the function is more than the parallel combination of 44 $\Omega$ and 10 $\mu$ F at power up, the device must implement inrush current limiting. つせ) を送信 Copyright © 2023 Texas Instruments Incorporated Product Folder Links: *TPS2551-Q1* #### 9.3.3 Power Dissipation and Junction Temperature The low on-resistance of the N-channel MOSFET allows small surface-mount packages to pass large currents. It is good design practice to estimate power dissipation and junction temperature. The below analysis gives an approximation for calculating junction temperature based on the power dissipation in the package. However, it is important to note that thermal analysis is strongly dependent on additional system level factors. Such factors include air flow, board layout, copper thickness and surface area, and proximity to other devices dissipating power. Good thermal design practice must include all system level factors in addition to individual component analysis. Begin by determining the $r_{DS(on)}$ of the N-channel MOSFET relative to the input voltage and operating temperature. As an initial estimate, use the highest operating ambient temperature of interest and read $r_{DS(on)}$ from the typical characteristics graph. Using this value, the power dissipation can be calculated by: $P_D = r_{DS(on)} \times I_{OUT}^2$ Where: P<sub>D</sub> = Total power dissipation (W) $r_{DS(on)}$ = Power switch on-resistance ( $\Omega$ ) I<sub>OUT</sub> = Maximum current-limit threshold (A) This step calculates the total power dissipation of the N-channel MOSFET. Finally, calculate the junction temperature: $T_{J} = P_{D} \times R_{\theta,JA} + T_{A}$ Where: $T_A$ = Ambient temperature (°C) $R_{\theta JA}$ = Thermal resistance (°C/W) P<sub>D</sub> = Total power dissipation (W) Compare the calculated junction temperature with the initial estimate. If they are not within a few degrees, repeat the calculation using the "refined" $r_{DS(on)}$ from the previous calculation as the new estimate. Two or three iterations are generally sufficient to achieve the desired result. The final junction temperature is highly dependent on thermal resistance $R_{\theta JA}$ , and thermal resistance is highly dependent on the individual package and board layout. The "Thermal Information Table" at the beginning of this document provides example thermal resistances for specific packages and board layouts. ### 9.4 Layout ## 9.4.1 Layout Guidelines - TI recommends placing the 100-nF bypass capacitor near the IN and GND pins, and make the connections using a low-inductance trace. - TI recommends placing a high-value electrolytic capacitor and a 100-nF bypass capacitor on the output pin when large transient currents are expected on the output. - The traces routing the RILIM resistor to the device must be as short as possible to reduce parasitic effects on the current limit accuracy. - The PowerPAD must be directly connected to PCB ground plane using wide and short copper trace. ## 9.4.2 Layout Example 図 9-5. Layout Recommendation ## 10 Device and Documentation Support TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below. ### 10.1 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、ti.com のデバイス製品フォルダを開いてください。「更新の通知を受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。 #### 10.2 サポート・リソース TI E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。 #### 10.3 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 10.4 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 ### 10.5 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 Copyright © 2023 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 21 ## 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: TPS2551-Q1 www.ti.com 29-Jul-2022 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|---|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------| | | | | | | | | (6) | | | | | | TPS2551QDBVRQ1 | NRND | SOT-23 | DBV | 6 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | PIUQ | | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF TPS2551-Q1: # **PACKAGE OPTION ADDENDUM** www.ti.com 29-Jul-2022 NOTE: Qualified Version Definitions: • Catalog - TI's standard catalog product # **PACKAGE MATERIALS INFORMATION** www.ti.com 9-Aug-2022 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS2551QDBVRQ1 | SOT-23 | DBV | 6 | 3000 | 179.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | **PACKAGE MATERIALS INFORMATION** www.ti.com 9-Aug-2022 ### \*All dimensions are nominal | Ì | Device | Package Type | Package Drawing | Pins SPQ | | Length (mm) | Width (mm) | Height (mm) | | |---|----------------|--------------|-----------------|----------|------|-------------|------------|-------------|--| | ı | TPS2551QDBVRQ1 | SOT-23 | DBV | 6 | 3000 | 200.0 | 183.0 | 25.0 | | SMALL OUTLINE TRANSISTOR #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.25 per side. - 4. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation. - 5. Refernce JEDEC MO-178. SMALL OUTLINE TRANSISTOR NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE TRANSISTOR NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ## 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated